1 #!armclang --target=arm-arm-none-eabi -mcpu=cortex-m7 -E -x c
3 ** ###################################################################
4 ** Processors: MIMXRT1064CVJ5A
9 ** Compiler: Keil ARM C/C++ Compiler
10 ** Reference manual: IMXRT1064RM Rev.0.1, 12/2018 | IMXRT1064SRM Rev.3
11 ** Version: rev. 0.1, 2018-06-22
15 ** Linker file for the Keil ARM C/C++ Compiler
17 ** Copyright 2016 Freescale Semiconductor, Inc.
18 ** Copyright 2016-2021 NXP
19 ** All rights reserved.
21 ** SPDX-License-Identifier: BSD-3-Clause
24 ** mail: support@nxp.com
26 ** ###################################################################
29 #define m_interrupts_start 0x00000000
30 #define m_interrupts_size 0x00000400
32 #define m_text_start 0x00000400
33 #define m_text_size 0x0001FC00
35 #define m_data_start 0x20000000
36 #define m_data_size 0x00020000
38 #define m_data2_start 0x20200000
39 #define m_data2_size 0x000C0000
42 #if (defined(__stack_size__))
43 #define Stack_Size __stack_size__
45 #define Stack_Size 0x0400
48 #if (defined(__heap_size__))
49 #define Heap_Size __heap_size__
51 #define Heap_Size 0x0400
54 LR_m_text m_interrupts_start m_text_start+m_text_size-m_interrupts_start { ; load region size_region
55 VECTOR_ROM m_interrupts_start FIXED m_interrupts_size { ; load address = execution address
56 * (.isr_vector,+FIRST)
58 ER_m_text m_text_start FIXED m_text_size { ; load address = execution address
63 VECTOR_RAM m_interrupts_start EMPTY 0 {
65 RW_m_data m_data_start m_data_size-Stack_Size-Heap_Size { ; RW data
71 ARM_LIB_HEAP +0 EMPTY Heap_Size { ; Heap region growing up
73 ARM_LIB_STACK m_data_start+m_data_size EMPTY -Stack_Size { ; Stack region growing down
75 RW_m_ncache m_data2_start EMPTY 0 {
77 RW_m_ncache_unused +0 EMPTY m_data2_size-ImageLength(RW_m_ncache) { ; Empty region added for MPU configuration