]> begriffs open source - cmsis/blob - ARM.CMSIS.pdsc
CoreValidation: Clean up.
[cmsis] / ARM.CMSIS.pdsc
1 <?xml version="1.0" encoding="UTF-8"?>
2
3 <package schemaVersion="1.3" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="PACK.xsd">
4   <name>CMSIS</name>
5   <description>CMSIS (Cortex Microcontroller Software Interface Standard)</description>
6   <vendor>ARM</vendor>
7   <!-- <license>license.txt</license> -->
8   <url>http://www.keil.com/pack/</url>
9
10   <releases>
11     <release version="5.1.2-dev3">
12       Active development...
13       CMSIS-Core(A): 1.0.1 (see revision history for details)
14         - Added compiler_iccarm.h.
15         - Added additional access functions for physical timer.
16       CMSIS-RTOS2:
17       - API 2.1.2 (see revision history for details)
18       CMSIS-RTOS2:
19       - RTX 5.2.3 (see revision history for details)
20       Devices:
21        - Added device ARMCM0plus_MPU for Cortex-M0+ with MPU.
22        - Added IAR startup code for Cortex-A9
23     </release>
24     <release version="5.1.2-dev2">
25       CMSIS-Core(M): 5.0.3 (see revision history for details)
26       - Added compiler_iccarm.h to replace compiler_iar.h shipped with the compiler.
27       CMSIS-RTOS2:
28       - RTX 5.2.2 (see revision history for details)
29     </release>
30     <release version="5.1.2-dev1">
31       Devices:
32       - added GCC startup and linker script for Cortex-A9
33       CMSIS-Core(M): 5.0.3 (see revision history for details)
34       - Added MPU Functions for ARMv8-M for Cortex-M23/M33.
35       - Added compiler_iccarm.h to replace compiler_iar.h shipped with the compiler.
36       CMSIS-Core(A): 1.0.1 (see revision history for details)
37       CMSIS-Driver:
38       - CAN Driver API V1.2.0
39       CMSIS-RTOS:
40       - RTX: added variant for Infineon XMC4 series affected by PMU_CM.001 errata
41       CMSIS-RTOS2:
42       - RTX 5.2.1 (see revision history for details)
43       - Message Queue Example
44       - Memory Pool Example
45     </release>
46     <release version="5.1.1" date="2017-09-19">
47       CMSIS-RTOS2:
48       - RTX 5.2.1 (see revision history for details)
49     </release>
50     <release version="5.1.0" date="2017-08-04">
51       CMSIS-Core(M): 5.0.2 (see revision history for details)
52       - Changed Version Control macros to be core agnostic.
53       - Added MPU Functions for ARMv7-M for Cortex-M0+/M3/M4/M7.
54       CMSIS-Core(A): 1.0.0 (see revision history for details)
55       - Initial release
56       - IRQ Controller API 1.0.0
57       CMSIS-Driver: 2.05 (see revision history for details)
58       - All typedefs related to status have been made volatile.
59       CMSIS-RTOS2:
60       - API 2.1.1 (see revision history for details)
61       - RTX 5.2.0 (see revision history for details)
62       - OS Tick API 1.0.0
63       CMSIS-DSP: 1.5.2 (see revision history for details)
64       - Fixed GNU Compiler specific diagnostics.
65       CMSIS-PACK: 1.5.0 (see revision history for details)
66       - added System Description File (*.SDF) Format
67       CMSIS-Zone: 0.0.1 (Preview)
68       - Initial specification draft
69     </release>
70     <release version="5.0.1" date="2017-02-03">
71       Package Description:
72       - added taxonomy for Cclass RTOS
73       CMSIS-RTOS2:
74       - API 2.1   (see revision history for details)
75       - RTX 5.1.0 (see revision history for details)
76       CMSIS-Core: 5.0.1 (see revision history for details)
77       - Added __PACKED_STRUCT macro
78       - Added uVisior support
79       - Updated cmsis_armcc.h: corrected macro __ARM_ARCH_6M__
80       - Updated template for secure main function (main_s.c)
81       - Updated template for Context Management for ARMv8-M TrustZone (tz_context.c)
82       CMSIS-DSP: 1.5.1 (see revision history for details)
83       - added ARMv8M DSP libraries.
84       CMSIS-PACK:1.4.9 (see revision history for details)
85       - added Pack Index File specification and schema file
86     </release>
87     <release version="5.0.0" date="2016-11-11">
88       Changed open source license to Apache 2.0
89       CMSIS_Core:
90        - Added support for Cortex-M23 and Cortex-M33.
91        - Added ARMv8-M device configurations for mainline and baseline.
92        - Added CMSE support and thread context management for TrustZone for ARMv8-M
93        - Added cmsis_compiler.h to unify compiler behaviour.
94        - Updated function SCB_EnableICache (for Cortex-M7).
95        - Added functions: NVIC_GetEnableIRQ, SCB_GetFPUType
96       CMSIS-RTOS:
97         - bug fix in RTX 4.82 (see revision history for details)
98       CMSIS-RTOS2:
99         - new API including compatibility layer to CMSIS-RTOS
100         - reference implementation based on RTX5
101         - supports all Cortex-M variants including TrustZone for ARMv8-M
102       CMSIS-SVD:
103        - reworked SVD format documentation
104        - removed SVD file database documentation as SVD files are distributed in packs
105        - updated SVDConv for Win32 and Linux
106       CMSIS-DSP:
107        - Moved DSP libraries from CMSIS/DSP/Lib to CMSIS/Lib.
108        - Added DSP libraries build projects to CMSIS pack.
109     </release>
110     <release version="4.5.0" date="2015-10-28">
111       - CMSIS-Core     4.30.0  (see revision history for details)
112       - CMSIS-DAP      1.1.0   (unchanged)
113       - CMSIS-Driver   2.04.0  (see revision history for details)
114       - CMSIS-DSP      1.4.7   (no source code change [still labeled 1.4.5], see revision history for details)
115       - CMSIS-PACK     1.4.1   (see revision history for details)
116       - CMSIS-RTOS     4.80.0  Restored time delay parameter 'millisec' old behavior (prior V4.79) for software compatibility. (see revision history for details)
117       - CMSIS-SVD      1.3.1   (see revision history for details)
118     </release>
119     <release version="4.4.0" date="2015-09-11">
120       - CMSIS-Core     4.20   (see revision history for details)
121       - CMSIS-DSP      1.4.6  (no source code change [still labeled 1.4.5], see revision history for details)
122       - CMSIS-PACK     1.4.0  (adding memory attributes, algorithm style)
123       - CMSIS-Driver   2.03.0 (adding CAN [Controller Area Network] API)
124       - CMSIS-RTOS
125         -- API         1.02   (unchanged)
126         -- RTX         4.79   (see revision history for details)
127       - CMSIS-SVD      1.3.0  (see revision history for details)
128       - CMSIS-DAP      1.1.0  (extended with SWO support)
129     </release>
130     <release version="4.3.0" date="2015-03-20">
131       - CMSIS-Core     4.10   (Cortex-M7 extended Cache Maintenance functions)
132       - CMSIS-DSP      1.4.5  (see revision history for details)
133       - CMSIS-Driver   2.02   (adding SAI (Serial Audio Interface) API)
134       - CMSIS-PACK     1.3.3  (Semantic Versioning, Generator extensions)
135       - CMSIS-RTOS
136         -- API         1.02   (unchanged)
137         -- RTX         4.78   (see revision history for details)
138       - CMSIS-SVD      1.2    (unchanged)
139     </release>
140     <release version="4.2.0" date="2014-09-24">
141       Adding Cortex-M7 support
142       - CMSIS-Core     4.00  (Cortex-M7 support, corrected C++ include guards in core header files)
143       - CMSIS-DSP      1.4.4 (Cortex-M7 support and corrected out of bound issues)
144       - CMSIS-PACK     1.3.1 (Cortex-M7 updates, clarification, corrected batch files in Tutorial)
145       - CMSIS-SVD      1.2   (Cortex-M7 extensions)
146       - CMSIS-RTOS RTX 4.75  (see revision history for details)
147     </release>
148     <release version="4.1.1" date="2014-06-30">
149       - fixed conditions preventing the inclusion of the DSP library in projects for Infineon XMC4000 series devices
150     </release>
151     <release version="4.1.0" date="2014-06-12">
152       - CMSIS-Driver   2.02  (incompatible update)
153       - CMSIS-Pack     1.3   (see revision history for details)
154       - CMSIS-DSP      1.4.2 (unchanged)
155       - CMSIS-Core     3.30  (unchanged)
156       - CMSIS-RTOS RTX 4.74  (unchanged)
157       - CMSIS-RTOS API 1.02  (unchanged)
158       - CMSIS-SVD      1.10  (unchanged)
159       PACK:
160       - removed G++ specific files from PACK
161       - added Component Startup variant "C Startup"
162       - added Pack Checking Utility
163       - updated conditions to reflect tool-chain dependency
164       - added Taxonomy for Graphics
165       - updated Taxonomy for unified drivers from "Drivers" to "CMSIS Drivers"
166     </release>
167     <release version="4.0.0">
168       - CMSIS-Driver   2.00  Preliminary (incompatible update)
169       - CMSIS-Pack     1.1   Preliminary
170       - CMSIS-DSP      1.4.2 (see revision history for details)
171       - CMSIS-Core     3.30  (see revision history for details)
172       - CMSIS-RTOS RTX 4.74  (see revision history for details)
173       - CMSIS-RTOS API 1.02  (unchanged)
174       - CMSIS-SVD      1.10  (unchanged)
175     </release>
176     <release version="3.20.4">
177       - CMSIS-RTOS 4.74 (see revision history for details)
178       - PACK Extensions (Boards, Device Features, Flash Programming, Generators, Configuration Wizard). Schema version 1.1.
179     </release>
180     <release version="3.20.3">
181       - CMSIS-Driver API Version 1.10 ARM prefix added (incompatible change)
182       - CMSIS-RTOS 4.73 (see revision history for details)
183     </release>
184     <release version="3.20.2">
185       - CMSIS-Pack documentation has been added
186       - CMSIS-Drivers header and documentation have been added to PACK
187       - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
188     </release>
189     <release version="3.20.1">
190       - CMSIS-RTOS Keil RTX V4.72 has been added to PACK
191       - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
192     </release>
193     <release version="3.20.0">
194       The software portions that are deployed in the application program are now under a BSD license which allows usage
195       of CMSIS components in any commercial or open source projects.  The Pack Description file Arm.CMSIS.pdsc describes the use cases
196       The individual components have been update as listed below:
197       - CMSIS-CORE adds functions for setting breakpoints, supports the latest GCC Compiler, and contains several corrections.
198       - CMSIS-DSP library is optimized for more performance and contains several bug fixes.
199       - CMSIS-RTOS API is extended with capabilities for short timeouts, Kernel initialization, and prepared for a C++ interface.
200       - CMSIS-SVD is unchanged.
201     </release>
202   </releases>
203
204   <taxonomy>
205     <description Cclass="Board Support">Generic Interfaces for Evaluation and Development Boards</description>
206     <description Cclass="CMSIS" doc="CMSIS/Documentation/General/html/index.html">Cortex Microcontroller Software Interface Components</description>
207     <description Cclass="Device" doc="CMSIS/Documentation/Core/html/index.html">Startup, System Setup</description>
208     <description Cclass="CMSIS Driver" doc="CMSIS/Documentation/Driver/html/index.html">Unified Device Drivers compliant to CMSIS-Driver Specifications</description>
209     <description Cclass="File System">File Drive Support and File System</description>
210     <description Cclass="Graphics">Graphical User Interface</description>
211     <description Cclass="Network">Network Stack using Internet Protocols</description>
212     <description Cclass="USB">Universal Serial Bus Stack</description>
213     <description Cclass="Compiler">Compiler Software Extensions</description>
214     <description Cclass="RTOS">Real-time Operating System</description>
215   </taxonomy>
216
217   <devices>
218     <!-- ******************************  Cortex-M0  ****************************** -->
219     <family Dfamily="ARM Cortex M0" Dvendor="ARM:82">
220       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0497a/index.html" title="Cortex-M0 Device Generic Users Guide"/>
221       <description>
222 The Cortex-M0 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
223 - simple, easy-to-use programmers model
224 - highly efficient ultra-low power operation
225 - excellent code density
226 - deterministic, high-performance interrupt handling
227 - upward compatibility with the rest of the Cortex-M processor family.
228       </description>
229       <debug svd="Device/ARM/SVD/ARMCM0.svd"/>
230       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
231       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
232       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
233
234       <device Dname="ARMCM0">
235         <processor Dcore="Cortex-M0" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
236         <compile header="Device/ARM/ARMCM0/Include/ARMCM0.h" define="ARMCM0"/>
237       </device>
238     </family>
239
240     <!-- ******************************  Cortex-M0P  ****************************** -->
241     <family Dfamily="ARM Cortex M0 plus" Dvendor="ARM:82">
242       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0662b/index.html" title="Cortex-M0+ Device Generic Users Guide"/>
243       <description>
244 The Cortex-M0+ processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
245 - simple, easy-to-use programmers model
246 - highly efficient ultra-low power operation
247 - excellent code density
248 - deterministic, high-performance interrupt handling
249 - upward compatibility with the rest of the Cortex-M processor family.
250       </description>
251       <debug svd="Device/ARM/SVD/ARMCM0P.svd"/>
252       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
253       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
254       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
255
256       <device Dname="ARMCM0P">
257         <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
258         <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h" define="ARMCM0P"/>
259       </device>
260
261       <device Dname="ARMCM0P_MPU">
262         <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
263         <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus_MPU.h" define="ARMCM0P_MPU"/>
264       </device>
265     </family>
266
267     <!-- ******************************  Cortex-M3  ****************************** -->
268     <family Dfamily="ARM Cortex M3" Dvendor="ARM:82">
269       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0552a/index.html" title="Cortex-M3 Device Generic Users Guide"/>
270       <description>
271 The Cortex-M3 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
272 - simple, easy-to-use programmers model
273 - highly efficient ultra-low power operation
274 - excellent code density
275 - deterministic, high-performance interrupt handling
276 - upward compatibility with the rest of the Cortex-M processor family.
277       </description>
278       <debug svd="Device/ARM/SVD/ARMCM3.svd"/>
279       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
280       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
281       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
282
283       <device Dname="ARMCM3">
284         <processor Dcore="Cortex-M3" DcoreVersion="r2p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
285         <compile header="Device/ARM/ARMCM3/Include/ARMCM3.h" define="ARMCM3"/>
286       </device>
287     </family>
288
289     <!-- ******************************  Cortex-M4  ****************************** -->
290     <family Dfamily="ARM Cortex M4" Dvendor="ARM:82">
291       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0553a/index.html" title="Cortex-M4 Device Generic Users Guide"/>
292       <description>
293 The Cortex-M4 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
294 - simple, easy-to-use programmers model
295 - highly efficient ultra-low power operation
296 - excellent code density
297 - deterministic, high-performance interrupt handling
298 - upward compatibility with the rest of the Cortex-M processor family.
299       </description>
300       <debug svd="Device/ARM/SVD/ARMCM4.svd"/>
301       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
302       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
303       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
304
305       <device Dname="ARMCM4">
306         <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
307         <compile header="Device/ARM/ARMCM4/Include/ARMCM4.h"    define="ARMCM4"/>
308       </device>
309
310       <device Dname="ARMCM4_FP">
311         <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
312         <compile header="Device/ARM/ARMCM4/Include/ARMCM4_FP.h" define="ARMCM4_FP"/>
313       </device>
314     </family>
315
316     <!-- ******************************  Cortex-M7  ****************************** -->
317     <family Dfamily="ARM Cortex M7" Dvendor="ARM:82">
318       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0646b/index.html" title="Cortex-M7 Device Generic Users Guide"/>
319       <description>
320 The Cortex-M7 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
321 - simple, easy-to-use programmers model
322 - highly efficient ultra-low power operation
323 - excellent code density
324 - deterministic, high-performance interrupt handling
325 - upward compatibility with the rest of the Cortex-M processor family.
326       </description>
327       <debug svd="Device/ARM/SVD/ARMCM7.svd"/>
328       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
329       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
330       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
331
332       <device Dname="ARMCM7">
333         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
334         <compile header="Device/ARM/ARMCM7/Include/ARMCM7.h" define="ARMCM7"/>
335       </device>
336
337       <device Dname="ARMCM7_SP">
338         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
339         <compile header="Device/ARM/ARMCM7/Include/ARMCM7_SP.h" define="ARMCM7_SP"/>
340       </device>
341
342       <device Dname="ARMCM7_DP">
343         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
344         <compile header="Device/ARM/ARMCM7/Include/ARMCM7_DP.h" define="ARMCM7_DP"/>
345       </device>
346     </family>
347
348     <!-- ******************************  Cortex-M23  ********************** -->
349     <family Dfamily="ARM Cortex M23" Dvendor="ARM:82">
350       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
351       <description>
352 The ARM Cortex-M23 is based on the ARMv8-M baseline architecture.
353 It is the smallest and most energy efficient ARM processor with ARM TrustZone technology.
354 Cortex-M23 is the ideal processor for constrained embedded applications requiring efficient security.
355       </description>
356       <debug svd="Device/ARM/SVD/ARMCM23.svd"/>
357       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
358       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
359       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
360       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
361       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
362
363       <device Dname="ARMCM23">
364         <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
365         <compile header="Device/ARM/ARMCM23/Include/ARMCM23.h" define="ARMCM23"/>
366       </device>
367
368       <device Dname="ARMCM23_TZ">
369         <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
370         <compile header="Device/ARM/ARMCM23/Include/ARMCM23_TZ.h" define="ARMCM23_TZ"/>
371       </device>
372     </family>
373
374     <!-- ******************************  Cortex-M33  ****************************** -->
375     <family Dfamily="ARM Cortex M33" Dvendor="ARM:82">
376       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
377       <description>
378 The ARM Cortex-M33 is the most configurable of all Cortex-M processors. It is a full featured microcontroller
379 class processor based on the ARMv8-M mainline architecture with ARM TrustZone security.
380       </description>
381       <debug svd="Device/ARM/SVD/ARMCM33.svd"/>
382       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
383       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
384       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
385       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
386       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"          default="1"/-->
387
388       <device Dname="ARMCM33">
389         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
390         <description>
391           no DSP Instructions, no Floating Point Unit, no TrustZone
392         </description>
393         <compile header="Device/ARM/ARMCM33/Include/ARMCM33.h" define="ARMCM33"/>
394       </device>
395
396       <device Dname="ARMCM33_TZ">
397         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
398         <description>
399           no DSP Instructions, no Floating Point Unit, TrustZone
400         </description>
401         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_TZ.h" define="ARMCM33_TZ"/>
402       </device>
403
404       <device Dname="ARMCM33_DSP_FP">
405         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
406         <description>
407           DSP Instructions, Single Precision Floating Point Unit, no TrustZone
408         </description>
409         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP.h" define="ARMCM33_DSP_FP"/>
410       </device>
411
412       <device Dname="ARMCM33_DSP_FP_TZ">
413         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
414         <description>
415           DSP Instructions, Single Precision Floating Point Unit, TrustZone
416         </description>
417         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP_TZ.h" define="ARMCM33_DSP_FP_TZ"/>
418       </device>
419     </family>
420
421     <!-- ******************************  ARMSC000  ****************************** -->
422     <family Dfamily="ARM SC000" Dvendor="ARM:82">
423       <description>
424 The ARM SC000 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
425 - simple, easy-to-use programmers model
426 - highly efficient ultra-low power operation
427 - excellent code density
428 - deterministic, high-performance interrupt handling
429       </description>
430       <debug svd="Device/ARM/SVD/ARMSC000.svd"/>
431       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
432       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
433       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
434
435       <device Dname="ARMSC000">
436         <processor Dcore="SC000" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
437         <compile header="Device/ARM/ARMSC000/Include/ARMSC000.h" define="ARMSC000"/>
438       </device>
439     </family>
440
441     <!-- ******************************  ARMSC300  ****************************** -->
442     <family Dfamily="ARM SC300" Dvendor="ARM:82">
443       <description>
444 The ARM SC300 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
445 - simple, easy-to-use programmers model
446 - highly efficient ultra-low power operation
447 - excellent code density
448 - deterministic, high-performance interrupt handling
449       </description>
450       <debug svd="Device/ARM/SVD/ARMSC300.svd"/>
451       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
452       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
453       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
454
455       <device Dname="ARMSC300">
456         <processor Dcore="SC300" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
457         <compile header="Device/ARM/ARMSC300/Include/ARMSC300.h" define="ARMSC300"/>
458       </device>
459     </family>
460
461     <!-- ******************************  ARMv8-M Baseline  ********************** -->
462     <family Dfamily="ARMv8-M Baseline" Dvendor="ARM:82">
463       <!--book name="Device/ARM/Documents/ARMv8MBL_dgug.pdf"       title="ARMv8MBL Device Generic Users Guide"/-->
464       <description>
465 ARMv8-M Baseline based device with TrustZone
466       </description>
467       <debug svd="Device/ARM/SVD/ARMv8MBL.svd"/>
468       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
469       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
470       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
471       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
472       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
473
474       <device Dname="ARMv8MBL">
475         <processor Dcore="ARMV8MBL" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
476         <compile header="Device/ARM/ARMv8MBL/Include/ARMv8MBL.h" define="ARMv8MBL"/>
477       </device>
478     </family>
479
480     <!-- ******************************  ARMv8-M Mainline  ****************************** -->
481     <family Dfamily="ARMv8-M Mainline" Dvendor="ARM:82">
482       <!--book name="Device/ARM/Documents/ARMv8MML_dgug.pdf"       title="ARMv8MML Device Generic Users Guide"/-->
483       <description>
484 ARMv8-M Mainline based device with TrustZone
485       </description>
486       <debug svd="Device/ARM/SVD/ARMv8MML.svd"/>
487       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
488       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
489       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
490       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
491       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
492
493       <device Dname="ARMv8MML">
494         <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
495         <description>
496           no DSP Instructions, no Floating Point Unit, TrustZone
497         </description>
498         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML.h" define="ARMv8MML"/>
499       </device>
500
501       <device Dname="ARMv8MML_DSP">
502         <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
503         <description>
504           DSP Instructions, no Floating Point Unit, TrustZone
505         </description>
506         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP.h" define="ARMv8MML_DSP"/>
507       </device>
508
509       <device Dname="ARMv8MML_SP">
510         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
511         <description>
512           no DSP Instructions, Single Precision Floating Point Unit, TrustZone
513         </description>
514         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_SP.h" define="ARMv8MML_SP"/>
515       </device>
516
517       <device Dname="ARMv8MML_DSP_SP">
518         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
519         <description>
520           DSP Instructions, Single Precision Floating Point Unit, TrustZone
521         </description>
522         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_SP.h" define="ARMv8MML_DSP_SP"/>
523       </device>
524
525       <device Dname="ARMv8MML_DP">
526         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
527         <description>
528           no DSP Instructions, Double Precision Floating Point Unit, TrustZone
529         </description>
530         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DP.h" define="ARMv8MML_DP"/>
531       </device>
532
533       <device Dname="ARMv8MML_DSP_DP">
534         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
535         <description>
536           DSP Instructions, Double Precision Floating Point Unit, TrustZone
537         </description>
538         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_DP.h" define="ARMv8MML_DSP_DP"/>
539       </device>
540     </family>
541
542     <!-- ******************************  Cortex-A5  ****************************** -->
543     <family Dfamily="ARM Cortex A5" Dvendor="ARM:82">
544       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.ddi0433c/index.html" title="Cortex-A5 Technical Reference Manual"/>
545       <description>
546 The ARM Cortex-A5 processor is a high-performance, low-power, ARM macrocell with an L1 cache subsystem that provides full
547 virtual memory capabilities. The Cortex-A5 processor implements the ARMv7-A architecture profile and can execute 32-bit
548 ARM instructions and 16-bit and 32-bit Thumb instructions. The Cortex-A5 is the smallest member of the Cortex-A processor family.
549       </description>
550
551       <memory id="IROM1"                                start="0x80000000" size="0x00200000" startup="1" default="1"/>
552       <memory id="IRAM1"                                start="0x80200000" size="0x00200000" init   ="0" default="1"/>
553
554       <device Dname="ARMCA5">
555         <processor Dcore="Cortex-A5" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
556         <compile header="Device/ARM/ARMCA5/Include/ARMCA5.h" define="ARMCA5"/>
557       </device>
558     </family>
559
560     <!-- ******************************  Cortex-A7  ****************************** -->
561     <family Dfamily="ARM Cortex A7" Dvendor="ARM:82">
562       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.ddi0464f/index.html" title="Cortex-A7 MPCore Technical Reference Manual"/>
563       <description>
564 The Cortex-A7 MPCore processor is a high-performance, low-power processor that implements the ARMv7-A architecture.
565 The Cortex-A7 MPCore processor has one to four processors in a single multiprocessor device with a L1 cache subsystem,
566 an optional integrated GIC, and an optional L2 cache controller.
567       </description>
568
569       <memory id="IROM1"                                start="0x80000000" size="0x00200000" startup="1" default="1"/>
570       <memory id="IRAM1"                                start="0x80200000" size="0x00200000" init   ="0" default="1"/>
571
572       <device Dname="ARMCA7">
573         <processor Dcore="Cortex-A7" DcoreVersion="r0p5" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
574         <compile header="Device/ARM/ARMCA7/Include/ARMCA7.h" define="ARMCA7"/>
575       </device>
576     </family>
577
578     <!-- ******************************  Cortex-A9  ****************************** -->
579     <family Dfamily="ARM Cortex A9" Dvendor="ARM:82">
580       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.100511_0401_10_en/index.html" title="Cortex-A9 Technical Reference Manual"/>
581       <description>
582 The Cortex-A9 processor is a high-performance, low-power, ARM macrocell with an L1 cache subsystem that provides full virtual memory capabilities.
583 The Cortex-A9 processor implements the ARMv7-A architecture and runs 32-bit ARM instructions, 16-bit and 32-bit Thumb instructions,
584 and 8-bit Java bytecodes in Jazelle state.
585       </description>
586
587       <memory id="IROM1"                                start="0x80000000" size="0x00200000" startup="1" default="1"/>
588       <memory id="IRAM1"                                start="0x80200000" size="0x00200000" init   ="0" default="1"/>
589
590       <device Dname="ARMCA9">
591         <processor Dcore="Cortex-A9" DcoreVersion="r4p1" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
592         <compile header="Device/ARM/ARMCA9/Include/ARMCA9.h" define="ARMCA9"/>
593       </device>
594     </family>
595   </devices>
596
597
598   <apis>
599     <!-- CMSIS Device API -->
600     <api Cclass="Device" Cgroup="IRQ Controller" Capiversion="1.0.0" exclusive="1">
601       <description>Device interrupt controller interface</description>
602       <files>
603         <file category="header" name="CMSIS/Core_A/Include/irq_ctrl.h"/>
604       </files>
605     </api>
606     <api Cclass="Device" Cgroup="OS Tick" Capiversion="1.0.0" exclusive="1">
607       <description>RTOS Kernel system tick timer interface</description>
608       <files>
609         <file category="header" name="CMSIS/RTOS2/Include/os_tick.h"/>
610       </files>
611     </api>
612     <!-- CMSIS-RTOS API -->
613     <api Cclass="CMSIS" Cgroup="RTOS" Capiversion="1.0.0" exclusive="1">
614       <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
615       <files>
616         <file category="doc" name="CMSIS/Documentation/RTOS/html/index.html"/>
617       </files>
618     </api>
619     <api Cclass="CMSIS" Cgroup="RTOS2" Capiversion="2.1.2" exclusive="1">
620       <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
621       <files>
622         <file category="doc" name="CMSIS/Documentation/RTOS2/html/index.html"/>
623         <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
624       </files>
625     </api>
626     <!-- CMSIS Driver API -->
627     <api Cclass="CMSIS Driver" Cgroup="USART" Capiversion="2.3.0" exclusive="0">
628       <description>USART Driver API for Cortex-M</description>
629       <files>
630         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usart__interface__gr.html" />
631         <file category="header" name="CMSIS/Driver/Include/Driver_USART.h" />
632       </files>
633     </api>
634     <api Cclass="CMSIS Driver" Cgroup="SPI" Capiversion="2.2.0" exclusive="0">
635       <description>SPI Driver API for Cortex-M</description>
636       <files>
637         <file category="doc" name="CMSIS/Documentation/Driver/html/group__spi__interface__gr.html" />
638         <file category="header" name="CMSIS/Driver/Include/Driver_SPI.h" />
639       </files>
640     </api>
641     <api Cclass="CMSIS Driver" Cgroup="SAI" Capiversion="1.1.0" exclusive="0">
642       <description>SAI Driver API for Cortex-M</description>
643       <files>
644         <file category="doc" name="CMSIS/Documentation/Driver/html/group__sai__interface__gr.html"/>
645         <file category="header" name="CMSIS/Driver/Include/Driver_SAI.h" />
646       </files>
647     </api>
648     <api Cclass="CMSIS Driver" Cgroup="I2C" Capiversion="2.3.0" exclusive="0">
649       <description>I2C Driver API for Cortex-M</description>
650       <files>
651         <file category="doc" name="CMSIS/Documentation/Driver/html/group__i2c__interface__gr.html"/>
652         <file category="header" name="CMSIS/Driver/Include/Driver_I2C.h" />
653       </files>
654     </api>
655     <api Cclass="CMSIS Driver" Cgroup="CAN" Capiversion="1.2.0" exclusive="0">
656       <description>CAN Driver API for Cortex-M</description>
657       <files>
658         <file category="doc" name="CMSIS/Documentation/Driver/html/group__can__interface__gr.html"/>
659         <file category="header" name="CMSIS/Driver/Include/Driver_CAN.h" />
660       </files>
661     </api>
662     <api Cclass="CMSIS Driver" Cgroup="Flash" Capiversion="2.1.0" exclusive="0">
663       <description>Flash Driver API for Cortex-M</description>
664       <files>
665         <file category="doc" name="CMSIS/Documentation/Driver/html/group__flash__interface__gr.html" />
666         <file category="header" name="CMSIS/Driver/Include/Driver_Flash.h" />
667       </files>
668     </api>
669     <api Cclass="CMSIS Driver" Cgroup="MCI" Capiversion="2.3.0" exclusive="0">
670       <description>MCI Driver API for Cortex-M</description>
671       <files>
672         <file category="doc" name="CMSIS/Documentation/Driver/html/group__mci__interface__gr.html" />
673         <file category="header" name="CMSIS/Driver/Include/Driver_MCI.h" />
674       </files>
675     </api>
676     <api Cclass="CMSIS Driver" Cgroup="NAND" Capiversion="2.2.0" exclusive="0">
677       <description>NAND Flash Driver API for Cortex-M</description>
678       <files>
679         <file category="doc" name="CMSIS/Documentation/Driver/html/group__nand__interface__gr.html" />
680         <file category="header" name="CMSIS/Driver/Include/Driver_NAND.h" />
681       </files>
682     </api>
683     <api Cclass="CMSIS Driver" Cgroup="Ethernet" Capiversion="2.1.0" exclusive="0">
684       <description>Ethernet MAC and PHY Driver API for Cortex-M</description>
685       <files>
686         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__interface__gr.html" />
687         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
688         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
689       </files>
690     </api>
691     <api Cclass="CMSIS Driver" Cgroup="Ethernet MAC" Capiversion="2.1.0" exclusive="0">
692       <description>Ethernet MAC Driver API for Cortex-M</description>
693       <files>
694         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__mac__interface__gr.html" />
695         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
696       </files>
697     </api>
698     <api Cclass="CMSIS Driver" Cgroup="Ethernet PHY" Capiversion="2.1.0" exclusive="0">
699       <description>Ethernet PHY Driver API for Cortex-M</description>
700       <files>
701         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__phy__interface__gr.html" />
702         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
703       </files>
704     </api>
705     <api Cclass="CMSIS Driver" Cgroup="USB Device" Capiversion="2.2.0" exclusive="0">
706       <description>USB Device Driver API for Cortex-M</description>
707       <files>
708         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbd__interface__gr.html" />
709         <file category="header" name="CMSIS/Driver/Include/Driver_USBD.h" />
710       </files>
711     </api>
712     <api Cclass="CMSIS Driver" Cgroup="USB Host" Capiversion="2.2.0" exclusive="0">
713       <description>USB Host Driver API for Cortex-M</description>
714       <files>
715         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbh__interface__gr.html" />
716         <file category="header" name="CMSIS/Driver/Include/Driver_USBH.h" />
717       </files>
718     </api>
719   </apis>
720
721   <!-- conditions are dependency rules that can apply to a component or an individual file -->
722   <conditions>
723     <!-- compiler -->
724     <condition id="ARMCC6">
725       <accept Tcompiler="ARMCC" Toptions="AC6"/>
726       <accept Tcompiler="ARMCC" Toptions="AC6LTO"/>
727     </condition>
728     <condition id="ARMCC5">
729       <require Tcompiler="ARMCC" Toptions="AC5"/>
730     </condition>
731     <condition id="ARMCC">
732       <require Tcompiler="ARMCC"/>
733     </condition>
734     <condition id="GCC">
735       <require Tcompiler="GCC"/>
736     </condition>
737     <condition id="IAR">
738       <require Tcompiler="IAR"/>
739     </condition>
740     <condition id="ARMCC GCC">
741       <accept Tcompiler="ARMCC"/>
742       <accept Tcompiler="GCC"/>
743     </condition>
744     <condition id="ARMCC GCC IAR">
745       <accept Tcompiler="ARMCC"/>
746       <accept Tcompiler="GCC"/>
747       <accept Tcompiler="IAR"/>
748     </condition>
749
750     <!-- ARM architecture -->
751     <condition id="ARMv6-M Device">
752       <description>ARMv6-M architecture based device</description>
753       <accept Dcore="Cortex-M0"/>
754       <accept Dcore="Cortex-M0+"/>
755       <accept Dcore="SC000"/>
756     </condition>
757     <condition id="ARMv7-M Device">
758       <description>ARMv7-M architecture based device</description>
759       <accept Dcore="Cortex-M3"/>
760       <accept Dcore="Cortex-M4"/>
761       <accept Dcore="Cortex-M7"/>
762       <accept Dcore="SC300"/>
763     </condition>
764     <condition id="ARMv8-M Device">
765       <description>ARMv8-M architecture based device</description>
766       <accept Dcore="ARMV8MBL"/>
767       <accept Dcore="ARMV8MML"/>
768       <accept Dcore="Cortex-M23"/>
769       <accept Dcore="Cortex-M33"/>
770     </condition>
771     <condition id="ARMv8-M TZ Device">
772       <description>ARMv8-M architecture based device with TrustZone</description>
773       <require condition="ARMv8-M Device"/>
774       <require Dtz="TZ"/>
775     </condition>
776     <condition id="ARMv6_7-M Device">
777       <description>ARMv6_7-M architecture based device</description>
778       <accept condition="ARMv6-M Device"/>
779       <accept condition="ARMv7-M Device"/>
780     </condition>
781     <condition id="ARMv6_7_8-M Device">
782       <description>ARMv6_7_8-M architecture based device</description>
783       <accept condition="ARMv6-M Device"/>
784       <accept condition="ARMv7-M Device"/>
785       <accept condition="ARMv8-M Device"/>
786     </condition>
787     <condition id="ARMv7-A Device">
788       <description>ARMv7-A architecture based device</description>
789       <accept Dcore="Cortex-A5"/>
790       <accept Dcore="Cortex-A7"/>
791       <accept Dcore="Cortex-A9"/>
792     </condition>
793
794     <!-- ARM core -->
795     <condition id="CM0">
796       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device</description>
797       <accept Dcore="Cortex-M0"/>
798       <accept Dcore="Cortex-M0+"/>
799       <accept Dcore="SC000"/>
800     </condition>
801     <condition id="CM3">
802       <description>Cortex-M3 or SC300 processor based device</description>
803       <accept Dcore="Cortex-M3"/>
804       <accept Dcore="SC300"/>
805     </condition>
806     <condition id="CM4">
807       <description>Cortex-M4 processor based device</description>
808       <require Dcore="Cortex-M4" Dfpu="NO_FPU"/>
809     </condition>
810     <condition id="CM4_FP">
811       <description>Cortex-M4 processor based device using Floating Point Unit</description>
812       <accept Dcore="Cortex-M4" Dfpu="FPU"/>
813       <accept Dcore="Cortex-M4" Dfpu="SP_FPU"/>
814       <accept Dcore="Cortex-M4" Dfpu="DP_FPU"/>
815     </condition>
816     <condition id="CM7">
817       <description>Cortex-M7 processor based device</description>
818       <require Dcore="Cortex-M7" Dfpu="NO_FPU"/>
819     </condition>
820     <condition id="CM7_FP">
821       <description>Cortex-M7 processor based device using Floating Point Unit</description>
822       <accept Dcore="Cortex-M7" Dfpu="SP_FPU"/>
823       <accept Dcore="Cortex-M7" Dfpu="DP_FPU"/>
824     </condition>
825     <condition id="CM7_SP">
826       <description>Cortex-M7 processor based device using Floating Point Unit (SP)</description>
827       <require Dcore="Cortex-M7" Dfpu="SP_FPU"/>
828     </condition>
829     <condition id="CM7_DP">
830       <description>Cortex-M7 processor based device using Floating Point Unit (DP)</description>
831       <require Dcore="Cortex-M7" Dfpu="DP_FPU"/>
832     </condition>
833     <condition id="CM23">
834       <description>Cortex-M23 processor based device</description>
835       <require Dcore="Cortex-M23"/>
836     </condition>
837     <condition id="CM33">
838       <description>Cortex-M33 processor based device</description>
839       <require Dcore="Cortex-M33" Dfpu="NO_FPU"/>
840     </condition>
841     <condition id="CM33_FP">
842       <description>Cortex-M33 processor based device using Floating Point Unit</description>
843       <require Dcore="Cortex-M33" Dfpu="SP_FPU"/>
844     </condition>
845     <condition id="ARMv8MBL">
846       <description>ARMv8-M Baseline processor based device</description>
847       <require Dcore="ARMV8MBL"/>
848     </condition>
849     <condition id="ARMv8MML">
850       <description>ARMv8-M Mainline processor based device</description>
851       <require Dcore="ARMV8MML" Dfpu="NO_FPU"/>
852     </condition>
853     <condition id="ARMv8MML_FP">
854       <description>ARMv8-M Mainline processor based device using Floating Point Unit</description>
855       <accept Dcore="ARMV8MML" Dfpu="SP_FPU"/>
856       <accept Dcore="ARMV8MML" Dfpu="DP_FPU"/>
857     </condition>
858
859     <condition id="CM33_NODSP_NOFPU">
860       <description>CM33, no DSP, no FPU</description>
861       <require Dcore="Cortex-M33" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
862     </condition>
863     <condition id="CM33_DSP_NOFPU">
864       <description>CM33, DSP, no FPU</description>
865       <require Dcore="Cortex-M33" Ddsp="DSP" Dfpu="NO_FPU"/>
866     </condition>
867     <condition id="CM33_NODSP_SP">
868       <description>CM33, no DSP, SP FPU</description>
869       <require Dcore="Cortex-M33" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
870     </condition>
871     <condition id="CM33_DSP_SP">
872       <description>CM33, DSP, SP FPU</description>
873       <require Dcore="Cortex-M33" Ddsp="DSP" Dfpu="SP_FPU"/>
874     </condition>
875
876     <condition id="ARMv8MML_NODSP_NOFPU">
877       <description>ARMv8MML, no DSP, no FPU</description>
878       <require Dcore="ARMV8MML" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
879     </condition>
880     <condition id="ARMv8MML_DSP_NOFPU">
881       <description>ARMv8MML, DSP, no FPU</description>
882       <require Dcore="ARMV8MML" Ddsp="DSP" Dfpu="NO_FPU"/>
883     </condition>
884     <condition id="ARMv8MML_NODSP_SP">
885       <description>ARMv8MML, no DSP, SP FPU</description>
886       <require Dcore="ARMV8MML" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
887     </condition>
888     <condition id="ARMv8MML_DSP_SP">
889       <description>ARMv8MML, DSP, SP FPU</description>
890       <require Dcore="ARMV8MML" Ddsp="DSP" Dfpu="SP_FPU"/>
891     </condition>
892
893     <condition id="CA5_CA9">
894       <description>Cortex-A5 or Cortex-A9 processor based device</description>
895       <accept Dcore="Cortex-A5"/>
896       <accept Dcore="Cortex-A9"/>
897     </condition>
898
899     <condition id="CA7">
900       <description>Cortex-A7 processor based device</description>
901       <accept Dcore="Cortex-A7"/>
902     </condition>
903
904     <!-- ARMCC compiler -->
905     <condition id="CA_ARMCC5">
906       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the ARM Compiler 5</description>
907       <require condition="ARMv7-A Device"/>
908       <require condition="ARMCC5"/>
909     </condition>
910     <condition id="CA_ARMCC6">
911       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the ARM Compiler 6</description>
912       <require condition="ARMv7-A Device"/>
913       <require condition="ARMCC6"/>
914     </condition>
915
916     <condition id="CM0_ARMCC">
917       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the ARM Compiler</description>
918       <require condition="CM0"/>
919       <require Tcompiler="ARMCC"/>
920     </condition>
921     <condition id="CM0_LE_ARMCC">
922       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the ARM Compiler</description>
923       <require condition="CM0_ARMCC"/>
924       <require Dendian="Little-endian"/>
925     </condition>
926     <condition id="CM0_BE_ARMCC">
927       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the ARM Compiler</description>
928       <require condition="CM0_ARMCC"/>
929       <require Dendian="Big-endian"/>
930     </condition>
931
932     <condition id="CM3_ARMCC">
933       <description>Cortex-M3 or SC300 processor based device for the ARM Compiler</description>
934       <require condition="CM3"/>
935       <require Tcompiler="ARMCC"/>
936     </condition>
937     <condition id="CM3_LE_ARMCC">
938       <description>Cortex-M3 or SC300 processor based device in little endian mode for the ARM Compiler</description>
939       <require condition="CM3_ARMCC"/>
940       <require Dendian="Little-endian"/>
941     </condition>
942     <condition id="CM3_BE_ARMCC">
943       <description>Cortex-M3 or SC300 processor based device in big endian mode for the ARM Compiler</description>
944       <require condition="CM3_ARMCC"/>
945       <require Dendian="Big-endian"/>
946     </condition>
947
948     <condition id="CM4_ARMCC">
949       <description>Cortex-M4 processor based device for the ARM Compiler</description>
950       <require condition="CM4"/>
951       <require Tcompiler="ARMCC"/>
952     </condition>
953     <condition id="CM4_LE_ARMCC">
954       <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler</description>
955       <require condition="CM4_ARMCC"/>
956       <require Dendian="Little-endian"/>
957     </condition>
958     <condition id="CM4_BE_ARMCC">
959       <description>Cortex-M4 processor based device in big endian mode for the ARM Compiler</description>
960       <require condition="CM4_ARMCC"/>
961       <require Dendian="Big-endian"/>
962     </condition>
963
964     <condition id="CM4_FP_ARMCC">
965       <description>Cortex-M4 processor based device using Floating Point Unit for the ARM Compiler</description>
966       <require condition="CM4_FP"/>
967       <require Tcompiler="ARMCC"/>
968     </condition>
969     <condition id="CM4_FP_LE_ARMCC">
970       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
971       <require condition="CM4_FP_ARMCC"/>
972       <require Dendian="Little-endian"/>
973     </condition>
974     <condition id="CM4_FP_BE_ARMCC">
975       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
976       <require condition="CM4_FP_ARMCC"/>
977       <require Dendian="Big-endian"/>
978     </condition>
979
980     <condition id="CM7_ARMCC">
981       <description>Cortex-M7 processor based device for the ARM Compiler</description>
982       <require condition="CM7"/>
983       <require Tcompiler="ARMCC"/>
984     </condition>
985     <condition id="CM7_LE_ARMCC">
986       <description>Cortex-M7 processor based device in little endian mode for the ARM Compiler</description>
987       <require condition="CM7_ARMCC"/>
988       <require Dendian="Little-endian"/>
989     </condition>
990     <condition id="CM7_BE_ARMCC">
991       <description>Cortex-M7 processor based device in big endian mode for the ARM Compiler</description>
992       <require condition="CM7_ARMCC"/>
993       <require Dendian="Big-endian"/>
994     </condition>
995
996     <condition id="CM7_FP_ARMCC">
997       <description>Cortex-M7 processor based device using Floating Point Unit for the ARM Compiler</description>
998       <require condition="CM7_FP"/>
999       <require Tcompiler="ARMCC"/>
1000     </condition>
1001     <condition id="CM7_FP_LE_ARMCC">
1002       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
1003       <require condition="CM7_FP_ARMCC"/>
1004       <require Dendian="Little-endian"/>
1005     </condition>
1006     <condition id="CM7_FP_BE_ARMCC">
1007       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
1008       <require condition="CM7_FP_ARMCC"/>
1009       <require Dendian="Big-endian"/>
1010     </condition>
1011
1012     <condition id="CM7_SP_ARMCC">
1013       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the ARM Compiler</description>
1014       <require condition="CM7_SP"/>
1015       <require Tcompiler="ARMCC"/>
1016     </condition>
1017     <condition id="CM7_SP_LE_ARMCC">
1018       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
1019       <require condition="CM7_SP_ARMCC"/>
1020       <require Dendian="Little-endian"/>
1021     </condition>
1022     <condition id="CM7_SP_BE_ARMCC">
1023       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
1024       <require condition="CM7_SP_ARMCC"/>
1025       <require Dendian="Big-endian"/>
1026     </condition>
1027
1028     <condition id="CM7_DP_ARMCC">
1029       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the ARM Compiler</description>
1030       <require condition="CM7_DP"/>
1031       <require Tcompiler="ARMCC"/>
1032     </condition>
1033     <condition id="CM7_DP_LE_ARMCC">
1034       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the ARM Compiler</description>
1035       <require condition="CM7_DP_ARMCC"/>
1036       <require Dendian="Little-endian"/>
1037     </condition>
1038     <condition id="CM7_DP_BE_ARMCC">
1039       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the ARM Compiler</description>
1040       <require condition="CM7_DP_ARMCC"/>
1041       <require Dendian="Big-endian"/>
1042     </condition>
1043
1044     <condition id="CM23_ARMCC">
1045       <description>Cortex-M23 processor based device for the ARM Compiler</description>
1046       <require condition="CM23"/>
1047       <require Tcompiler="ARMCC"/>
1048     </condition>
1049     <condition id="CM23_LE_ARMCC">
1050       <description>Cortex-M23 processor based device in little endian mode for the ARM Compiler</description>
1051       <require condition="CM23_ARMCC"/>
1052       <require Dendian="Little-endian"/>
1053     </condition>
1054     <condition id="CM23_BE_ARMCC">
1055       <description>Cortex-M23 processor based device in big endian mode for the ARM Compiler</description>
1056       <require condition="CM23_ARMCC"/>
1057       <require Dendian="Big-endian"/>
1058     </condition>
1059
1060     <condition id="CM33_ARMCC">
1061       <description>Cortex-M33 processor based device for the ARM Compiler</description>
1062       <require condition="CM33"/>
1063       <require Tcompiler="ARMCC"/>
1064     </condition>
1065     <condition id="CM33_LE_ARMCC">
1066       <description>Cortex-M33 processor based device in little endian mode for the ARM Compiler</description>
1067       <require condition="CM33_ARMCC"/>
1068       <require Dendian="Little-endian"/>
1069     </condition>
1070     <condition id="CM33_BE_ARMCC">
1071       <description>Cortex-M33 processor based device in big endian mode for the ARM Compiler</description>
1072       <require condition="CM33_ARMCC"/>
1073       <require Dendian="Big-endian"/>
1074     </condition>
1075
1076     <condition id="CM33_FP_ARMCC">
1077       <description>Cortex-M33 processor based device using Floating Point Unit for the ARM Compiler</description>
1078       <require condition="CM33_FP"/>
1079       <require Tcompiler="ARMCC"/>
1080     </condition>
1081     <condition id="CM33_FP_LE_ARMCC">
1082       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
1083       <require condition="CM33_FP_ARMCC"/>
1084       <require Dendian="Little-endian"/>
1085     </condition>
1086     <condition id="CM33_FP_BE_ARMCC">
1087       <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
1088       <require condition="CM33_FP_ARMCC"/>
1089       <require Dendian="Big-endian"/>
1090     </condition>
1091
1092     <condition id="CM33_NODSP_NOFPU_ARMCC">
1093       <description>CM33, no DSP, no FPU, ARM Compiler</description>
1094       <require condition="CM33_NODSP_NOFPU"/>
1095       <require Tcompiler="ARMCC"/>
1096     </condition>
1097     <condition id="CM33_DSP_NOFPU_ARMCC">
1098       <description>CM33, DSP, no FPU, ARM Compiler</description>
1099       <require condition="CM33_DSP_NOFPU"/>
1100       <require Tcompiler="ARMCC"/>
1101     </condition>
1102     <condition id="CM33_NODSP_SP_ARMCC">
1103       <description>CM33, no DSP, SP FPU, ARM Compiler</description>
1104       <require condition="CM33_NODSP_SP"/>
1105       <require Tcompiler="ARMCC"/>
1106     </condition>
1107     <condition id="CM33_DSP_SP_ARMCC">
1108       <description>CM33, DSP, SP FPU, ARM Compiler</description>
1109       <require condition="CM33_DSP_SP"/>
1110       <require Tcompiler="ARMCC"/>
1111     </condition>
1112     <condition id="CM33_NODSP_NOFPU_LE_ARMCC">
1113       <description>CM33, little endian, no DSP, no FPU, ARM Compiler</description>
1114       <require condition="CM33_NODSP_NOFPU_ARMCC"/>
1115       <require Dendian="Little-endian"/>
1116     </condition>
1117     <condition id="CM33_DSP_NOFPU_LE_ARMCC">
1118       <description>CM33, little endian, DSP, no FPU, ARM Compiler</description>
1119       <require condition="CM33_DSP_NOFPU_ARMCC"/>
1120       <require Dendian="Little-endian"/>
1121     </condition>
1122     <condition id="CM33_NODSP_SP_LE_ARMCC">
1123       <description>CM33, little endian, no DSP, SP FPU, ARM Compiler</description>
1124       <require condition="CM33_NODSP_SP_ARMCC"/>
1125       <require Dendian="Little-endian"/>
1126     </condition>
1127     <condition id="CM33_DSP_SP_LE_ARMCC">
1128       <description>CM33, little endian, DSP, SP FPU, ARM Compiler</description>
1129       <require condition="CM33_DSP_SP_ARMCC"/>
1130       <require Dendian="Little-endian"/>
1131     </condition>
1132
1133     <condition id="ARMv8MBL_ARMCC">
1134       <description>ARMv8-M Baseline processor based device for the ARM Compiler</description>
1135       <require condition="ARMv8MBL"/>
1136       <require Tcompiler="ARMCC"/>
1137     </condition>
1138     <condition id="ARMv8MBL_LE_ARMCC">
1139       <description>ARMv8-M Baseline processor based device in little endian mode for the ARM Compiler</description>
1140       <require condition="ARMv8MBL_ARMCC"/>
1141       <require Dendian="Little-endian"/>
1142     </condition>
1143     <condition id="ARMv8MBL_BE_ARMCC">
1144       <description>ARMv8-M Baseline processor based device in big endian mode for the ARM Compiler</description>
1145       <require condition="ARMv8MBL_ARMCC"/>
1146       <require Dendian="Big-endian"/>
1147     </condition>
1148
1149     <condition id="ARMv8MML_ARMCC">
1150       <description>ARMv8-M Mainline processor based device for the ARM Compiler</description>
1151       <require condition="ARMv8MML"/>
1152       <require Tcompiler="ARMCC"/>
1153     </condition>
1154     <condition id="ARMv8MML_LE_ARMCC">
1155       <description>ARMv8-M Mainline processor based device in little endian mode for the ARM Compiler</description>
1156       <require condition="ARMv8MML_ARMCC"/>
1157       <require Dendian="Little-endian"/>
1158     </condition>
1159     <condition id="ARMv8MML_BE_ARMCC">
1160       <description>ARMv8-M Mainline processor based device in big endian mode for the ARM Compiler</description>
1161       <require condition="ARMv8MML_ARMCC"/>
1162       <require Dendian="Big-endian"/>
1163     </condition>
1164
1165     <condition id="ARMv8MML_FP_ARMCC">
1166       <description>ARMv8-M Mainline processor based device using Floating Point Unit for the ARM Compiler</description>
1167       <require condition="ARMv8MML_FP"/>
1168       <require Tcompiler="ARMCC"/>
1169     </condition>
1170     <condition id="ARMv8MML_FP_LE_ARMCC">
1171       <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
1172       <require condition="ARMv8MML_FP_ARMCC"/>
1173       <require Dendian="Little-endian"/>
1174     </condition>
1175     <condition id="ARMv8MML_FP_BE_ARMCC">
1176       <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
1177       <require condition="ARMv8MML_FP_ARMCC"/>
1178       <require Dendian="Big-endian"/>
1179     </condition>
1180
1181     <condition id="ARMv8MML_NODSP_NOFPU_ARMCC">
1182       <description>ARMv8MML, no DSP, no FPU, ARM Compiler</description>
1183       <require condition="ARMv8MML_NODSP_NOFPU"/>
1184       <require Tcompiler="ARMCC"/>
1185     </condition>
1186     <condition id="ARMv8MML_DSP_NOFPU_ARMCC">
1187       <description>ARMv8MML, DSP, no FPU, ARM Compiler</description>
1188       <require condition="ARMv8MML_DSP_NOFPU"/>
1189       <require Tcompiler="ARMCC"/>
1190     </condition>
1191     <condition id="ARMv8MML_NODSP_SP_ARMCC">
1192       <description>ARMv8MML, no DSP, SP FPU, ARM Compiler</description>
1193       <require condition="ARMv8MML_NODSP_SP"/>
1194       <require Tcompiler="ARMCC"/>
1195     </condition>
1196     <condition id="ARMv8MML_DSP_SP_ARMCC">
1197       <description>ARMv8MML, DSP, SP FPU, ARM Compiler</description>
1198       <require condition="ARMv8MML_DSP_SP"/>
1199       <require Tcompiler="ARMCC"/>
1200     </condition>
1201     <condition id="ARMv8MML_NODSP_NOFPU_LE_ARMCC">
1202       <description>ARMv8MML, little endian, no DSP, no FPU, ARM Compiler</description>
1203       <require condition="ARMv8MML_NODSP_NOFPU_ARMCC"/>
1204       <require Dendian="Little-endian"/>
1205     </condition>
1206     <condition id="ARMv8MML_DSP_NOFPU_LE_ARMCC">
1207       <description>ARMv8MML, little endian, DSP, no FPU, ARM Compiler</description>
1208       <require condition="ARMv8MML_DSP_NOFPU_ARMCC"/>
1209       <require Dendian="Little-endian"/>
1210     </condition>
1211     <condition id="ARMv8MML_NODSP_SP_LE_ARMCC">
1212       <description>ARMv8MML, little endian, no DSP, SP FPU, ARM Compiler</description>
1213       <require condition="ARMv8MML_NODSP_SP_ARMCC"/>
1214       <require Dendian="Little-endian"/>
1215     </condition>
1216     <condition id="ARMv8MML_DSP_SP_LE_ARMCC">
1217       <description>ARMv8MML, little endian, DSP, SP FPU, ARM Compiler</description>
1218       <require condition="ARMv8MML_DSP_SP_ARMCC"/>
1219       <require Dendian="Little-endian"/>
1220     </condition>
1221
1222     <!-- GCC compiler -->
1223     <condition id="CA_GCC">
1224       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the GCC Compiler</description>
1225       <require condition="ARMv7-A Device"/>
1226       <require Tcompiler="GCC"/>
1227     </condition>
1228
1229     <condition id="CM0_GCC">
1230       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the GCC Compiler</description>
1231       <require condition="CM0"/>
1232       <require Tcompiler="GCC"/>
1233     </condition>
1234     <condition id="CM0_LE_GCC">
1235       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the GCC Compiler</description>
1236       <require condition="CM0_GCC"/>
1237       <require Dendian="Little-endian"/>
1238     </condition>
1239     <condition id="CM0_BE_GCC">
1240       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the GCC Compiler</description>
1241       <require condition="CM0_GCC"/>
1242       <require Dendian="Big-endian"/>
1243     </condition>
1244
1245     <condition id="CM3_GCC">
1246       <description>Cortex-M3 or SC300 processor based device for the GCC Compiler</description>
1247       <require condition="CM3"/>
1248       <require Tcompiler="GCC"/>
1249     </condition>
1250     <condition id="CM3_LE_GCC">
1251       <description>Cortex-M3 or SC300 processor based device in little endian mode for the GCC Compiler</description>
1252       <require condition="CM3_GCC"/>
1253       <require Dendian="Little-endian"/>
1254     </condition>
1255     <condition id="CM3_BE_GCC">
1256       <description>Cortex-M3 or SC300 processor based device in big endian mode for the GCC Compiler</description>
1257       <require condition="CM3_GCC"/>
1258       <require Dendian="Big-endian"/>
1259     </condition>
1260
1261     <condition id="CM4_GCC">
1262       <description>Cortex-M4 processor based device for the GCC Compiler</description>
1263       <require condition="CM4"/>
1264       <require Tcompiler="GCC"/>
1265     </condition>
1266     <condition id="CM4_LE_GCC">
1267       <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler</description>
1268       <require condition="CM4_GCC"/>
1269       <require Dendian="Little-endian"/>
1270     </condition>
1271     <condition id="CM4_BE_GCC">
1272       <description>Cortex-M4 processor based device in big endian mode for the GCC Compiler</description>
1273       <require condition="CM4_GCC"/>
1274       <require Dendian="Big-endian"/>
1275     </condition>
1276
1277     <condition id="CM4_FP_GCC">
1278       <description>Cortex-M4 processor based device using Floating Point Unit for the GCC Compiler</description>
1279       <require condition="CM4_FP"/>
1280       <require Tcompiler="GCC"/>
1281     </condition>
1282     <condition id="CM4_FP_LE_GCC">
1283       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1284       <require condition="CM4_FP_GCC"/>
1285       <require Dendian="Little-endian"/>
1286     </condition>
1287     <condition id="CM4_FP_BE_GCC">
1288       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1289       <require condition="CM4_FP_GCC"/>
1290       <require Dendian="Big-endian"/>
1291     </condition>
1292
1293     <condition id="CM7_GCC">
1294       <description>Cortex-M7 processor based device for the GCC Compiler</description>
1295       <require condition="CM7"/>
1296       <require Tcompiler="GCC"/>
1297     </condition>
1298     <condition id="CM7_LE_GCC">
1299       <description>Cortex-M7 processor based device in little endian mode for the GCC Compiler</description>
1300       <require condition="CM7_GCC"/>
1301       <require Dendian="Little-endian"/>
1302     </condition>
1303     <condition id="CM7_BE_GCC">
1304       <description>Cortex-M7 processor based device in big endian mode for the GCC Compiler</description>
1305       <require condition="CM7_GCC"/>
1306       <require Dendian="Big-endian"/>
1307     </condition>
1308
1309     <condition id="CM7_FP_GCC">
1310       <description>Cortex-M7 processor based device using Floating Point Unit for the GCC Compiler</description>
1311       <require condition="CM7_FP"/>
1312       <require Tcompiler="GCC"/>
1313     </condition>
1314     <condition id="CM7_FP_LE_GCC">
1315       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1316       <require condition="CM7_FP_GCC"/>
1317       <require Dendian="Little-endian"/>
1318     </condition>
1319     <condition id="CM7_FP_BE_GCC">
1320       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1321       <require condition="CM7_FP_GCC"/>
1322       <require Dendian="Big-endian"/>
1323     </condition>
1324
1325     <condition id="CM7_SP_GCC">
1326       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
1327       <require condition="CM7_SP"/>
1328       <require Tcompiler="GCC"/>
1329     </condition>
1330     <condition id="CM7_SP_LE_GCC">
1331       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
1332       <require condition="CM7_SP_GCC"/>
1333       <require Dendian="Little-endian"/>
1334     </condition>
1335     <condition id="CM7_SP_BE_GCC">
1336       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
1337       <require condition="CM7_SP_GCC"/>
1338       <require Dendian="Big-endian"/>
1339     </condition>
1340
1341     <condition id="CM7_DP_GCC">
1342       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the GCC Compiler</description>
1343       <require condition="CM7_DP"/>
1344       <require Tcompiler="GCC"/>
1345     </condition>
1346     <condition id="CM7_DP_LE_GCC">
1347       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
1348       <require condition="CM7_DP_GCC"/>
1349       <require Dendian="Little-endian"/>
1350     </condition>
1351     <condition id="CM7_DP_BE_GCC">
1352       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
1353       <require condition="CM7_DP_GCC"/>
1354       <require Dendian="Big-endian"/>
1355     </condition>
1356
1357     <condition id="CM23_GCC">
1358       <description>Cortex-M23 processor based device for the GCC Compiler</description>
1359       <require condition="CM23"/>
1360       <require Tcompiler="GCC"/>
1361     </condition>
1362     <condition id="CM23_LE_GCC">
1363       <description>Cortex-M23 processor based device in little endian mode for the GCC Compiler</description>
1364       <require condition="CM23_GCC"/>
1365       <require Dendian="Little-endian"/>
1366     </condition>
1367     <condition id="CM23_BE_GCC">
1368       <description>Cortex-M23 processor based device in big endian mode for the GCC Compiler</description>
1369       <require condition="CM23_GCC"/>
1370       <require Dendian="Big-endian"/>
1371     </condition>
1372
1373     <condition id="CM33_GCC">
1374       <description>Cortex-M33 processor based device for the GCC Compiler</description>
1375       <require condition="CM33"/>
1376       <require Tcompiler="GCC"/>
1377     </condition>
1378     <condition id="CM33_LE_GCC">
1379       <description>Cortex-M33 processor based device in little endian mode for the GCC Compiler</description>
1380       <require condition="CM33_GCC"/>
1381       <require Dendian="Little-endian"/>
1382     </condition>
1383     <condition id="CM33_BE_GCC">
1384       <description>Cortex-M33 processor based device in big endian mode for the GCC Compiler</description>
1385       <require condition="CM33_GCC"/>
1386       <require Dendian="Big-endian"/>
1387     </condition>
1388
1389     <condition id="CM33_FP_GCC">
1390       <description>Cortex-M33 processor based device using Floating Point Unit for the GCC Compiler</description>
1391       <require condition="CM33_FP"/>
1392       <require Tcompiler="GCC"/>
1393     </condition>
1394     <condition id="CM33_FP_LE_GCC">
1395       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1396       <require condition="CM33_FP_GCC"/>
1397       <require Dendian="Little-endian"/>
1398     </condition>
1399     <condition id="CM33_FP_BE_GCC">
1400       <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1401       <require condition="CM33_FP_GCC"/>
1402       <require Dendian="Big-endian"/>
1403     </condition>
1404
1405     <condition id="CM33_NODSP_NOFPU_GCC">
1406       <description>CM33, no DSP, no FPU, GCC Compiler</description>
1407       <require condition="CM33_NODSP_NOFPU"/>
1408       <require Tcompiler="GCC"/>
1409     </condition>
1410     <condition id="CM33_DSP_NOFPU_GCC">
1411       <description>CM33, DSP, no FPU, GCC Compiler</description>
1412       <require condition="CM33_DSP_NOFPU"/>
1413       <require Tcompiler="GCC"/>
1414     </condition>
1415     <condition id="CM33_NODSP_SP_GCC">
1416       <description>CM33, no DSP, SP FPU, GCC Compiler</description>
1417       <require condition="CM33_NODSP_SP"/>
1418       <require Tcompiler="GCC"/>
1419     </condition>
1420     <condition id="CM33_DSP_SP_GCC">
1421       <description>CM33, DSP, SP FPU, GCC Compiler</description>
1422       <require condition="CM33_DSP_SP"/>
1423       <require Tcompiler="GCC"/>
1424     </condition>
1425     <condition id="CM33_NODSP_NOFPU_LE_GCC">
1426       <description>CM33, little endian, no DSP, no FPU, GCC Compiler</description>
1427       <require condition="CM33_NODSP_NOFPU_GCC"/>
1428       <require Dendian="Little-endian"/>
1429     </condition>
1430     <condition id="CM33_DSP_NOFPU_LE_GCC">
1431       <description>CM33, little endian, DSP, no FPU, GCC Compiler</description>
1432       <require condition="CM33_DSP_NOFPU_GCC"/>
1433       <require Dendian="Little-endian"/>
1434     </condition>
1435     <condition id="CM33_NODSP_SP_LE_GCC">
1436       <description>CM33, little endian, no DSP, SP FPU, GCC Compiler</description>
1437       <require condition="CM33_NODSP_SP_GCC"/>
1438       <require Dendian="Little-endian"/>
1439     </condition>
1440     <condition id="CM33_DSP_SP_LE_GCC">
1441       <description>CM33, little endian, DSP, SP FPU, GCC Compiler</description>
1442       <require condition="CM33_DSP_SP_GCC"/>
1443       <require Dendian="Little-endian"/>
1444     </condition>
1445
1446     <condition id="ARMv8MBL_GCC">
1447       <description>ARMv8-M Baseline processor based device for the GCC Compiler</description>
1448       <require condition="ARMv8MBL"/>
1449       <require Tcompiler="GCC"/>
1450     </condition>
1451     <condition id="ARMv8MBL_LE_GCC">
1452       <description>ARMv8-M Baseline processor based device in little endian mode for the GCC Compiler</description>
1453       <require condition="ARMv8MBL_GCC"/>
1454       <require Dendian="Little-endian"/>
1455     </condition>
1456     <condition id="ARMv8MBL_BE_GCC">
1457       <description>ARMv8-M Baseline processor based device in big endian mode for the GCC Compiler</description>
1458       <require condition="ARMv8MBL_GCC"/>
1459       <require Dendian="Big-endian"/>
1460     </condition>
1461
1462     <condition id="ARMv8MML_GCC">
1463       <description>ARMv8-M Mainline processor based device for the GCC Compiler</description>
1464       <require condition="ARMv8MML"/>
1465       <require Tcompiler="GCC"/>
1466     </condition>
1467     <condition id="ARMv8MML_LE_GCC">
1468       <description>ARMv8-M Mainline processor based device in little endian mode for the GCC Compiler</description>
1469       <require condition="ARMv8MML_GCC"/>
1470       <require Dendian="Little-endian"/>
1471     </condition>
1472     <condition id="ARMv8MML_BE_GCC">
1473       <description>ARMv8-M Mainline processor based device in big endian mode for the GCC Compiler</description>
1474       <require condition="ARMv8MML_GCC"/>
1475       <require Dendian="Big-endian"/>
1476     </condition>
1477
1478     <condition id="ARMv8MML_FP_GCC">
1479       <description>ARMv8-M Mainline processor based device using Floating Point Unit for the GCC Compiler</description>
1480       <require condition="ARMv8MML_FP"/>
1481       <require Tcompiler="GCC"/>
1482     </condition>
1483     <condition id="ARMv8MML_FP_LE_GCC">
1484       <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1485       <require condition="ARMv8MML_FP_GCC"/>
1486       <require Dendian="Little-endian"/>
1487     </condition>
1488     <condition id="ARMv8MML_FP_BE_GCC">
1489       <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1490       <require condition="ARMv8MML_FP_GCC"/>
1491       <require Dendian="Big-endian"/>
1492     </condition>
1493
1494     <condition id="ARMv8MML_NODSP_NOFPU_GCC">
1495       <description>ARMv8MML, no DSP, no FPU, GCC Compiler</description>
1496       <require condition="ARMv8MML_NODSP_NOFPU"/>
1497       <require Tcompiler="GCC"/>
1498     </condition>
1499     <condition id="ARMv8MML_DSP_NOFPU_GCC">
1500       <description>ARMv8MML, DSP, no FPU, GCC Compiler</description>
1501       <require condition="ARMv8MML_DSP_NOFPU"/>
1502       <require Tcompiler="GCC"/>
1503     </condition>
1504     <condition id="ARMv8MML_NODSP_SP_GCC">
1505       <description>ARMv8MML, no DSP, SP FPU, GCC Compiler</description>
1506       <require condition="ARMv8MML_NODSP_SP"/>
1507       <require Tcompiler="GCC"/>
1508     </condition>
1509     <condition id="ARMv8MML_DSP_SP_GCC">
1510       <description>ARMv8MML, DSP, SP FPU, GCC Compiler</description>
1511       <require condition="ARMv8MML_DSP_SP"/>
1512       <require Tcompiler="GCC"/>
1513     </condition>
1514     <condition id="ARMv8MML_NODSP_NOFPU_LE_GCC">
1515       <description>ARMv8MML, little endian, no DSP, no FPU, GCC Compiler</description>
1516       <require condition="ARMv8MML_NODSP_NOFPU_GCC"/>
1517       <require Dendian="Little-endian"/>
1518     </condition>
1519     <condition id="ARMv8MML_DSP_NOFPU_LE_GCC">
1520       <description>ARMv8MML, little endian, DSP, no FPU, GCC Compiler</description>
1521       <require condition="ARMv8MML_DSP_NOFPU_GCC"/>
1522       <require Dendian="Little-endian"/>
1523     </condition>
1524     <condition id="ARMv8MML_NODSP_SP_LE_GCC">
1525       <description>ARMv8MML, little endian, no DSP, SP FPU, GCC Compiler</description>
1526       <require condition="ARMv8MML_NODSP_SP_GCC"/>
1527       <require Dendian="Little-endian"/>
1528     </condition>
1529     <condition id="ARMv8MML_DSP_SP_LE_GCC">
1530       <description>ARMv8MML, little endian, DSP, SP FPU, GCC Compiler</description>
1531       <require condition="ARMv8MML_DSP_SP_GCC"/>
1532       <require Dendian="Little-endian"/>
1533     </condition>
1534
1535     <!-- IAR compiler -->
1536     <condition id="CA_IAR">
1537       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the IAR Compiler</description>
1538       <require condition="ARMv7-A Device"/>
1539       <require Tcompiler="IAR"/>
1540     </condition>
1541
1542     <condition id="CM0_IAR">
1543       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the IAR Compiler</description>
1544       <require condition="CM0"/>
1545       <require Tcompiler="IAR"/>
1546     </condition>
1547     <condition id="CM0_LE_IAR">
1548       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the IAR Compiler</description>
1549       <require condition="CM0_IAR"/>
1550       <require Dendian="Little-endian"/>
1551     </condition>
1552     <condition id="CM0_BE_IAR">
1553       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the IAR Compiler</description>
1554       <require condition="CM0_IAR"/>
1555       <require Dendian="Big-endian"/>
1556     </condition>
1557
1558     <condition id="CM3_IAR">
1559       <description>Cortex-M3 or SC300 processor based device for the IAR Compiler</description>
1560       <require condition="CM3"/>
1561       <require Tcompiler="IAR"/>
1562     </condition>
1563     <condition id="CM3_LE_IAR">
1564       <description>Cortex-M3 or SC300 processor based device in little endian mode for the IAR Compiler</description>
1565       <require condition="CM3_IAR"/>
1566       <require Dendian="Little-endian"/>
1567     </condition>
1568     <condition id="CM3_BE_IAR">
1569       <description>Cortex-M3 or SC300 processor based device in big endian mode for the IAR Compiler</description>
1570       <require condition="CM3_IAR"/>
1571       <require Dendian="Big-endian"/>
1572     </condition>
1573
1574     <condition id="CM4_IAR">
1575       <description>Cortex-M4 processor based device for the IAR Compiler</description>
1576       <require condition="CM4"/>
1577       <require Tcompiler="IAR"/>
1578     </condition>
1579     <condition id="CM4_LE_IAR">
1580       <description>Cortex-M4 processor based device in little endian mode for the IAR Compiler</description>
1581       <require condition="CM4_IAR"/>
1582       <require Dendian="Little-endian"/>
1583     </condition>
1584     <condition id="CM4_BE_IAR">
1585       <description>Cortex-M4 processor based device in big endian mode for the IAR Compiler</description>
1586       <require condition="CM4_IAR"/>
1587       <require Dendian="Big-endian"/>
1588     </condition>
1589
1590     <condition id="CM4_FP_IAR">
1591       <description>Cortex-M4 processor based device using Floating Point Unit for the IAR Compiler</description>
1592       <require condition="CM4_FP"/>
1593       <require Tcompiler="IAR"/>
1594     </condition>
1595     <condition id="CM4_FP_LE_IAR">
1596       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1597       <require condition="CM4_FP_IAR"/>
1598       <require Dendian="Little-endian"/>
1599     </condition>
1600     <condition id="CM4_FP_BE_IAR">
1601       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1602       <require condition="CM4_FP_IAR"/>
1603       <require Dendian="Big-endian"/>
1604     </condition>
1605
1606     <condition id="CM7_IAR">
1607       <description>Cortex-M7 processor based device for the IAR Compiler</description>
1608       <require condition="CM7"/>
1609       <require Tcompiler="IAR"/>
1610     </condition>
1611     <condition id="CM7_LE_IAR">
1612       <description>Cortex-M7 processor based device in little endian mode for the IAR Compiler</description>
1613       <require condition="CM7_IAR"/>
1614       <require Dendian="Little-endian"/>
1615     </condition>
1616     <condition id="CM7_BE_IAR">
1617       <description>Cortex-M7 processor based device in big endian mode for the IAR Compiler</description>
1618       <require condition="CM7_IAR"/>
1619       <require Dendian="Big-endian"/>
1620     </condition>
1621
1622     <condition id="CM7_FP_IAR">
1623       <description>Cortex-M7 processor based device using Floating Point Unit for the IAR Compiler</description>
1624       <require condition="CM7_FP"/>
1625       <require Tcompiler="IAR"/>
1626     </condition>
1627     <condition id="CM7_FP_LE_IAR">
1628       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1629       <require condition="CM7_FP_IAR"/>
1630       <require Dendian="Little-endian"/>
1631     </condition>
1632     <condition id="CM7_FP_BE_IAR">
1633       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1634       <require condition="CM7_FP_IAR"/>
1635       <require Dendian="Big-endian"/>
1636     </condition>
1637
1638     <condition id="CM7_SP_IAR">
1639       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the IAR Compiler</description>
1640       <require condition="CM7_SP"/>
1641       <require Tcompiler="IAR"/>
1642     </condition>
1643     <condition id="CM7_SP_LE_IAR">
1644       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the IAR Compiler</description>
1645       <require condition="CM7_SP_IAR"/>
1646       <require Dendian="Little-endian"/>
1647     </condition>
1648     <condition id="CM7_SP_BE_IAR">
1649       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the IAR Compiler</description>
1650       <require condition="CM7_SP_IAR"/>
1651       <require Dendian="Big-endian"/>
1652     </condition>
1653
1654     <condition id="CM7_DP_IAR">
1655       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the IAR Compiler</description>
1656       <require condition="CM7_DP"/>
1657       <require Tcompiler="IAR"/>
1658     </condition>
1659     <condition id="CM7_DP_LE_IAR">
1660       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the IAR Compiler</description>
1661       <require condition="CM7_DP_IAR"/>
1662       <require Dendian="Little-endian"/>
1663     </condition>
1664     <condition id="CM7_DP_BE_IAR">
1665       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the IAR Compiler</description>
1666       <require condition="CM7_DP_IAR"/>
1667       <require Dendian="Big-endian"/>
1668     </condition>
1669
1670     <condition id="CM23_IAR">
1671       <description>Cortex-M23 processor based device for the IAR Compiler</description>
1672       <require condition="CM23"/>
1673       <require Tcompiler="IAR"/>
1674     </condition>
1675     <condition id="CM23_LE_IAR">
1676       <description>Cortex-M23 processor based device in little endian mode for the IAR Compiler</description>
1677       <require condition="CM23_IAR"/>
1678       <require Dendian="Little-endian"/>
1679     </condition>
1680     <condition id="CM23_BE_IAR">
1681       <description>Cortex-M23 processor based device in big endian mode for the IAR Compiler</description>
1682       <require condition="CM23_IAR"/>
1683       <require Dendian="Big-endian"/>
1684     </condition>
1685
1686     <condition id="CM33_IAR">
1687       <description>Cortex-M33 processor based device for the IAR Compiler</description>
1688       <require condition="CM33"/>
1689       <require Tcompiler="IAR"/>
1690     </condition>
1691     <condition id="CM33_LE_IAR">
1692       <description>Cortex-M33 processor based device in little endian mode for the IAR Compiler</description>
1693       <require condition="CM33_IAR"/>
1694       <require Dendian="Little-endian"/>
1695     </condition>
1696     <condition id="CM33_BE_IAR">
1697       <description>Cortex-M33 processor based device in big endian mode for the IAR Compiler</description>
1698       <require condition="CM33_IAR"/>
1699       <require Dendian="Big-endian"/>
1700     </condition>
1701
1702     <condition id="CM33_FP_IAR">
1703       <description>Cortex-M33 processor based device using Floating Point Unit for the IAR Compiler</description>
1704       <require condition="CM33_FP"/>
1705       <require Tcompiler="IAR"/>
1706     </condition>
1707     <condition id="CM33_FP_LE_IAR">
1708       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1709       <require condition="CM33_FP_IAR"/>
1710       <require Dendian="Little-endian"/>
1711     </condition>
1712     <condition id="CM33_FP_BE_IAR">
1713       <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1714       <require condition="CM33_FP_IAR"/>
1715       <require Dendian="Big-endian"/>
1716     </condition>
1717
1718     <condition id="CM33_NODSP_NOFPU_IAR">
1719       <description>CM33, no DSP, no FPU, IAR Compiler</description>
1720       <require condition="CM33_NODSP_NOFPU"/>
1721       <require Tcompiler="IAR"/>
1722     </condition>
1723     <condition id="CM33_DSP_NOFPU_IAR">
1724       <description>CM33, DSP, no FPU, IAR Compiler</description>
1725       <require condition="CM33_DSP_NOFPU"/>
1726       <require Tcompiler="IAR"/>
1727     </condition>
1728     <condition id="CM33_NODSP_SP_IAR">
1729       <description>CM33, no DSP, SP FPU, IAR Compiler</description>
1730       <require condition="CM33_NODSP_SP"/>
1731       <require Tcompiler="IAR"/>
1732     </condition>
1733     <condition id="CM33_DSP_SP_IAR">
1734       <description>CM33, DSP, SP FPU, IAR Compiler</description>
1735       <require condition="CM33_DSP_SP"/>
1736       <require Tcompiler="IAR"/>
1737     </condition>
1738     <condition id="CM33_NODSP_NOFPU_LE_IAR">
1739       <description>CM33, little endian, no DSP, no FPU, IAR Compiler</description>
1740       <require condition="CM33_NODSP_NOFPU_IAR"/>
1741       <require Dendian="Little-endian"/>
1742     </condition>
1743     <condition id="CM33_DSP_NOFPU_LE_IAR">
1744       <description>CM33, little endian, DSP, no FPU, IAR Compiler</description>
1745       <require condition="CM33_DSP_NOFPU_IAR"/>
1746       <require Dendian="Little-endian"/>
1747     </condition>
1748     <condition id="CM33_NODSP_SP_LE_IAR">
1749       <description>CM33, little endian, no DSP, SP FPU, IAR Compiler</description>
1750       <require condition="CM33_NODSP_SP_IAR"/>
1751       <require Dendian="Little-endian"/>
1752     </condition>
1753     <condition id="CM33_DSP_SP_LE_IAR">
1754       <description>CM33, little endian, DSP, SP FPU, IAR Compiler</description>
1755       <require condition="CM33_DSP_SP_IAR"/>
1756       <require Dendian="Little-endian"/>
1757     </condition>
1758
1759     <condition id="ARMv8MBL_IAR">
1760       <description>ARMv8-M Baseline processor based device for the IAR Compiler</description>
1761       <require condition="ARMv8MBL"/>
1762       <require Tcompiler="IAR"/>
1763     </condition>
1764     <condition id="ARMv8MBL_LE_IAR">
1765       <description>ARMv8-M Baseline processor based device in little endian mode for the IAR Compiler</description>
1766       <require condition="ARMv8MBL_IAR"/>
1767       <require Dendian="Little-endian"/>
1768     </condition>
1769     <condition id="ARMv8MBL_BE_IAR">
1770       <description>ARMv8-M Baseline processor based device in big endian mode for the IAR Compiler</description>
1771       <require condition="ARMv8MBL_IAR"/>
1772       <require Dendian="Big-endian"/>
1773     </condition>
1774
1775     <condition id="ARMv8MML_IAR">
1776       <description>ARMv8-M Mainline processor based device for the IAR Compiler</description>
1777       <require condition="ARMv8MML"/>
1778       <require Tcompiler="IAR"/>
1779     </condition>
1780     <condition id="ARMv8MML_LE_IAR">
1781       <description>ARMv8-M Mainline processor based device in little endian mode for the IAR Compiler</description>
1782       <require condition="ARMv8MML_IAR"/>
1783       <require Dendian="Little-endian"/>
1784     </condition>
1785     <condition id="ARMv8MML_BE_IAR">
1786       <description>ARMv8-M Mainline processor based device in big endian mode for the IAR Compiler</description>
1787       <require condition="ARMv8MML_IAR"/>
1788       <require Dendian="Big-endian"/>
1789     </condition>
1790
1791     <condition id="ARMv8MML_FP_IAR">
1792       <description>ARMv8-M Mainline processor based device using Floating Point Unit for the IAR Compiler</description>
1793       <require condition="ARMv8MML_FP"/>
1794       <require Tcompiler="IAR"/>
1795     </condition>
1796     <condition id="ARMv8MML_FP_LE_IAR">
1797       <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1798       <require condition="ARMv8MML_FP_IAR"/>
1799       <require Dendian="Little-endian"/>
1800     </condition>
1801     <condition id="ARMv8MML_FP_BE_IAR">
1802       <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1803       <require condition="ARMv8MML_FP_IAR"/>
1804       <require Dendian="Big-endian"/>
1805     </condition>
1806
1807     <condition id="ARMv8MML_NODSP_NOFPU_IAR">
1808       <description>ARMv8MML, no DSP, no FPU, IAR Compiler</description>
1809       <require condition="ARMv8MML_NODSP_NOFPU"/>
1810       <require Tcompiler="IAR"/>
1811     </condition>
1812     <condition id="ARMv8MML_DSP_NOFPU_IAR">
1813       <description>ARMv8MML, DSP, no FPU, IAR Compiler</description>
1814       <require condition="ARMv8MML_DSP_NOFPU"/>
1815       <require Tcompiler="IAR"/>
1816     </condition>
1817     <condition id="ARMv8MML_NODSP_SP_IAR">
1818       <description>ARMv8MML, no DSP, SP FPU, IAR Compiler</description>
1819       <require condition="ARMv8MML_NODSP_SP"/>
1820       <require Tcompiler="IAR"/>
1821     </condition>
1822     <condition id="ARMv8MML_DSP_SP_IAR">
1823       <description>ARMv8MML, DSP, SP FPU, IAR Compiler</description>
1824       <require condition="ARMv8MML_DSP_SP"/>
1825       <require Tcompiler="IAR"/>
1826     </condition>
1827     <condition id="ARMv8MML_NODSP_NOFPU_LE_IAR">
1828       <description>ARMv8MML, little endian, no DSP, no FPU, IAR Compiler</description>
1829       <require condition="ARMv8MML_NODSP_NOFPU_IAR"/>
1830       <require Dendian="Little-endian"/>
1831     </condition>
1832     <condition id="ARMv8MML_DSP_NOFPU_LE_IAR">
1833       <description>ARMv8MML, little endian, DSP, no FPU, IAR Compiler</description>
1834       <require condition="ARMv8MML_DSP_NOFPU_IAR"/>
1835       <require Dendian="Little-endian"/>
1836     </condition>
1837     <condition id="ARMv8MML_NODSP_SP_LE_IAR">
1838       <description>ARMv8MML, little endian, no DSP, SP FPU, IAR Compiler</description>
1839       <require condition="ARMv8MML_NODSP_SP_IAR"/>
1840       <require Dendian="Little-endian"/>
1841     </condition>
1842     <condition id="ARMv8MML_DSP_SP_LE_IAR">
1843       <description>ARMv8MML, little endian, DSP, SP FPU, IAR Compiler</description>
1844       <require condition="ARMv8MML_DSP_SP_IAR"/>
1845       <require Dendian="Little-endian"/>
1846     </condition>
1847
1848     <!-- conditions selecting single devices and CMSIS Core -->
1849     <!-- used for component startup, GCC version is used for C-Startup -->
1850     <condition id="ARMCM0 CMSIS">
1851       <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core</description>
1852       <require Dvendor="ARM:82" Dname="ARMCM0"/>
1853       <require Cclass="CMSIS" Cgroup="CORE"/>
1854     </condition>
1855     <condition id="ARMCM0 CMSIS GCC">
1856       <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core requiring GCC</description>
1857       <require condition="ARMCM0 CMSIS"/>
1858       <require condition="GCC"/>
1859     </condition>
1860
1861     <condition id="ARMCM0+ CMSIS">
1862       <description>Generic ARM Cortex-M0+ device startup and depends on CMSIS Core</description>
1863       <require Dvendor="ARM:82" Dname="ARMCM0P*"/>
1864       <require Cclass="CMSIS" Cgroup="CORE"/>
1865     </condition>
1866     <condition id="ARMCM0+ CMSIS GCC">
1867       <description>Generic ARM Cortex-M0+ device startup and depends CMSIS Core requiring GCC</description>
1868       <require condition="ARMCM0+ CMSIS"/>
1869       <require condition="GCC"/>
1870     </condition>
1871
1872     <condition id="ARMCM3 CMSIS">
1873       <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core</description>
1874       <require Dvendor="ARM:82" Dname="ARMCM3"/>
1875       <require Cclass="CMSIS" Cgroup="CORE"/>
1876     </condition>
1877     <condition id="ARMCM3 CMSIS GCC">
1878       <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core requiring GCC</description>
1879       <require condition="ARMCM3 CMSIS"/>
1880       <require condition="GCC"/>
1881     </condition>
1882
1883     <condition id="ARMCM4 CMSIS">
1884       <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core</description>
1885       <require Dvendor="ARM:82" Dname="ARMCM4*"/>
1886       <require Cclass="CMSIS" Cgroup="CORE"/>
1887     </condition>
1888     <condition id="ARMCM4 CMSIS GCC">
1889       <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core requiring GCC</description>
1890       <require condition="ARMCM4 CMSIS"/>
1891       <require condition="GCC"/>
1892     </condition>
1893
1894     <condition id="ARMCM7 CMSIS">
1895       <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core</description>
1896       <require Dvendor="ARM:82" Dname="ARMCM7*"/>
1897       <require Cclass="CMSIS" Cgroup="CORE"/>
1898     </condition>
1899     <condition id="ARMCM7 CMSIS GCC">
1900       <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core requiring GCC</description>
1901       <require condition="ARMCM7 CMSIS"/>
1902       <require condition="GCC"/>
1903     </condition>
1904
1905     <condition id="ARMCM23 CMSIS">
1906       <description>Generic ARM Cortex-M23 device startup and depends on CMSIS Core</description>
1907       <require Dvendor="ARM:82" Dname="ARMCM23*"/>
1908       <require Cclass="CMSIS" Cgroup="CORE"/>
1909     </condition>
1910     <condition id="ARMCM23 CMSIS GCC">
1911       <description>Generic ARM Cortex-M23 device startup and depends on CMSIS Core requiring GCC</description>
1912       <require condition="ARMCM23 CMSIS"/>
1913       <require condition="GCC"/>
1914     </condition>
1915
1916     <condition id="ARMCM33 CMSIS">
1917       <description>Generic ARM Cortex-M33 device startup and depends on CMSIS Core</description>
1918       <require Dvendor="ARM:82" Dname="ARMCM33*"/>
1919       <require Cclass="CMSIS" Cgroup="CORE"/>
1920     </condition>
1921     <condition id="ARMCM33 CMSIS GCC">
1922       <description>Generic ARM Cortex-M33 device startup and depends on CMSIS Core requiring GCC</description>
1923       <require condition="ARMCM33 CMSIS"/>
1924       <require condition="GCC"/>
1925     </condition>
1926
1927     <condition id="ARMSC000 CMSIS">
1928       <description>Generic ARM SC000 device startup and depends on CMSIS Core</description>
1929       <require Dvendor="ARM:82" Dname="ARMSC000"/>
1930       <require Cclass="CMSIS" Cgroup="CORE"/>
1931     </condition>
1932     <condition id="ARMSC000 CMSIS GCC">
1933       <description>Generic ARM SC000 device startup and depends on CMSIS Core requiring GCC</description>
1934       <require condition="ARMSC000 CMSIS"/>
1935       <require condition="GCC"/>
1936     </condition>
1937
1938     <condition id="ARMSC300 CMSIS">
1939       <description>Generic ARM SC300 device startup and depends on CMSIS Core</description>
1940       <require Dvendor="ARM:82" Dname="ARMSC300"/>
1941       <require Cclass="CMSIS" Cgroup="CORE"/>
1942     </condition>
1943     <condition id="ARMSC300 CMSIS GCC">
1944       <description>Generic ARM SC300 device startup and dependson CMSIS Core requiring GCC</description>
1945       <require condition="ARMSC300 CMSIS"/>
1946       <require condition="GCC"/>
1947     </condition>
1948
1949     <condition id="ARMv8MBL CMSIS">
1950       <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core</description>
1951       <require Dvendor="ARM:82" Dname="ARMv8MBL"/>
1952       <require Cclass="CMSIS" Cgroup="CORE"/>
1953     </condition>
1954     <condition id="ARMv8MBL CMSIS GCC">
1955       <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core requiring GCC</description>
1956       <require condition="ARMv8MBL CMSIS"/>
1957       <require condition="GCC"/>
1958     </condition>
1959
1960     <condition id="ARMv8MML CMSIS">
1961       <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core</description>
1962       <require Dvendor="ARM:82" Dname="ARMv8MML*"/>
1963       <require Cclass="CMSIS" Cgroup="CORE"/>
1964     </condition>
1965     <condition id="ARMv8MML CMSIS GCC">
1966       <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core requiring GCC</description>
1967       <require condition="ARMv8MML CMSIS"/>
1968       <require condition="GCC"/>
1969     </condition>
1970
1971     <condition id="ARMCA5 CMSIS">
1972       <description>Generic ARM Cortex-A5 device startup and depends on CMSIS Core</description>
1973       <require Dvendor="ARM:82" Dname="ARMCA5"/>
1974       <require Cclass="CMSIS" Cgroup="CORE"/>
1975     </condition>
1976
1977     <condition id="ARMCA7 CMSIS">
1978       <description>Generic ARM Cortex-A7 device startup and depends on CMSIS Core</description>
1979       <require Dvendor="ARM:82" Dname="ARMCA7"/>
1980       <require Cclass="CMSIS" Cgroup="CORE"/>
1981     </condition>
1982
1983     <condition id="ARMCA9 CMSIS">
1984       <description>Generic ARM Cortex-A9 device startup and depends on CMSIS Core</description>
1985       <require Dvendor="ARM:82" Dname="ARMCA9"/>
1986       <require Cclass="CMSIS" Cgroup="CORE"/>
1987     </condition>
1988
1989     <!-- CMSIS DSP -->
1990     <condition id="CMSIS DSP">
1991       <description>Components required for DSP</description>
1992       <require condition="ARMv6_7_8-M Device"/>
1993       <require condition="ARMCC GCC"/>
1994       <require Cclass="CMSIS" Cgroup="CORE"/>
1995     </condition>
1996
1997     <!-- RTOS RTX -->
1998     <condition id="RTOS RTX">
1999       <description>Components required for RTOS RTX</description>
2000       <require condition="ARMv6_7-M Device"/>
2001       <require condition="ARMCC GCC IAR"/>
2002       <require Cclass="Device" Cgroup="Startup"/>
2003       <deny    Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
2004     </condition>
2005     <condition id="RTOS RTX IFX">
2006       <description>Components required for RTOS RTX IFX</description>
2007       <require condition="ARMv6_7-M Device"/>
2008       <require condition="ARMCC GCC IAR"/>
2009       <require Dvendor="Infineon:7" Dname="XMC4*"/>
2010       <require Cclass="Device" Cgroup="Startup"/>
2011       <deny    Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
2012     </condition>
2013     <condition id="RTOS RTX5">
2014       <description>Components required for RTOS RTX5</description>
2015       <require condition="ARMv6_7_8-M Device"/>
2016       <require condition="ARMCC GCC IAR"/>
2017       <require Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
2018     </condition>
2019     <condition id="RTOS2 RTX5">
2020       <description>Components required for RTOS2 RTX5</description>
2021       <require condition="ARMv6_7_8-M Device"/>
2022       <require condition="ARMCC GCC IAR"/>
2023       <require Cclass="CMSIS"  Cgroup="CORE"/>
2024       <require Cclass="Device" Cgroup="Startup"/>
2025     </condition>
2026     <condition id="RTOS2 RTX5 v7-A">
2027       <description>Components required for RTOS2 RTX5 v7-A</description>
2028       <require condition="ARMv7-A Device"/>
2029       <require condition="ARMCC GCC IAR"/>
2030       <require Cclass="CMSIS"  Cgroup="CORE"/>
2031       <require Cclass="Device" Cgroup="Startup"/>
2032       <require Cclass="Device" Cgroup="OS Tick"/>
2033       <require Cclass="Device" Cgroup="IRQ Controller"/>
2034     </condition>
2035     <condition id="RTOS2 RTX5 Lib">
2036       <description>Components required for RTOS2 RTX5 Library</description>
2037       <require condition="ARMv6_7_8-M Device"/>
2038       <require condition="ARMCC GCC IAR"/>
2039       <require Cclass="CMSIS"  Cgroup="CORE"/>
2040       <require Cclass="Device" Cgroup="Startup"/>
2041     </condition>
2042     <condition id="RTOS2 RTX5 NS">
2043       <description>Components required for RTOS2 RTX5 in Non-Secure Domain</description>
2044       <require condition="ARMv8-M TZ Device"/>
2045       <require condition="ARMCC GCC IAR"/>
2046       <require Cclass="CMSIS"  Cgroup="CORE"/>
2047       <require Cclass="Device" Cgroup="Startup"/>
2048     </condition>
2049
2050     <!-- OS Tick -->
2051     <condition id="OS Tick PTIM">
2052       <description>Components required for OS Tick Private Timer</description>
2053       <require condition="CA5_CA9"/>
2054       <require Cclass="Device" Cgroup="IRQ Controller"/>
2055     </condition>
2056
2057     <condition id="OS Tick GTIM">
2058       <description>Components required for OS Tick Generic Physical Timer</description>
2059       <require condition="CA7"/>
2060       <require Cclass="Device" Cgroup="IRQ Controller"/>
2061     </condition>
2062
2063   </conditions>
2064
2065   <components>
2066     <!-- CMSIS-Core component -->
2067     <component Cclass="CMSIS" Cgroup="CORE" Cversion="5.0.2"  condition="ARMv6_7_8-M Device" >
2068       <description>CMSIS-CORE for Cortex-M, SC000, SC300, ARMv8-M</description>
2069       <files>
2070         <!-- CPU independent -->
2071         <file category="doc"     name="CMSIS/Documentation/Core/html/index.html"/>
2072         <file category="include" name="CMSIS/Include/"/>
2073         <file category="header"  name="CMSIS/Include/tz_context.h" condition="ARMv8-M TZ Device"/>
2074         <!-- Code template -->
2075         <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/main_s.c"     version="1.1.0" select="Secure mode 'main' module for ARMv8-M"/>
2076         <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/tz_context.c" version="1.1.0" select="RTOS Context Management (TrustZone for ARMv8-M)" />
2077       </files>
2078     </component>
2079
2080     <component Cclass="CMSIS" Cgroup="CORE" Cversion="1.0.1"  condition="ARMv7-A Device" >
2081       <description>CMSIS-CORE for Cortex-A</description>
2082       <files>
2083         <!-- CPU independent -->
2084         <file category="doc"     name="CMSIS/Documentation/Core_A/html/index.html"/>
2085         <file category="include" name="CMSIS/Core_A/Include/"/>
2086       </files>
2087     </component>
2088
2089     <!-- CMSIS-Startup components -->
2090     <!-- Cortex-M0 -->
2091     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM0 CMSIS">
2092       <description>System and Startup for Generic ARM Cortex-M0 device</description>
2093       <files>
2094         <!-- include folder / device header file -->
2095         <file category="header"  name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
2096         <!-- startup / system file -->
2097         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/ARM/startup_ARMCM0.s" version="1.0.0" attr="config" condition="ARMCC"/>
2098         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.S" version="1.0.0" attr="config" condition="GCC"/>
2099         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2100         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/IAR/startup_ARMCM0.s" version="1.0.0" attr="config" condition="IAR"/>
2101         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/system_ARMCM0.c"      version="1.0.0" attr="config"/>
2102       </files>
2103     </component>
2104     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS GCC">
2105       <description>System and Startup for Generic ARM Cortex-M0 device</description>
2106       <files>
2107         <!-- include folder / device header file -->
2108         <file category="header"  name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
2109         <!-- startup / system file -->
2110         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.c" version="1.0.0" attr="config" condition="GCC"/>
2111         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2112         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/system_ARMCM0.c"      version="1.0.0" attr="config"/>
2113       </files>
2114     </component>
2115
2116     <!-- Cortex-M0+ -->
2117     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM0+ CMSIS">
2118       <description>System and Startup for Generic ARM Cortex-M0+ device</description>
2119       <files>
2120         <!-- include folder / device header file -->
2121         <file category="header"  name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
2122         <!-- startup / system file -->
2123         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/ARM/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="ARMCC"/>
2124         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.S" version="1.0.0" attr="config" condition="GCC"/>
2125         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld"           version="1.0.0" attr="config" condition="GCC"/>
2126         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/IAR/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="IAR"/>
2127         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c"      version="1.0.0" attr="config"/>
2128       </files>
2129     </component>
2130     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS GCC">
2131       <description>System and Startup for Generic ARM Cortex-M0+ device</description>
2132       <files>
2133         <!-- include folder / device header file -->
2134         <file category="header"  name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
2135         <!-- startup / system file -->
2136         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.c" version="1.0.0" attr="config" condition="GCC"/>
2137         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld"           version="1.0.0" attr="config" condition="GCC"/>
2138         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c"      version="1.0.0" attr="config"/>
2139       </files>
2140     </component>
2141
2142     <!-- Cortex-M3 -->
2143     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM3 CMSIS">
2144       <description>System and Startup for Generic ARM Cortex-M3 device</description>
2145       <files>
2146         <!-- include folder / device header file -->
2147         <file category="header"  name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
2148         <!-- startup / system file -->
2149         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/ARM/startup_ARMCM3.s" version="1.0.0" attr="config" condition="ARMCC"/>
2150         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.S" version="1.0.0" attr="config" condition="GCC"/>
2151         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2152         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/IAR/startup_ARMCM3.s" version="1.0.0" attr="config" condition="IAR"/>
2153         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/system_ARMCM3.c"      version="1.0.0" attr="config"/>
2154       </files>
2155     </component>
2156     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS GCC">
2157       <description>System and Startup for Generic ARM Cortex-M3 device</description>
2158       <files>
2159         <!-- include folder / device header file -->
2160         <file category="header"  name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
2161         <!-- startup / system file -->
2162         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.c" version="1.0.0" attr="config" condition="GCC"/>
2163         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2164         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/system_ARMCM3.c"      version="1.0.0" attr="config"/>
2165       </files>
2166     </component>
2167
2168     <!-- Cortex-M4 -->
2169     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM4 CMSIS">
2170       <description>System and Startup for Generic ARM Cortex-M4 device</description>
2171       <files>
2172         <!-- include folder / device header file -->
2173         <file category="include" name="Device/ARM/ARMCM4/Include/"/>
2174         <!-- startup / system file -->
2175         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/ARM/startup_ARMCM4.s" version="1.0.0" attr="config" condition="ARMCC"/>
2176         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.S" version="1.0.0" attr="config" condition="GCC"/>
2177         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2178         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/IAR/startup_ARMCM4.s" version="1.0.0" attr="config" condition="IAR"/>
2179         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/system_ARMCM4.c"      version="1.0.0" attr="config"/>
2180       </files>
2181     </component>
2182     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS GCC">
2183       <description>System and Startup for Generic ARM Cortex-M4 device</description>
2184       <files>
2185         <!-- include folder / device header file -->
2186         <file category="include" name="Device/ARM/ARMCM4/Include/"/>
2187         <!-- startup / system file -->
2188         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.c" version="1.0.0" attr="config" condition="GCC"/>
2189         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2190         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/system_ARMCM4.c"      version="1.0.0" attr="config"/>
2191       </files>
2192     </component>
2193
2194     <!-- Cortex-M7 -->
2195     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM7 CMSIS">
2196       <description>System and Startup for Generic ARM Cortex-M7 device</description>
2197       <files>
2198         <!-- include folder / device header file -->
2199         <file category="include"  name="Device/ARM/ARMCM7/Include/"/>
2200         <!-- startup / system file -->
2201         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/ARM/startup_ARMCM7.s" version="1.0.0" attr="config" condition="ARMCC"/>
2202         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.S" version="1.0.0" attr="config" condition="GCC"/>
2203         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2204         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/IAR/startup_ARMCM7.s" version="1.0.0" attr="config" condition="IAR"/>
2205         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/system_ARMCM7.c"      version="1.0.0" attr="config"/>
2206       </files>
2207     </component>
2208     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS GCC">
2209       <description>System and Startup for Generic ARM Cortex-M7 device</description>
2210       <files>
2211         <!-- include folder / device header file -->
2212         <file category="include"  name="Device/ARM/ARMCM7/Include/"/>
2213         <!-- startup / system file -->
2214         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.c" version="1.0.0" attr="config" condition="GCC"/>
2215         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2216         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/system_ARMCM7.c"      version="1.0.0" attr="config"/>
2217       </files>
2218     </component>
2219
2220     <!-- Cortex-M23 -->
2221     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCM23 CMSIS">
2222       <description>System and Startup for Generic ARM Cortex-M23 device</description>
2223       <files>
2224         <!-- include folder / device header file -->
2225         <file category="include"      name="Device/ARM/ARMCM23/Include/"/>
2226         <!-- startup / system file -->
2227         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/ARM/startup_ARMCM23.s" version="1.0.0" attr="config" condition="ARMCC"/>
2228         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.S" version="1.0.0" attr="config" condition="GCC"/>
2229         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld"        version="1.0.0" attr="config" condition="GCC"/>
2230         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/IAR/startup_ARMCM23.s" version="1.0.0" attr="config" condition="IAR"/>
2231         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/system_ARMCM23.c"      version="1.0.0" attr="config"/>
2232         <!-- SAU configuration -->
2233         <file category="header"       name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2234       </files>
2235     </component>
2236     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMCM23 CMSIS GCC">
2237       <description>System and Startup for Generic ARM Cortex-M23 device</description>
2238       <files>
2239         <!-- include folder / device header file -->
2240         <file category="include"  name="Device/ARM/ARMCM23/Include/"/>
2241         <!-- startup / system file -->
2242         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.c" version="1.0.0" attr="config" condition="GCC"/>
2243         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld"        version="1.0.0" attr="config" condition="GCC"/>
2244         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/system_ARMCM23.c"      version="1.0.0" attr="config"/>
2245         <!-- SAU configuration -->
2246         <file category="header"       name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2247       </files>
2248     </component>
2249
2250     <!-- Cortex-M33 -->
2251     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.0" condition="ARMCM33 CMSIS">
2252       <description>System and Startup for Generic ARM Cortex-M33 device</description>
2253       <files>
2254         <!-- include folder / device header file -->
2255         <file category="include"      name="Device/ARM/ARMCM33/Include/"/>
2256         <!-- startup / system file -->
2257         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/ARM/startup_ARMCM33.s"         version="1.0.0" attr="config" condition="ARMCC"/>
2258         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.S"         version="1.0.0" attr="config" condition="GCC"/>
2259         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld"                version="1.0.0" attr="config" condition="GCC"/>
2260         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/IAR/startup_ARMCM33.s"         version="1.0.0" attr="config" condition="IAR"/>
2261         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/system_ARMCM33.c"              version="1.0.0" attr="config"/>
2262         <!-- SAU configuration -->
2263         <file category="header"       name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2264       </files>
2265     </component>
2266     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.1.0" condition="ARMCM33 CMSIS GCC">
2267       <description>System and Startup for Generic ARM Cortex-M33 device</description>
2268       <files>
2269         <!-- include folder / device header file -->
2270         <file category="include"  name="Device/ARM/ARMCM33/Include/"/>
2271         <!-- startup / system file -->
2272         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.c"         version="1.0.0" attr="config" condition="GCC"/>
2273         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld"                version="1.0.0" attr="config" condition="GCC"/>
2274         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/system_ARMCM33.c"              version="1.0.0" attr="config"/>
2275         <!-- SAU configuration -->
2276         <file category="header"       name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2277       </files>
2278     </component>
2279
2280     <!-- Cortex-SC000 -->
2281     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMSC000 CMSIS">
2282       <description>System and Startup for Generic ARM SC000 device</description>
2283       <files>
2284         <!-- include folder / device header file -->
2285         <file category="header"  name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
2286         <!-- startup / system file -->
2287         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/ARM/startup_ARMSC000.s" version="1.0.0" attr="config" condition="ARMCC"/>
2288         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.S" version="1.0.0" attr="config" condition="GCC"/>
2289         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2290         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/IAR/startup_ARMSC000.s" version="1.0.0" attr="config" condition="IAR"/>
2291         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/system_ARMSC000.c"      version="1.0.0" attr="config"/>
2292       </files>
2293     </component>
2294     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS GCC">
2295       <description>System and Startup for Generic ARM SC000 device</description>
2296       <files>
2297         <!-- include folder / device header file -->
2298         <file category="header"  name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
2299         <!-- startup / system file -->
2300         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.c" version="1.0.0" attr="config" condition="GCC"/>
2301         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2302         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/system_ARMSC000.c"      version="1.0.0" attr="config"/>
2303       </files>
2304     </component>
2305
2306     <!-- Cortex-SC300 -->
2307     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMSC300 CMSIS">
2308       <description>System and Startup for Generic ARM SC300 device</description>
2309       <files>
2310         <!-- include folder / device header file -->
2311         <file category="header"  name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
2312         <!-- startup / system file -->
2313         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/ARM/startup_ARMSC300.s" version="1.0.0" attr="config" condition="ARMCC"/>
2314         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.S" version="1.0.0" attr="config" condition="GCC"/>
2315         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2316         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/IAR/startup_ARMSC300.s" version="1.0.0" attr="config" condition="IAR"/>
2317         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/system_ARMSC300.c"      version="1.0.0" attr="config"/>
2318       </files>
2319     </component>
2320     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS GCC">
2321       <description>System and Startup for Generic ARM SC300 device</description>
2322       <files>
2323         <!-- include folder / device header file -->
2324         <file category="header"  name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
2325         <!-- startup / system file -->
2326         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.c" version="1.0.0" attr="config" condition="GCC"/>
2327         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2328         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/system_ARMSC300.c"      version="1.0.0" attr="config"/>
2329       </files>
2330     </component>
2331
2332     <!-- ARMv8MBL -->
2333     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMv8MBL CMSIS">
2334       <description>System and Startup for Generic ARM ARMv8MBL device</description>
2335       <files>
2336         <!-- include folder / device header file -->
2337         <file category="include"      name="Device/ARM/ARMv8MBL/Include/"/>
2338         <!-- startup / system file -->
2339         <file category="sourceAsm"    name="Device/ARM/ARMv8MBL/Source/ARM/startup_ARMv8MBL.s" version="1.0.0" attr="config" condition="ARMCC"/>
2340         <file category="sourceAsm"    name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.S" version="1.0.0" attr="config" condition="GCC"/>
2341         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2342         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c"      version="1.0.0" attr="config" condition="ARMCC GCC"/>
2343         <!-- SAU configuration -->
2344         <file category="header"       name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config"/>
2345       </files>
2346     </component>
2347     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS GCC">
2348       <description>System and Startup for Generic ARM ARMv8MBL device</description>
2349       <files>
2350         <!-- include folder / device header file -->
2351         <file category="include"  name="Device/ARM/ARMv8MBL/Include/"/>
2352         <!-- startup / system file -->
2353         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.c" version="1.0.0" attr="config" condition="GCC"/>
2354         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2355         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c"      version="1.0.0" attr="config"/>
2356         <!-- SAU configuration -->
2357         <file category="header"       name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2358       </files>
2359     </component>
2360
2361     <!-- ARMv8MML -->
2362     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.0" condition="ARMv8MML CMSIS">
2363       <description>System and Startup for Generic ARM ARMv8MML device</description>
2364       <files>
2365         <!-- include folder / device header file -->
2366         <file category="include"      name="Device/ARM/ARMv8MML/Include/"/>
2367         <!-- startup / system file -->
2368         <file category="sourceAsm"    name="Device/ARM/ARMv8MML/Source/ARM/startup_ARMv8MML.s"         version="1.0.0" attr="config" condition="ARMCC"/>
2369         <file category="sourceAsm"    name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.S"         version="1.0.0" attr="config" condition="GCC"/>
2370         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld"                 version="1.0.0" attr="config" condition="GCC"/>
2371         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c"              version="1.0.0" attr="config" condition="ARMCC GCC"/>
2372         <!-- SAU configuration -->
2373         <file category="header"       name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2374       </files>
2375     </component>
2376     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.1.0" condition="ARMv8MML CMSIS GCC">
2377       <description>System and Startup for Generic ARM ARMv8MML device</description>
2378       <files>
2379         <!-- include folder / device header file -->
2380         <file category="include"      name="Device/ARM/ARMv8MML/Include/"/>
2381         <!-- startup / system file -->
2382         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.c"         version="1.0.0" attr="config" condition="GCC"/>
2383         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld"                 version="1.0.0" attr="config" condition="GCC"/>
2384         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c"              version="1.0.0" attr="config"/>
2385         <!-- SAU configuration -->
2386         <file category="header"       name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2387       </files>
2388     </component>
2389
2390     <!-- Cortex-A5 -->
2391     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCA5 CMSIS">
2392       <description>System and Startup for Generic ARM Cortex-A5 device</description>
2393       <files>
2394         <!-- include folder / device header file -->
2395         <file category="include"      name="Device/ARM/ARMCA5/Include/"/>
2396         <!-- startup / system / mmu files -->
2397         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/AC5/startup_ARMCA5.c" version="1.0.0" attr="config" condition="ARMCC5"/>
2398         <file category="linkerScript" name="Device/ARM/ARMCA5/Source/AC5/ARMCA5.sct"       version="1.0.0" attr="config" condition="ARMCC5"/>
2399         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/AC6/startup_ARMCA5.c" version="1.0.0" attr="config" condition="ARMCC6"/>
2400         <file category="linkerScript" name="Device/ARM/ARMCA5/Source/AC6/ARMCA5.sct"       version="1.0.0" attr="config" condition="ARMCC6"/>
2401         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/GCC/startup_ARMCA5.c" version="1.0.0" attr="config" condition="GCC"/>
2402         <file category="other"        name="Device/ARM/ARMCA5/Source/GCC/ARMCA5.ld"        version="1.0.0" attr="config" condition="GCC"/>
2403         <file category="sourceAsm"    name="Device/ARM/ARMCA5/Source/IAR/startup_ARMCA5.s" version="1.0.0" attr="config" condition="IAR"/>
2404         <file category="linkerScript" name="Device/ARM/ARMCA5/Source/IAR/ARMCA5.icf"       version="1.0.0" attr="config" condition="IAR"/>
2405         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/system_ARMCA5.c"      version="1.0.0" attr="config"/>
2406         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/mmu_ARMCA5.c"         version="1.0.0" attr="config"/>
2407         <file category="header"       name="Device/ARM/ARMCA5/Include/system_ARMCA5.h"     version="1.0.0" attr="config"/>
2408         <file category="header"       name="Device/ARM/ARMCA5/Include/mem_ARMCA5.h"        version="1.0.0" attr="config"/>
2409
2410       </files>
2411     </component>
2412
2413     <!-- Cortex-A7 -->
2414     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCA7 CMSIS">
2415       <description>System and Startup for Generic ARM Cortex-A7 device</description>
2416       <files>
2417         <!-- include folder / device header file -->
2418         <file category="include"      name="Device/ARM/ARMCA7/Include/"/>
2419         <!-- startup / system / mmu files -->
2420         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/AC5/startup_ARMCA7.c" version="1.0.0" attr="config" condition="ARMCC5"/>
2421         <file category="linkerScript" name="Device/ARM/ARMCA7/Source/AC5/ARMCA7.sct"       version="1.0.0" attr="config" condition="ARMCC5"/>
2422         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/AC6/startup_ARMCA7.c" version="1.0.0" attr="config" condition="ARMCC6"/>
2423         <file category="linkerScript" name="Device/ARM/ARMCA7/Source/AC6/ARMCA7.sct"       version="1.0.0" attr="config" condition="ARMCC6"/>
2424         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/GCC/startup_ARMCA7.c" version="1.0.0" attr="config" condition="GCC"/>
2425         <file category="other"        name="Device/ARM/ARMCA7/Source/GCC/ARMCA7.ld"        version="1.0.0" attr="config" condition="GCC"/>
2426         <file category="sourceAsm"    name="Device/ARM/ARMCA7/Source/IAR/startup_ARMCA7.s" version="1.0.0" attr="config" condition="IAR"/>
2427         <file category="linkerScript" name="Device/ARM/ARMCA7/Source/IAR/ARMCA7.icf"       version="1.0.0" attr="config" condition="IAR"/>
2428         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/system_ARMCA7.c"      version="1.0.0" attr="config"/>
2429         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/mmu_ARMCA7.c"         version="1.0.0" attr="config"/>
2430         <file category="header"       name="Device/ARM/ARMCA7/Include/system_ARMCA7.h"     version="1.0.0" attr="config"/>
2431         <file category="header"       name="Device/ARM/ARMCA7/Include/mem_ARMCA7.h"        version="1.0.0" attr="config"/>
2432       </files>
2433     </component>
2434
2435     <!-- Cortex-A9 -->
2436     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCA9 CMSIS">
2437       <description>System and Startup for Generic ARM Cortex-A9 device</description>
2438       <files>
2439         <!-- include folder / device header file -->
2440         <file category="include"  name="Device/ARM/ARMCA9/Include/"/>
2441         <!-- startup / system / mmu files -->
2442         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/AC5/startup_ARMCA9.c" version="1.0.0" attr="config" condition="ARMCC5"/>
2443         <file category="linkerScript" name="Device/ARM/ARMCA9/Source/AC5/ARMCA9.sct"       version="1.0.0" attr="config" condition="ARMCC5"/>
2444         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/AC6/startup_ARMCA9.c" version="1.0.0" attr="config" condition="ARMCC6"/>
2445         <file category="linkerScript" name="Device/ARM/ARMCA9/Source/AC6/ARMCA9.sct"       version="1.0.0" attr="config" condition="ARMCC6"/>
2446         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/GCC/startup_ARMCA9.c" version="1.0.0" attr="config" condition="GCC"/>
2447         <file category="other"        name="Device/ARM/ARMCA9/Source/GCC/ARMCA9.ld"        version="1.0.0" attr="config" condition="GCC"/>
2448         <file category="sourceAsm"    name="Device/ARM/ARMCA9/Source/IAR/startup_ARMCA9.s" version="1.0.0" attr="config" condition="IAR"/>
2449         <file category="linkerScript" name="Device/ARM/ARMCA9/Source/IAR/ARMCA9.icf"       version="1.0.0" attr="config" condition="IAR"/>
2450         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/system_ARMCA9.c"      version="1.0.0" attr="config"/>
2451         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/mmu_ARMCA9.c"         version="1.0.0" attr="config"/>
2452         <file category="header"       name="Device/ARM/ARMCA9/Include/system_ARMCA9.h"     version="1.0.0" attr="config"/>
2453         <file category="header"       name="Device/ARM/ARMCA9/Include/mem_ARMCA9.h"        version="1.0.0" attr="config"/>
2454       </files>
2455     </component>
2456
2457     <!-- IRQ Controller -->
2458     <component Cclass="Device" Cgroup="IRQ Controller" Csub="GIC" Capiversion="1.0.0" Cversion="1.0.0" condition="ARMv7-A Device">
2459       <description>IRQ Controller implementation using GIC</description>
2460       <files>
2461         <file category="sourceC" name="CMSIS/Core_A/Source/irq_ctrl_gic.c"/>
2462       </files>
2463     </component>
2464
2465     <!-- OS Tick -->
2466     <component Cclass="Device" Cgroup="OS Tick" Csub="Private Timer" Capiversion="1.0.0" Cversion="1.0.0" condition="OS Tick PTIM">
2467       <description>OS Tick implementation using Private Timer</description>
2468       <files>
2469         <file category="sourceC" name="CMSIS/RTOS2/Source/os_tick_ptim.c"/>
2470       </files>
2471     </component>
2472
2473     <component Cclass="Device" Cgroup="OS Tick" Csub="Generic Physical Timer" Capiversion="1.0.0" Cversion="1.0.0" condition="OS Tick GTIM">
2474       <description>OS Tick implementation using Generic Physical Timer</description>
2475       <files>
2476         <file category="sourceC" name="CMSIS/RTOS2/Source/os_tick_gtim.c"/>
2477       </files>
2478     </component>
2479
2480     <!-- CMSIS-DSP component -->
2481     <component Cclass="CMSIS" Cgroup="DSP" Cversion="1.5.2" condition="CMSIS DSP">
2482       <description>CMSIS-DSP Library for Cortex-M, SC000, and SC300</description>
2483       <files>
2484         <!-- CPU independent -->
2485         <file category="doc" name="CMSIS/Documentation/DSP/html/index.html"/>
2486         <file category="header" name="CMSIS/Include/arm_math.h"/>
2487
2488         <!-- CPU and Compiler dependent -->
2489         <!-- ARMCC -->
2490         <file category="library" condition="CM0_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM0l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2491         <file category="library" condition="CM0_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM0b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2492         <file category="library" condition="CM3_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM3l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2493         <file category="library" condition="CM3_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM3b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2494         <file category="library" condition="CM4_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM4l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2495         <file category="library" condition="CM4_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM4b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2496         <file category="library" condition="CM4_FP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM4lf_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2497         <file category="library" condition="CM4_FP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM4bf_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2498         <file category="library" condition="CM7_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM7l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2499         <file category="library" condition="CM7_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM7b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2500         <file category="library" condition="CM7_SP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7lfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2501         <file category="library" condition="CM7_SP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7bfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2502         <file category="library" condition="CM7_DP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7lfdp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2503         <file category="library" condition="CM7_DP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7bfdp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2504
2505         <file category="library" condition="CM23_LE_ARMCC"                  name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2506         <file category="library" condition="CM33_NODSP_NOFPU_LE_ARMCC"      name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2507         <file category="library" condition="CM33_DSP_NOFPU_LE_ARMCC"        name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2508         <file category="library" condition="CM33_NODSP_SP_LE_ARMCC"         name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2509         <file category="library" condition="CM33_DSP_SP_LE_ARMCC"           name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP_Lib/Source/ARM"/>
2510         <file category="library" condition="ARMv8MBL_LE_ARMCC"              name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2511         <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_ARMCC"  name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2512         <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_ARMCC"    name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2513         <file category="library" condition="ARMv8MML_NODSP_SP_LE_ARMCC"     name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2514         <file category="library" condition="ARMv8MML_DSP_SP_LE_ARMCC"       name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP_Lib/Source/ARM"/>
2515         <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_ARMCC"     name="CMSIS/Lib/ARM/arm_ARMv8MMLlfdp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/-->
2516         <!--file category="library" condition="ARMv8MML_DSP_DP_LE_ARMCC"       name="CMSIS/Lib/ARM/arm_ARMv8MMLldfdp_math.lib"  src="CMSIS/DSP_Lib/Source/ARM"/-->
2517
2518         <!-- GCC -->
2519         <file category="library" condition="CM0_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM0l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2520         <file category="library" condition="CM3_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM3l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2521         <file category="library" condition="CM4_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM4l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2522         <file category="library" condition="CM4_FP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM4lf_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2523         <file category="library" condition="CM7_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM7l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2524         <file category="library" condition="CM7_SP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM7lfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2525         <file category="library" condition="CM7_DP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM7lfdp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2526
2527         <file category="library" condition="CM23_LE_GCC"                    name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2528         <file category="library" condition="CM33_NODSP_NOFPU_LE_GCC"        name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2529         <file category="library" condition="CM33_DSP_NOFPU_LE_GCC"          name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2530         <file category="library" condition="CM33_NODSP_SP_LE_GCC"           name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2531         <file category="library" condition="CM33_DSP_SP_LE_GCC"             name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
2532         <file category="library" condition="ARMv8MBL_LE_GCC"                name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2533         <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_GCC"    name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2534         <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_GCC"      name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2535         <file category="library" condition="ARMv8MML_NODSP_SP_LE_GCC"       name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2536         <file category="library" condition="ARMv8MML_DSP_SP_LE_GCC"         name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
2537         <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_GCC"       name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfdp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/-->
2538         <!--file category="library" condition="ARMv8MML_DSP_DP_LE_GCC"         name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfdp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/-->
2539
2540       </files>
2541     </component>
2542
2543     <!-- CMSIS-RTOS Keil RTX component -->
2544     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cversion="4.81.1" Capiversion="1.0.0" isDefaultVariant="1" condition="RTOS RTX">
2545       <description>CMSIS-RTOS RTX implementation for Cortex-M, SC000, and SC300</description>
2546       <RTE_Components_h>
2547         <!-- the following content goes into file 'RTE_Components.h' -->
2548         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
2549         #define RTE_CMSIS_RTOS_RTX              /* CMSIS-RTOS Keil RTX */
2550       </RTE_Components_h>
2551       <files>
2552         <!-- CPU independent -->
2553         <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
2554         <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
2555         <file category="source" attr="config"   name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
2556
2557         <!-- RTX templates -->
2558         <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
2559         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c"      select="CMSIS-RTOS 'main' function"/>
2560         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
2561         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c"   select="CMSIS-RTOS Memory Pool"/>
2562         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c"  select="CMSIS-RTOS Message Queue"/>
2563         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c"     select="CMSIS-RTOS Mutex"/>
2564         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
2565         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c"    select="CMSIS-RTOS Thread"/>
2566         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c"     select="CMSIS-RTOS Timer"/>
2567         <!-- tool-chain specific template file -->
2568         <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2569         <file category="source" attr="template" condition="GCC"   name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
2570         <file category="source" attr="template" condition="IAR"   name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2571
2572         <!-- CPU and Compiler dependent -->
2573         <!-- ARMCC -->
2574         <file category="library" condition="CM0_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2575         <file category="library" condition="CM0_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2576         <file category="library" condition="CM3_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2577         <file category="library" condition="CM3_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2578         <file category="library" condition="CM4_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2579         <file category="library" condition="CM4_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2580         <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2581         <file category="library" condition="CM4_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2582         <file category="library" condition="CM7_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2583         <file category="library" condition="CM7_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2584         <file category="library" condition="CM7_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2585         <file category="library" condition="CM7_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2586         <!-- GCC -->
2587         <file category="library" condition="CM0_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2588         <file category="library" condition="CM0_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2589         <file category="library" condition="CM3_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2590         <file category="library" condition="CM3_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2591         <file category="library" condition="CM4_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2592         <file category="library" condition="CM4_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2593         <file category="library" condition="CM4_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2594         <file category="library" condition="CM4_FP_BE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2595         <file category="library" condition="CM7_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2596         <file category="library" condition="CM7_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2597         <file category="library" condition="CM7_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2598         <file category="library" condition="CM7_FP_BE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2599         <!-- IAR -->
2600         <file category="library" condition="CM0_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2601         <file category="library" condition="CM0_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2602         <file category="library" condition="CM3_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2603         <file category="library" condition="CM3_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2604         <file category="library" condition="CM4_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2605         <file category="library" condition="CM4_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2606         <file category="library" condition="CM4_FP_LE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2607         <file category="library" condition="CM4_FP_BE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2608         <file category="library" condition="CM7_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2609         <file category="library" condition="CM7_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2610         <file category="library" condition="CM7_FP_LE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2611         <file category="library" condition="CM7_FP_BE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2612       </files>
2613     </component>
2614     <!-- CMSIS-RTOS Keil RTX component (IFX variant) -->
2615     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cvariant="IFX" Cversion="4.81.1" Capiversion="1.0.0" condition="RTOS RTX IFX">
2616       <description>CMSIS-RTOS RTX implementation for Infineon XMC4 series affected by PMU_CM.001 errata</description>
2617       <RTE_Components_h>
2618         <!-- the following content goes into file 'RTE_Components.h' -->
2619         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
2620         #define RTE_CMSIS_RTOS_RTX              /* CMSIS-RTOS Keil RTX */
2621       </RTE_Components_h>
2622       <files>
2623         <!-- CPU independent -->
2624         <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
2625         <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
2626         <file category="source" attr="config"   name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
2627
2628         <!-- RTX templates -->
2629         <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
2630         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c"      select="CMSIS-RTOS 'main' function"/>
2631         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
2632         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c"   select="CMSIS-RTOS Memory Pool"/>
2633         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c"  select="CMSIS-RTOS Message Queue"/>
2634         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c"     select="CMSIS-RTOS Mutex"/>
2635         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
2636         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c"    select="CMSIS-RTOS Thread"/>
2637         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c"     select="CMSIS-RTOS Timer"/>
2638         <!-- tool-chain specific template file -->
2639         <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2640         <file category="source" attr="template" condition="GCC"   name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
2641         <file category="source" attr="template" condition="IAR"   name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2642
2643         <!-- CPU and Compiler dependent -->
2644         <!-- ARMCC -->
2645         <file category="library" condition="CM4_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_IFX.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2646         <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_IFX.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2647         <!-- GCC -->
2648         <file category="library" condition="CM4_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2649         <file category="library" condition="CM4_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2650         <!-- IAR -->
2651       </files>
2652     </component>
2653
2654     <!-- CMSIS-RTOS Keil RTX5 component -->
2655     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX5" Cversion="5.2.3" Capiversion="1.0.0" condition="RTOS RTX5">
2656       <description>CMSIS-RTOS RTX5 implementation for Cortex-M, SC000, and SC300</description>
2657       <RTE_Components_h>
2658         <!-- the following content goes into file 'RTE_Components.h' -->
2659         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
2660         #define RTE_CMSIS_RTOS_RTX5             /* CMSIS-RTOS Keil RTX5 */
2661       </RTE_Components_h>
2662       <files>
2663         <!-- RTX header file -->
2664         <file category="header" name="CMSIS/RTOS2/RTX/Include1/cmsis_os.h"/>
2665         <!-- RTX compatibility module for API V1 -->
2666         <file category="source" name="CMSIS/RTOS2/RTX/Library/cmsis_os1.c"/>
2667       </files>
2668     </component>
2669
2670     <!-- CMSIS-RTOS2 Keil RTX5 component -->
2671     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library" Cversion="5.2.3" Capiversion="2.1.2" condition="RTOS2 RTX5 Lib">
2672       <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and ARMv8-M (Library)</description>
2673       <RTE_Components_h>
2674         <!-- the following content goes into file 'RTE_Components.h' -->
2675         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2676         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2677       </RTE_Components_h>
2678       <files>
2679         <!-- RTX documentation -->
2680         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2681
2682         <!-- RTX header files -->
2683         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2684
2685         <!-- RTX configuration -->
2686         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.2.0"/>
2687         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2688
2689         <!-- RTX templates -->
2690         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2691         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2692         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2693         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2694         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2695         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2696         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2697         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2698         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2699         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2700
2701         <!-- RTX library configuration -->
2702         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2703
2704         <!-- RTX libraries (CPU and Compiler dependent) -->
2705         <!-- ARMCC -->
2706         <file category="library" condition="CM0_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM0.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2707         <file category="library" condition="CM3_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2708         <file category="library" condition="CM4_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2709         <file category="library" condition="CM4_FP_LE_ARMCC"      name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2710         <file category="library" condition="CM7_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2711         <file category="library" condition="CM7_FP_LE_ARMCC"      name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2712         <file category="library" condition="CM23_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2713         <file category="library" condition="CM33_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2714         <file category="library" condition="CM33_FP_LE_ARMCC"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2715         <file category="library" condition="ARMv8MBL_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2716         <file category="library" condition="ARMv8MML_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2717         <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2718         <!-- GCC -->
2719         <file category="library" condition="CM0_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM0.a"   src="CMSIS/RTOS2/RTX/Source"/>
2720         <file category="library" condition="CM3_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2721         <file category="library" condition="CM4_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2722         <file category="library" condition="CM4_FP_LE_GCC"        name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a"  src="CMSIS/RTOS2/RTX/Source"/>
2723         <file category="library" condition="CM7_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2724         <file category="library" condition="CM7_FP_LE_GCC"        name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a"  src="CMSIS/RTOS2/RTX/Source"/>
2725         <file category="library" condition="CM23_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a"  src="CMSIS/RTOS2/RTX/Source"/>
2726         <file category="library" condition="CM33_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
2727         <file category="library" condition="CM33_FP_LE_GCC"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
2728         <file category="library" condition="ARMv8MBL_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a"  src="CMSIS/RTOS2/RTX/Source"/>
2729         <file category="library" condition="ARMv8MML_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
2730         <file category="library" condition="ARMv8MML_FP_LE_GCC"   name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
2731         <!-- IAR -->
2732         <file category="library" condition="CM0_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM0.a"      src="CMSIS/RTOS2/RTX/Source"/>
2733         <file category="library" condition="CM3_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2734         <file category="library" condition="CM4_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2735         <file category="library" condition="CM4_FP_LE_IAR"        name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a"     src="CMSIS/RTOS2/RTX/Source"/>
2736         <file category="library" condition="CM7_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2737         <file category="library" condition="CM7_FP_LE_IAR"        name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a"     src="CMSIS/RTOS2/RTX/Source"/>
2738       </files>
2739     </component>
2740     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library_NS" Cversion="5.2.3" Capiversion="2.1.2" condition="RTOS2 RTX5 NS">
2741       <description>CMSIS-RTOS2 RTX5 for ARMv8-M Non-Secure Domain (Library)</description>
2742       <RTE_Components_h>
2743         <!-- the following content goes into file 'RTE_Components.h' -->
2744         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2745         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2746         #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS  /* CMSIS-RTOS2 Keil RTX5 ARMv8-M Non-secure domain */
2747       </RTE_Components_h>
2748       <files>
2749         <!-- RTX documentation -->
2750         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2751
2752         <!-- RTX header files -->
2753         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2754
2755         <!-- RTX configuration -->
2756         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.2.0"/>
2757         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2758
2759         <!-- RTX templates -->
2760         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2761         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2762         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2763         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2764         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2765         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2766         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2767         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2768         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2769         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2770
2771         <!-- RTX library configuration -->
2772         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2773
2774         <!-- RTX libraries (CPU and Compiler dependent) -->
2775         <!-- ARMCC -->
2776         <file category="library" condition="CM23_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2777         <file category="library" condition="CM33_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2778         <file category="library" condition="CM33_FP_LE_ARMCC"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2779         <file category="library" condition="ARMv8MBL_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2780         <file category="library" condition="ARMv8MML_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2781         <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2782         <!-- GCC -->
2783         <file category="library" condition="CM23_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2784         <file category="library" condition="CM33_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2785         <file category="library" condition="CM33_FP_LE_GCC"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
2786         <file category="library" condition="ARMv8MBL_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2787         <file category="library" condition="ARMv8MML_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2788         <file category="library" condition="ARMv8MML_FP_LE_GCC"   name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
2789       </files>
2790     </component>
2791     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.2.3" Capiversion="2.1.2" condition="RTOS2 RTX5">
2792       <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and ARMv8-M (Source)</description>
2793       <RTE_Components_h>
2794         <!-- the following content goes into file 'RTE_Components.h' -->
2795         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2796         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2797         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
2798       </RTE_Components_h>
2799       <files>
2800         <!-- RTX documentation -->
2801         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2802
2803         <!-- RTX header files -->
2804         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2805
2806         <!-- RTX configuration -->
2807         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.2.0"/>
2808         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2809
2810         <!-- RTX templates -->
2811         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2812         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2813         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2814         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2815         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2816         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2817         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2818         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2819         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2820         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2821
2822         <!-- RTX sources (core) -->
2823         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
2824         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
2825         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
2826         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
2827         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
2828         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
2829         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
2830         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
2831         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
2832         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
2833         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
2834         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
2835         <!-- RTX sources (library configuration) -->
2836         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2837         <!-- RTX sources (handlers ARMCC) -->
2838         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm0.s"         condition="CM0_ARMCC"/>
2839         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM3_ARMCC"/>
2840         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM4_ARMCC"/>
2841         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s"        condition="CM4_FP_ARMCC"/>
2842         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM7_ARMCC"/>
2843         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s"        condition="CM7_FP_ARMCC"/>
2844         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s"    condition="CM23_ARMCC"/>
2845         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM33_ARMCC"/>
2846         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM33_FP_ARMCC"/>
2847         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s"    condition="ARMv8MBL_ARMCC"/>
2848         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="ARMv8MML_ARMCC"/>
2849         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="ARMv8MML_FP_ARMCC"/>
2850         <!-- RTX sources (handlers GCC) -->
2851         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm0.S"         condition="CM0_GCC"/>
2852         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM3_GCC"/>
2853         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM4_GCC"/>
2854         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S"        condition="CM4_FP_GCC"/>
2855         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM7_GCC"/>
2856         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S"        condition="CM7_FP_GCC"/>
2857         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S"    condition="CM23_GCC"/>
2858         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="CM33_GCC"/>
2859         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="CM33_FP_GCC"/>
2860         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S"    condition="ARMv8MBL_GCC"/>
2861         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="ARMv8MML_GCC"/>
2862         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="ARMv8MML_FP_GCC"/>
2863         <!-- RTX sources (handlers IAR) -->
2864         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm0.s"         condition="CM0_IAR"/>
2865         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM3_IAR"/>
2866         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM4_IAR"/>
2867         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s"        condition="CM4_FP_IAR"/>
2868         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM7_IAR"/>
2869         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s"        condition="CM7_FP_IAR"/>
2870         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl.s"    condition="CM23_IAR"/>
2871         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="CM33_IAR"/>
2872         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="CM33_FP_IAR"/>
2873         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl.s"    condition="ARMv8MBL_IAR"/>
2874         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="ARMv8MML_IAR"/>
2875         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="ARMv8MML_FP_IAR"/>
2876         <!-- OS Tick (SysTick) -->
2877         <file category="source" name="CMSIS/RTOS2/Source/os_systick.c"/>
2878       </files>
2879     </component>
2880     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.2.3" Capiversion="2.1.2" condition="RTOS2 RTX5 v7-A">
2881       <description>CMSIS-RTOS2 RTX5 for ARMv7-A (Source)</description>
2882       <RTE_Components_h>
2883         <!-- the following content goes into file 'RTE_Components.h' -->
2884         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2885         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2886         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
2887       </RTE_Components_h>
2888       <files>
2889         <!-- RTX documentation -->
2890         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2891
2892         <!-- RTX header files -->
2893         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2894
2895         <!-- RTX configuration -->
2896         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.2.0"/>
2897         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2898
2899         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/handlers.c"    version="5.1.0"/>
2900
2901         <!-- RTX templates -->
2902         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2903         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2904         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2905         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2906         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2907         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2908         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2909         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2910         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2911         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2912
2913         <!-- RTX sources (core) -->
2914         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
2915         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
2916         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
2917         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
2918         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
2919         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
2920         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
2921         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
2922         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
2923         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
2924         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
2925         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
2926         <!-- RTX sources (library configuration) -->
2927         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2928         <!-- RTX sources (handlers ARMCC) -->
2929         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_ca.s"          condition="CA_ARMCC5"/>
2930         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_ca.S"          condition="CA_ARMCC6"/>
2931         <!-- RTX sources (handlers GCC) -->
2932         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_ca.S"          condition="CA_GCC"/>
2933         <!-- RTX sources (handlers IAR) -->
2934         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_ca.s"          condition="CA_IAR"/>
2935       </files>
2936     </component>
2937     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source_NS" Cversion="5.2.3" Capiversion="2.1.2" condition="RTOS2 RTX5 NS">
2938       <description>CMSIS-RTOS2 RTX5 for ARMv8-M Non-Secure Domain (Source)</description>
2939       <RTE_Components_h>
2940         <!-- the following content goes into file 'RTE_Components.h' -->
2941         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2942         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2943         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
2944         #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS  /* CMSIS-RTOS2 Keil RTX5 ARMv8-M Non-secure domain */
2945       </RTE_Components_h>
2946       <files>
2947         <!-- RTX documentation -->
2948         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2949
2950         <!-- RTX header files -->
2951         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2952
2953         <!-- RTX configuration -->
2954         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.2.0"/>
2955         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2956
2957         <!-- RTX templates -->
2958         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2959         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2960         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2961         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2962         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2963         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2964         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2965         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2966         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2967         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2968
2969         <!-- RTX sources (core) -->
2970         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
2971         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
2972         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
2973         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
2974         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
2975         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
2976         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
2977         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
2978         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
2979         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
2980         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
2981         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
2982         <!-- RTX sources (library configuration) -->
2983         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2984         <!-- RTX sources (ARMCC handlers) -->
2985         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s"    condition="CM23_ARMCC"/>
2986         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM33_ARMCC"/>
2987         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM33_FP_ARMCC"/>
2988         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s"    condition="ARMv8MBL_ARMCC"/>
2989         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="ARMv8MML_ARMCC"/>
2990         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="ARMv8MML_FP_ARMCC"/>
2991         <!-- RTX sources (GCC handlers) -->
2992         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S"    condition="CM23_GCC"/>
2993         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="CM33_GCC"/>
2994         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="CM33_FP_GCC"/>
2995         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S"    condition="ARMv8MBL_GCC"/>
2996         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="ARMv8MML_GCC"/>
2997         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="ARMv8MML_FP_GCC"/>
2998         <!-- RTX sources (IAR handlers) -->
2999         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl_ns.s"    condition="CM23_IAR"/>
3000         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="CM33_IAR"/>
3001         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="CM33_FP_IAR"/>
3002         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl_ns.s"    condition="ARMv8MBL_IAR"/>
3003         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="ARMv8MML_IAR"/>
3004         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="ARMv8MML_FP_IAR"/>
3005         <!-- OS Tick (SysTick) -->
3006         <file category="source" name="CMSIS/RTOS2/Source/os_systick.c"/>
3007       </files>
3008     </component>
3009
3010   </components>
3011
3012   <boards>
3013     <board name="uVision Simulator" vendor="Keil">
3014       <description>uVision Simulator</description>
3015       <mountedDevice    deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0"/>
3016       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P"/>
3017       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P_MPU"/>
3018       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM3"/>
3019       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4"/>
3020       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4_FP"/>
3021       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7"/>
3022       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_SP"/>
3023       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_DP"/>
3024       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MBL"/>
3025       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML"/>
3026       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_SP"/>
3027       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_DP"/>
3028       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23"/>
3029       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23_TZ"/>
3030       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33"/>
3031       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_TZ"/>
3032       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP"/>
3033       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP_TZ"/>
3034     </board>
3035
3036     <board name="Fixed Virtual Platform" vendor="ARM">
3037       <description>Fixed Virtual Platform</description>
3038       <mountedDevice    deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA5"/>
3039       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA7"/>
3040       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA9"/>
3041     </board>
3042   </boards>
3043
3044   <examples>
3045     <example name="DSP_Lib Class Marks example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_class_marks_example">
3046       <description>DSP_Lib Class Marks example</description>
3047       <board name="uVision Simulator" vendor="Keil"/>
3048       <project>
3049         <environment name="uv" load="arm_class_marks_example.uvprojx"/>
3050       </project>
3051       <attributes>
3052         <component Cclass="CMSIS" Cgroup="CORE"/>
3053         <component Cclass="CMSIS" Cgroup="DSP"/>
3054         <component Cclass="Device" Cgroup="Startup"/>
3055         <category>Getting Started</category>
3056       </attributes>
3057     </example>
3058
3059     <example name="DSP_Lib Convolution example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_convolution_example">
3060       <description>DSP_Lib Convolution example</description>
3061       <board name="uVision Simulator" vendor="Keil"/>
3062       <project>
3063         <environment name="uv" load="arm_convolution_example.uvprojx"/>
3064       </project>
3065       <attributes>
3066         <component Cclass="CMSIS" Cgroup="CORE"/>
3067         <component Cclass="CMSIS" Cgroup="DSP"/>
3068         <component Cclass="Device" Cgroup="Startup"/>
3069         <category>Getting Started</category>
3070       </attributes>
3071     </example>
3072
3073     <example name="DSP_Lib Dotproduct example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_dotproduct_example">
3074       <description>DSP_Lib Dotproduct example</description>
3075       <board name="uVision Simulator" vendor="Keil"/>
3076       <project>
3077         <environment name="uv" load="arm_dotproduct_example.uvprojx"/>
3078       </project>
3079       <attributes>
3080         <component Cclass="CMSIS" Cgroup="CORE"/>
3081         <component Cclass="CMSIS" Cgroup="DSP"/>
3082         <component Cclass="Device" Cgroup="Startup"/>
3083         <category>Getting Started</category>
3084       </attributes>
3085     </example>
3086
3087     <example name="DSP_Lib FFT Bin example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fft_bin_example">
3088       <description>DSP_Lib FFT Bin example</description>
3089       <board name="uVision Simulator" vendor="Keil"/>
3090       <project>
3091         <environment name="uv" load="arm_fft_bin_example.uvprojx"/>
3092       </project>
3093       <attributes>
3094         <component Cclass="CMSIS" Cgroup="CORE"/>
3095         <component Cclass="CMSIS" Cgroup="DSP"/>
3096         <component Cclass="Device" Cgroup="Startup"/>
3097         <category>Getting Started</category>
3098       </attributes>
3099     </example>
3100
3101     <example name="DSP_Lib FIR example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fir_example">
3102       <description>DSP_Lib FIR example</description>
3103       <board name="uVision Simulator" vendor="Keil"/>
3104       <project>
3105         <environment name="uv" load="arm_fir_example.uvprojx"/>
3106       </project>
3107       <attributes>
3108         <component Cclass="CMSIS" Cgroup="CORE"/>
3109         <component Cclass="CMSIS" Cgroup="DSP"/>
3110         <component Cclass="Device" Cgroup="Startup"/>
3111         <category>Getting Started</category>
3112       </attributes>
3113     </example>
3114
3115     <example name="DSP_Lib Graphic Equalizer example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_graphic_equalizer_example">
3116       <description>DSP_Lib Graphic Equalizer example</description>
3117       <board name="uVision Simulator" vendor="Keil"/>
3118       <project>
3119         <environment name="uv" load="arm_graphic_equalizer_example.uvprojx"/>
3120       </project>
3121       <attributes>
3122         <component Cclass="CMSIS" Cgroup="CORE"/>
3123         <component Cclass="CMSIS" Cgroup="DSP"/>
3124         <component Cclass="Device" Cgroup="Startup"/>
3125         <category>Getting Started</category>
3126       </attributes>
3127     </example>
3128
3129     <example name="DSP_Lib Linear Interpolation example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_linear_interp_example">
3130       <description>DSP_Lib Linear Interpolation example</description>
3131       <board name="uVision Simulator" vendor="Keil"/>
3132       <project>
3133         <environment name="uv" load="arm_linear_interp_example.uvprojx"/>
3134       </project>
3135       <attributes>
3136         <component Cclass="CMSIS" Cgroup="CORE"/>
3137         <component Cclass="CMSIS" Cgroup="DSP"/>
3138         <component Cclass="Device" Cgroup="Startup"/>
3139         <category>Getting Started</category>
3140       </attributes>
3141     </example>
3142
3143     <example name="DSP_Lib Matrix example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_matrix_example">
3144       <description>DSP_Lib Matrix example</description>
3145       <board name="uVision Simulator" vendor="Keil"/>
3146       <project>
3147         <environment name="uv" load="arm_matrix_example.uvprojx"/>
3148       </project>
3149       <attributes>
3150         <component Cclass="CMSIS" Cgroup="CORE"/>
3151         <component Cclass="CMSIS" Cgroup="DSP"/>
3152         <component Cclass="Device" Cgroup="Startup"/>
3153         <category>Getting Started</category>
3154       </attributes>
3155     </example>
3156
3157     <example name="DSP_Lib Signal Convergence example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_signal_converge_example">
3158       <description>DSP_Lib Signal Convergence example</description>
3159       <board name="uVision Simulator" vendor="Keil"/>
3160       <project>
3161         <environment name="uv" load="arm_signal_converge_example.uvprojx"/>
3162       </project>
3163       <attributes>
3164         <component Cclass="CMSIS" Cgroup="CORE"/>
3165         <component Cclass="CMSIS" Cgroup="DSP"/>
3166         <component Cclass="Device" Cgroup="Startup"/>
3167         <category>Getting Started</category>
3168       </attributes>
3169     </example>
3170
3171     <example name="DSP_Lib Sinus/Cosinus example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_sin_cos_example">
3172       <description>DSP_Lib Sinus/Cosinus example</description>
3173       <board name="uVision Simulator" vendor="Keil"/>
3174       <project>
3175         <environment name="uv" load="arm_sin_cos_example.uvprojx"/>
3176       </project>
3177       <attributes>
3178         <component Cclass="CMSIS" Cgroup="CORE"/>
3179         <component Cclass="CMSIS" Cgroup="DSP"/>
3180         <component Cclass="Device" Cgroup="Startup"/>
3181         <category>Getting Started</category>
3182       </attributes>
3183     </example>
3184
3185     <example name="DSP_Lib Variance example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_variance_example">
3186       <description>DSP_Lib Variance example</description>
3187       <board name="uVision Simulator" vendor="Keil"/>
3188       <project>
3189         <environment name="uv" load="arm_variance_example.uvprojx"/>
3190       </project>
3191       <attributes>
3192         <component Cclass="CMSIS" Cgroup="CORE"/>
3193         <component Cclass="CMSIS" Cgroup="DSP"/>
3194         <component Cclass="Device" Cgroup="Startup"/>
3195         <category>Getting Started</category>
3196       </attributes>
3197     </example>
3198
3199     <example name="CMSIS-RTOS2 Blinky" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Blinky">
3200       <description>CMSIS-RTOS2 Blinky example</description>
3201       <board name="uVision Simulator" vendor="Keil"/>
3202       <project>
3203         <environment name="uv" load="Blinky.uvprojx"/>
3204       </project>
3205       <attributes>
3206         <component Cclass="CMSIS" Cgroup="CORE"/>
3207         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3208         <component Cclass="Device" Cgroup="Startup"/>
3209         <category>Getting Started</category>
3210       </attributes>
3211     </example>
3212
3213     <example name="CMSIS-RTOS2 RTX5 Migration" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Migration">
3214       <description>CMSIS-RTOS2 mixed API v1 and v2</description>
3215       <board name="uVision Simulator" vendor="Keil"/>
3216       <project>
3217         <environment name="uv" load="Blinky.uvprojx"/>
3218       </project>
3219       <attributes>
3220         <component Cclass="CMSIS" Cgroup="CORE"/>
3221         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3222         <component Cclass="Device" Cgroup="Startup"/>
3223         <category>Getting Started</category>
3224       </attributes>
3225     </example>
3226
3227     <example name="CMSIS-RTOS2 RTX5 Message Queue" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/MsgQueue">
3228       <description>CMSIS-RTOS2 Message Queue Example</description>
3229       <board name="uVision Simulator" vendor="Keil"/>
3230       <project>
3231         <environment name="uv" load="MsqQueue.uvprojx"/>
3232       </project>
3233       <attributes>
3234         <component Cclass="CMSIS" Cgroup="CORE"/>
3235         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3236         <component Cclass="Compiler" Cgroup="EventRecorder"/>
3237         <component Cclass="Device" Cgroup="Startup"/>
3238         <category>Getting Started</category>
3239       </attributes>
3240     </example>
3241
3242     <example name="CMSIS-RTOS2 RTX5 Memory Pool" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/MemPool">
3243       <description>CMSIS-RTOS2 Memory Pool Example</description>
3244       <board name="Fixed Virtual Platform" vendor="ARM"/>
3245       <project>
3246         <environment name="uv" load="MemPool.uvprojx"/>
3247       </project>
3248       <attributes>
3249         <component Cclass="CMSIS" Cgroup="CORE"/>
3250         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3251         <component Cclass="Compiler" Cgroup="EventRecorder"/>
3252         <component Cclass="Device" Cgroup="Startup"/>
3253         <category>Getting Started</category>
3254       </attributes>
3255     </example>
3256
3257     <example name="TrustZone for ARMv8-M No RTOS" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/NoRTOS">
3258       <description>Bare-metal secure/non-secure example without RTOS</description>
3259       <board name="uVision Simulator" vendor="Keil"/>
3260       <project>
3261         <environment name="uv" load="NoRTOS.uvmpw"/>
3262       </project>
3263       <attributes>
3264         <component Cclass="CMSIS" Cgroup="CORE"/>
3265         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3266         <component Cclass="Device" Cgroup="Startup"/>
3267         <category>Getting Started</category>
3268       </attributes>
3269     </example>
3270
3271     <example name="TrustZone for ARMv8-M RTOS"  doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS">
3272       <description>Secure/non-secure RTOS example with thread context management</description>
3273       <board name="uVision Simulator" vendor="Keil"/>
3274       <project>
3275         <environment name="uv" load="RTOS.uvmpw"/>
3276       </project>
3277       <attributes>
3278         <component Cclass="CMSIS" Cgroup="CORE"/>
3279         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3280         <component Cclass="Device" Cgroup="Startup"/>
3281         <category>Getting Started</category>
3282       </attributes>
3283     </example>
3284
3285     <example name="TrustZone for ARMv8-M RTOS Security Tests"  doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS_Faults">
3286       <description>Secure/non-secure RTOS example with security test cases and system recovery</description>
3287       <board name="uVision Simulator" vendor="Keil"/>
3288       <project>
3289         <environment name="uv" load="RTOS_Faults.uvmpw"/>
3290       </project>
3291       <attributes>
3292         <component Cclass="CMSIS" Cgroup="CORE"/>
3293         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3294         <component Cclass="Device" Cgroup="Startup"/>
3295         <category>Getting Started</category>
3296       </attributes>
3297     </example>
3298
3299   </examples>
3300
3301 </package>