]> begriffs open source - cmsis/blob - ARM.CMSIS.pdsc
Updated pdsc: RTOS2 header registration moved from RTX5 to API section
[cmsis] / ARM.CMSIS.pdsc
1 <?xml version="1.0" encoding="UTF-8"?>
2
3 <package schemaVersion="1.3" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="PACK.xsd">
4   <name>CMSIS</name>
5   <description>CMSIS (Cortex Microcontroller Software Interface Standard)</description>
6   <vendor>ARM</vendor>
7   <!-- <license>license.txt</license> -->
8   <url>http://www.keil.com/pack/</url>
9
10   <releases>
11     <release version="5.0.1-dev5">
12       DSP:
13        - updated to version V1.5.0.
14     </release>
15     <release version="5.0.1-dev4">
16       DSP:
17        - preparation for ARMv8M DSP libraries.
18     </release>
19     <release version="5.0.1-dev3">
20       Updated ARMv8M Mainline FPU settings in partition*.h
21     </release>
22     <release version="5.0.1-dev2">
23       CMSIS-RTOS2:
24        - API 2.1   (see revision history for details)
25        - RTX 5.1.0 (see revision history for details)
26     </release>
27     <release version="5.0.1-dev1">
28       All C module and header files: updated removing 'http://' within license header sections flagged by MISRA as comment within comment
29       PDSC: added new compatible devices to 'uVision Simulator' generic board description
30       CMSIS-Pack Schema: adding
31     </release>
32     <release version="5.0.1-dev0">
33       CMSIS-Core:
34        - Updated cmsis_armcc.h: corrected macro __ARM_ARCH_6M__
35        - Updated template for secure main function (main_s.c)
36        - Updated template for Context Management for ARMv8-M TrustZone (tz_context.c)
37       CMSIS-RTOS2:
38        - RTX 5.0.1 (see revision history for details)
39     </release>
40     <release version="5.0.0" date="2016-11-11">
41       Changed open source license to Apache 2.0
42       CMSIS_Core:
43        - Added support for Cortex-M23 and Cortex-M33.
44        - Added ARMv8-M device configurations for mainline and baseline.
45        - Added CMSE support and thread context management for TrustZone for ARMv8-M
46        - Added cmsis_compiler.h to unify compiler behaviour.
47        - Updated function SCB_EnableICache (for Cortex-M7).
48        - Added functions: NVIC_GetEnableIRQ, SCB_GetFPUType
49       CMSIS-RTOS:
50         - bug fix in RTX 4.82 (see revision history for details)
51       CMSIS-RTOS2:
52         - new API including compatibility layer to CMSIS-RTOS
53         - reference implementation based on RTX5
54         - supports all Cortex-M variants including TrustZone for ARMv8-M
55       CMSIS-SVD:
56        - reworked SVD format documentation
57        - removed SVD file database documentation as SVD files are distributed in packs
58        - updated SVDConv for Win32 and Linux
59       CMSIS-DSP:
60        - Moved DSP libraries from CMSIS/DSP/Lib to CMSIS/Lib.
61        - Added DSP libraries build projects to CMSIS pack.
62     </release>
63     <release version="4.5.0" date="2015-10-28">
64       - CMSIS-Core     4.30.0  (see revision history for details)
65       - CMSIS-DAP      1.1.0   (unchanged)
66       - CMSIS-Driver   2.04.0  (see revision history for details)
67       - CMSIS-DSP      1.4.7   (no source code change [still labeled 1.4.5], see revision history for details)
68       - CMSIS-PACK     1.4.1   (see revision history for details)
69       - CMSIS-RTOS     4.80.0  Restored time delay parameter 'millisec' old behavior (prior V4.79) for software compatibility. (see revision history for details)
70       - CMSIS-SVD      1.3.1   (see revision history for details)
71     </release>
72     <release version="4.4.0" date="2015-09-11">
73       - CMSIS-Core     4.20   (see revision history for details)
74       - CMSIS-DSP      1.4.6  (no source code change [still labeled 1.4.5], see revision history for details)
75       - CMSIS-PACK     1.4.0  (adding memory attributes, algorithm style)
76       - CMSIS-Driver   2.03.0 (adding CAN [Controller Area Network] API)
77       - CMSIS-RTOS
78         -- API         1.02   (unchanged)
79         -- RTX         4.79   (see revision history for details)
80       - CMSIS-SVD      1.3.0  (see revision history for details)
81       - CMSIS-DAP      1.1.0  (extended with SWO support)
82     </release>
83     <release version="4.3.0" date="2015-03-20">
84       - CMSIS-Core     4.10   (Cortex-M7 extended Cache Maintenance functions)
85       - CMSIS-DSP      1.4.5  (see revision history for details)
86       - CMSIS-Driver   2.02   (adding SAI (Serial Audio Interface) API)
87       - CMSIS-PACK     1.3.3  (Semantic Versioning, Generator extensions)
88       - CMSIS-RTOS
89         -- API         1.02   (unchanged)
90         -- RTX         4.78   (see revision history for details)
91       - CMSIS-SVD      1.2    (unchanged)
92     </release>
93     <release version="4.2.0" date="2014-09-24">
94       Adding Cortex-M7 support
95       - CMSIS-Core     4.00  (Cortex-M7 support, corrected C++ include guards in core header files)
96       - CMSIS-DSP      1.4.4 (Cortex-M7 support and corrected out of bound issues)
97       - CMSIS-PACK     1.3.1 (Cortex-M7 updates, clarification, corrected batch files in Tutorial)
98       - CMSIS-SVD      1.2   (Cortex-M7 extensions)
99       - CMSIS-RTOS RTX 4.75  (see revision history for details)
100     </release>
101     <release version="4.1.1" date="2014-06-30">
102       - fixed conditions preventing the inclusion of the DSP library in projects for Infineon XMC4000 series devices
103     </release>
104     <release version="4.1.0" date="2014-06-12">
105       - CMSIS-Driver   2.02  (incompatible update)
106       - CMSIS-Pack     1.3   (see revision history for details)
107       - CMSIS-DSP      1.4.2 (unchanged)
108       - CMSIS-Core     3.30  (unchanged)
109       - CMSIS-RTOS RTX 4.74  (unchanged)
110       - CMSIS-RTOS API 1.02  (unchanged)
111       - CMSIS-SVD      1.10  (unchanged)
112       PACK:
113       - removed G++ specific files from PACK
114       - added Component Startup variant "C Startup"
115       - added Pack Checking Utility
116       - updated conditions to reflect tool-chain dependency
117       - added Taxonomy for Graphics
118       - updated Taxonomy for unified drivers from "Drivers" to "CMSIS Drivers"
119     </release>
120     <release version="4.0.0">
121       - CMSIS-Driver   2.00  Preliminary (incompatible update)
122       - CMSIS-Pack     1.1   Preliminary
123       - CMSIS-DSP      1.4.2 (see revision history for details)
124       - CMSIS-Core     3.30  (see revision history for details)
125       - CMSIS-RTOS RTX 4.74  (see revision history for details)
126       - CMSIS-RTOS API 1.02  (unchanged)
127       - CMSIS-SVD      1.10  (unchanged)
128     </release>
129     <release version="3.20.4">
130       - CMSIS-RTOS 4.74 (see revision history for details)
131       - PACK Extensions (Boards, Device Features, Flash Programming, Generators, Configuration Wizard). Schema version 1.1.
132     </release>
133     <release version="3.20.3">
134       - CMSIS-Driver API Version 1.10 ARM prefix added (incompatible change)
135       - CMSIS-RTOS 4.73 (see revision history for details)
136     </release>
137     <release version="3.20.2">
138       - CMSIS-Pack documentation has been added
139       - CMSIS-Drivers header and documentation have been added to PACK
140       - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
141     </release>
142     <release version="3.20.1">
143       - CMSIS-RTOS Keil RTX V4.72 has been added to PACK
144       - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
145     </release>
146     <release version="3.20.0">
147       The software portions that are deployed in the application program are now under a BSD license which allows usage
148       of CMSIS components in any commercial or open source projects.  The Pack Description file Arm.CMSIS.pdsc describes the use cases
149       The individual components have been update as listed below:
150       - CMSIS-CORE adds functions for setting breakpoints, supports the latest GCC Compiler, and contains several corrections.
151       - CMSIS-DSP library is optimized for more performance and contains several bug fixes.
152       - CMSIS-RTOS API is extended with capabilities for short timeouts, Kernel initialization, and prepared for a C++ interface.
153       - CMSIS-SVD is unchanged.
154     </release>
155   </releases>
156
157   <taxonomy>
158     <description Cclass="Board Support">Generic Interfaces for Evaluation and Development Boards</description>
159     <description Cclass="CMSIS" doc="CMSIS/Documentation/General/html/index.html">Cortex Microcontroller Software Interface Components</description>
160     <description Cclass="Device" doc="CMSIS/Documentation/Core/html/index.html">Startup, System Setup</description>
161     <description Cclass="CMSIS Driver" doc="CMSIS/Documentation/Driver/html/index.html">Unified Device Drivers compliant to CMSIS-Driver Specifications</description>
162     <description Cclass="File System">File Drive Support and File System</description>
163     <description Cclass="Graphics">Graphical User Interface</description>
164     <description Cclass="Network">Network Stack using Internet Protocols</description>
165     <description Cclass="USB">Universal Serial Bus Stack</description>
166     <description Cclass="Compiler">ARM Compiler Software Extensions</description>
167   </taxonomy>
168
169   <devices>
170     <!-- ******************************  Cortex-M0  ****************************** -->
171     <family Dfamily="ARM Cortex M0" Dvendor="ARM:82">
172       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0497a/index.html" title="Cortex-M0 Device Generic Users Guide"/>
173       <description>
174 The Cortex-M0 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
175 - simple, easy-to-use programmers model
176 - highly efficient ultra-low power operation
177 - excellent code density
178 - deterministic, high-performance interrupt handling
179 - upward compatibility with the rest of the Cortex-M processor family.
180       </description>
181       <debug svd="Device/ARM/SVD/ARMCM0.svd"/>
182       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
183       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
184       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
185
186       <device Dname="ARMCM0">
187         <processor Dcore="Cortex-M0" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
188         <compile header="Device/ARM/ARMCM0/Include/ARMCM0.h" define="ARMCM0"/>
189       </device>
190     </family>
191
192     <!-- ******************************  Cortex-M0P  ****************************** -->
193     <family Dfamily="ARM Cortex M0 plus" Dvendor="ARM:82">
194       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0662b/index.html" title="Cortex-M0+ Device Generic Users Guide"/>
195       <description>
196 The Cortex-M0+ processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
197 - simple, easy-to-use programmers model
198 - highly efficient ultra-low power operation
199 - excellent code density
200 - deterministic, high-performance interrupt handling
201 - upward compatibility with the rest of the Cortex-M processor family.
202       </description>
203       <debug svd="Device/ARM/SVD/ARMCM0P.svd"/>
204       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
205       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
206       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
207
208       <device Dname="ARMCM0P">
209         <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
210         <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h" define="ARMCM0P"/>
211       </device>
212     </family>
213
214     <!-- ******************************  Cortex-M3  ****************************** -->
215     <family Dfamily="ARM Cortex M3" Dvendor="ARM:82">
216       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0552a/index.html" title="Cortex-M3 Device Generic Users Guide"/>
217       <description>
218 The Cortex-M3 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
219 - simple, easy-to-use programmers model
220 - highly efficient ultra-low power operation
221 - excellent code density
222 - deterministic, high-performance interrupt handling
223 - upward compatibility with the rest of the Cortex-M processor family.
224       </description>
225       <debug svd="Device/ARM/SVD/ARMCM3.svd"/>
226       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
227       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
228       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
229
230       <device Dname="ARMCM3">
231         <processor Dcore="Cortex-M3" DcoreVersion="r2p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
232         <compile header="Device/ARM/ARMCM3/Include/ARMCM3.h" define="ARMCM3"/>
233       </device>
234     </family>
235
236     <!-- ******************************  Cortex-M4  ****************************** -->
237     <family Dfamily="ARM Cortex M4" Dvendor="ARM:82">
238       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0553a/index.html" title="Cortex-M4 Device Generic Users Guide"/>
239       <description>
240 The Cortex-M4 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
241 - simple, easy-to-use programmers model
242 - highly efficient ultra-low power operation
243 - excellent code density
244 - deterministic, high-performance interrupt handling
245 - upward compatibility with the rest of the Cortex-M processor family.
246       </description>
247       <debug svd="Device/ARM/SVD/ARMCM4.svd"/>
248       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
249       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
250       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
251
252       <device Dname="ARMCM4">
253         <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
254         <compile header="Device/ARM/ARMCM4/Include/ARMCM4.h"    define="ARMCM4"/>
255       </device>
256
257       <device Dname="ARMCM4_FP">
258         <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
259         <compile header="Device/ARM/ARMCM4/Include/ARMCM4_FP.h" define="ARMCM4_FP"/>
260       </device>
261     </family>
262
263     <!-- ******************************  Cortex-M7  ****************************** -->
264     <family Dfamily="ARM Cortex M7" Dvendor="ARM:82">
265       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0646b/index.html" title="Cortex-M7 Device Generic Users Guide"/>
266       <description>
267 The Cortex-M7 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
268 - simple, easy-to-use programmers model
269 - highly efficient ultra-low power operation
270 - excellent code density
271 - deterministic, high-performance interrupt handling
272 - upward compatibility with the rest of the Cortex-M processor family.
273       </description>
274       <debug svd="Device/ARM/SVD/ARMCM7.svd"/>
275       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
276       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
277       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
278
279       <device Dname="ARMCM7">
280         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
281         <compile header="Device/ARM/ARMCM7/Include/ARMCM7.h" define="ARMCM7"/>
282       </device>
283
284       <device Dname="ARMCM7_SP">
285         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
286         <compile header="Device/ARM/ARMCM7/Include/ARMCM7_SP.h" define="ARMCM7_SP"/>
287       </device>
288
289       <device Dname="ARMCM7_DP">
290         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
291         <compile header="Device/ARM/ARMCM7/Include/ARMCM7_DP.h" define="ARMCM7_DP"/>
292       </device>
293     </family>
294
295     <!-- ******************************  Cortex-M23  ********************** -->
296     <family Dfamily="ARM Cortex M23" Dvendor="ARM:82">
297       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
298       <description>
299 The ARM Cortex-M23 is based on the ARMv8-M baseline architecture.
300 It is the smallest and most energy efficient ARM processor with ARM TrustZone technology.
301 Cortex-M23 is the ideal processor for constrained embedded applications requiring efficient security.
302       </description>
303       <debug svd="Device/ARM/SVD/ARMCM23.svd"/>
304       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
305       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
306       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
307       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
308       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
309
310       <device Dname="ARMCM23">
311         <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
312         <compile header="Device/ARM/ARMCM23/Include/ARMCM23.h" define="ARMCM23"/>
313       </device>
314
315       <device Dname="ARMCM23_TZ">
316         <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
317         <compile header="Device/ARM/ARMCM23/Include/ARMCM23_TZ.h" define="ARMCM23_TZ"/>
318       </device>
319     </family>
320
321     <!-- ******************************  Cortex-M33  ****************************** -->
322     <family Dfamily="ARM Cortex M33" Dvendor="ARM:82">
323       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
324       <description>
325 The ARM Cortex-M33 is the most configurable of all Cortex-M processors. It is a full featured microcontroller
326 class processor based on the ARMv8-M mainline architecture with ARM TrustZone security.
327       </description>
328       <debug svd="Device/ARM/SVD/ARMCM33.svd"/>
329       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
330       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
331       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
332       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
333       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"          default="1"/-->
334
335       <device Dname="ARMCM33">
336         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
337         <compile header="Device/ARM/ARMCM33/Include/ARMCM33.h" define="ARMCM33"/>
338       </device>
339
340       <device Dname="ARMCM33_TZ">
341         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
342         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_TZ.h" define="ARMCM33_TZ"/>
343       </device>
344
345       <device Dname="ARMCM33_DSP_FP">
346         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
347         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP.h" define="ARMCM33_DSP_FP"/>
348       </device>
349
350       <device Dname="ARMCM33_DSP_FP_TZ">
351         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
352         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP_TZ.h" define="ARMCM33_DSP_FP_TZ"/>
353       </device>
354     </family>
355
356     <!-- ******************************  ARMSC000  ****************************** -->
357     <family Dfamily="ARM SC000" Dvendor="ARM:82">
358       <description>
359 The ARM SC000 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
360 - simple, easy-to-use programmers model
361 - highly efficient ultra-low power operation
362 - excellent code density
363 - deterministic, high-performance interrupt handling
364       </description>
365       <debug svd="Device/ARM/SVD/ARMSC000.svd"/>
366       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
367       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
368       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
369
370       <device Dname="ARMSC000">
371         <processor Dcore="SC000" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
372         <compile header="Device/ARM/ARMSC000/Include/ARMSC000.h" define="ARMSC000"/>
373       </device>
374     </family>
375
376     <!-- ******************************  ARMSC300  ****************************** -->
377     <family Dfamily="ARM SC300" Dvendor="ARM:82">
378       <description>
379 The ARM SC300 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
380 - simple, easy-to-use programmers model
381 - highly efficient ultra-low power operation
382 - excellent code density
383 - deterministic, high-performance interrupt handling
384       </description>
385       <debug svd="Device/ARM/SVD/ARMSC300.svd"/>
386       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
387       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
388       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
389
390       <device Dname="ARMSC300">
391         <processor Dcore="SC300" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
392         <compile header="Device/ARM/ARMSC300/Include/ARMSC300.h" define="ARMSC300"/>
393       </device>
394     </family>
395
396     <!-- ******************************  ARMv8-M Baseline  ********************** -->
397     <family Dfamily="ARMv8-M Baseline" Dvendor="ARM:82">
398       <!--book name="Device/ARM/Documents/ARMv8MBL_dgug.pdf"       title="ARMv8MBL Device Generic Users Guide"/-->
399       <description>
400 ARMv8-M Baseline based device with TrustZone
401       </description>
402       <debug svd="Device/ARM/SVD/ARMv8MBL.svd"/>
403       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
404       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
405       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
406       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
407       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
408
409       <device Dname="ARMv8MBL">
410         <processor Dcore="ARMV8MBL" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
411         <compile header="Device/ARM/ARMv8MBL/Include/ARMv8MBL.h" define="ARMv8MBL"/>
412       </device>
413     </family>
414
415     <!-- ******************************  ARMv8-M Mainline  ****************************** -->
416     <family Dfamily="ARMv8-M Mainline" Dvendor="ARM:82">
417       <!--book name="Device/ARM/Documents/ARMv8MML_dgug.pdf"       title="ARMv8MML Device Generic Users Guide"/-->
418       <description>
419 ARMv8-M Mainline based device with TrustZone
420       </description>
421       <debug svd="Device/ARM/SVD/ARMv8MML.svd"/>
422       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
423       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
424       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
425       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
426       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
427
428       <device Dname="ARMv8MML">
429         <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
430         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML.h" define="ARMv8MML"/>
431       </device>
432
433       <device Dname="ARMv8MML_DSP">
434         <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
435         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP.h" define="ARMv8MML_DSP"/>
436       </device>
437
438       <device Dname="ARMv8MML_SP">
439         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
440         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_SP.h" define="ARMv8MML_SP"/>
441       </device>
442
443       <device Dname="ARMv8MML_DSP_SP">
444         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
445         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_SP.h" define="ARMv8MML_DSP_SP"/>
446       </device>
447
448       <device Dname="ARMv8MML_DP">
449         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
450         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DP.h" define="ARMv8MML_DP"/>
451       </device>
452
453       <device Dname="ARMv8MML_DSP_DP">
454         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
455         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_DP.h" define="ARMv8MML_DSP_DP"/>
456       </device>
457     </family>
458
459   </devices>
460
461
462   <apis>
463     <!-- CMSIS-RTOS API -->
464     <api Cclass="CMSIS" Cgroup="RTOS" Capiversion="1.0.0" exclusive="1">
465       <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
466       <files>
467         <file category="doc" name="CMSIS/Documentation/RTOS/html/index.html"/>
468       </files>
469     </api>
470     <api Cclass="CMSIS" Cgroup="RTOS2" Capiversion="2.1.0" exclusive="1">
471       <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
472       <files>
473         <file category="doc" name="CMSIS/Documentation/RTOS2/html/index.html"/>
474         <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
475       </files>
476     </api>
477     <api Cclass="CMSIS Driver" Cgroup="USART" Capiversion="2.2.0" exclusive="0">
478       <description>USART Driver API for Cortex-M</description>
479       <files>
480         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usart__interface__gr.html" />
481         <file category="header" name="CMSIS/Driver/Include/Driver_USART.h" />
482       </files>
483     </api>
484     <api Cclass="CMSIS Driver" Cgroup="SPI" Capiversion="2.1.0" exclusive="0">
485       <description>SPI Driver API for Cortex-M</description>
486       <files>
487         <file category="doc" name="CMSIS/Documentation/Driver/html/group__spi__interface__gr.html" />
488         <file category="header" name="CMSIS/Driver/Include/Driver_SPI.h" />
489       </files>
490     </api>
491     <api Cclass="CMSIS Driver" Cgroup="SAI" Capiversion="1.0.0" exclusive="0">
492       <description>SAI Driver API for Cortex-M</description>
493       <files>
494         <file category="doc" name="CMSIS/Documentation/Driver/html/group__sai__interface__gr.html"/>
495         <file category="header" name="CMSIS/Driver/Include/Driver_SAI.h" />
496       </files>
497     </api>
498     <api Cclass="CMSIS Driver" Cgroup="I2C" Capiversion="2.2.0" exclusive="0">
499       <description>I2C Driver API for Cortex-M</description>
500       <files>
501         <file category="doc" name="CMSIS/Documentation/Driver/html/group__i2c__interface__gr.html"/>
502         <file category="header" name="CMSIS/Driver/Include/Driver_I2C.h" />
503       </files>
504     </api>
505     <api Cclass="CMSIS Driver" Cgroup="CAN" Capiversion="1.0.0" exclusive="0">
506       <description>CAN Driver API for Cortex-M</description>
507       <files>
508         <file category="doc" name="CMSIS/Documentation/Driver/html/group__can__interface__gr.html"/>
509         <file category="header" name="CMSIS/Driver/Include/Driver_CAN.h" />
510       </files>
511     </api>
512     <api Cclass="CMSIS Driver" Cgroup="Flash" Capiversion="2.0.0" exclusive="0">
513       <description>Flash Driver API for Cortex-M</description>
514       <files>
515         <file category="doc" name="CMSIS/Documentation/Driver/html/group__flash__interface__gr.html" />
516         <file category="header" name="CMSIS/Driver/Include/Driver_Flash.h" />
517       </files>
518     </api>
519     <api Cclass="CMSIS Driver" Cgroup="MCI" Capiversion="2.2.0" exclusive="0">
520       <description>MCI Driver API for Cortex-M</description>
521       <files>
522         <file category="doc" name="CMSIS/Documentation/Driver/html/group__mci__interface__gr.html" />
523         <file category="header" name="CMSIS/Driver/Include/Driver_MCI.h" />
524       </files>
525     </api>
526     <api Cclass="CMSIS Driver" Cgroup="NAND" Capiversion="2.1.0" exclusive="0">
527       <description>NAND Flash Driver API for Cortex-M</description>
528       <files>
529         <file category="doc" name="CMSIS/Documentation/Driver/html/group__nand__interface__gr.html" />
530         <file category="header" name="CMSIS/Driver/Include/Driver_NAND.h" />
531       </files>
532     </api>
533     <api Cclass="CMSIS Driver" Cgroup="Ethernet" Capiversion="2.1.0" exclusive="0">
534       <description>Ethernet MAC and PHY Driver API for Cortex-M</description>
535       <files>
536         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__interface__gr.html" />
537         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
538         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
539       </files>
540     </api>
541     <api Cclass="CMSIS Driver" Cgroup="Ethernet MAC" Capiversion="2.1.0" exclusive="0">
542       <description>Ethernet MAC Driver API for Cortex-M</description>
543       <files>
544         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__mac__interface__gr.html" />
545         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
546       </files>
547     </api>
548     <api Cclass="CMSIS Driver" Cgroup="Ethernet PHY" Capiversion="2.0.0" exclusive="0">
549       <description>Ethernet PHY Driver API for Cortex-M</description>
550       <files>
551         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__phy__interface__gr.html" />
552         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
553       </files>
554     </api>
555     <api Cclass="CMSIS Driver" Cgroup="USB Device" Capiversion="2.1.0" exclusive="0">
556       <description>USB Device Driver API for Cortex-M</description>
557       <files>
558         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbd__interface__gr.html" />
559         <file category="header" name="CMSIS/Driver/Include/Driver_USBD.h" />
560       </files>
561     </api>
562     <api Cclass="CMSIS Driver" Cgroup="USB Host" Capiversion="2.1.0" exclusive="0">
563       <description>USB Host Driver API for Cortex-M</description>
564       <files>
565         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbh__interface__gr.html" />
566         <file category="header" name="CMSIS/Driver/Include/Driver_USBH.h" />
567       </files>
568     </api>
569   </apis>
570
571   <!-- conditions are dependency rules that can apply to a component or an individual file -->
572   <conditions>
573     <!-- compiler -->
574     <condition id="ARMCC">
575       <require Tcompiler="ARMCC"/>
576     </condition>
577     <condition id="GCC">
578       <require Tcompiler="GCC"/>
579     </condition>
580     <condition id="IAR">
581       <require Tcompiler="IAR"/>
582     </condition>
583     <condition id="ARMCC GCC">
584       <accept Tcompiler="ARMCC"/>
585       <accept Tcompiler="GCC"/>
586     </condition>
587     <condition id="ARMCC GCC IAR">
588       <accept Tcompiler="ARMCC"/>
589       <accept Tcompiler="GCC"/>
590       <accept Tcompiler="IAR"/>
591     </condition>
592
593     <!-- ARM architecture -->
594     <condition id="ARMv6-M Device">
595       <description>ARMv6-M architecture based device</description>
596       <accept Dcore="Cortex-M0"/>
597       <accept Dcore="Cortex-M0+"/>
598       <accept Dcore="SC000"/>
599     </condition>
600     <condition id="ARMv7-M Device">
601       <description>ARMv7-M architecture based device</description>
602       <accept Dcore="Cortex-M3"/>
603       <accept Dcore="Cortex-M4"/>
604       <accept Dcore="Cortex-M7"/>
605       <accept Dcore="SC300"/>
606     </condition>
607     <condition id="ARMv8-M Device">
608       <description>ARMv8-M architecture based device</description>
609       <accept Dcore="ARMV8MBL"/>
610       <accept Dcore="ARMV8MML"/>
611       <accept Dcore="Cortex-M23"/>
612       <accept Dcore="Cortex-M33"/>
613     </condition>
614     <condition id="ARMv8-M TZ Device">
615       <description>ARMv8-M architecture based device with TrustZone</description>
616       <require condition="ARMv8-M Device"/>
617       <require Dtz="TZ"/>
618     </condition>
619     <condition id="ARMv6_7-M Device">
620       <description>ARMv6_7-M architecture based device</description>
621       <accept condition="ARMv6-M Device"/>
622       <accept condition="ARMv7-M Device"/>
623     </condition>
624     <condition id="ARMv6_7_8-M Device">
625       <description>ARMv6_7_8-M architecture based device</description>
626       <accept condition="ARMv6-M Device"/>
627       <accept condition="ARMv7-M Device"/>
628       <accept condition="ARMv8-M Device"/>
629     </condition>
630
631     <!-- ARM core -->
632     <condition id="CM0">
633       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device</description>
634       <accept Dcore="Cortex-M0"/>
635       <accept Dcore="Cortex-M0+"/>
636       <accept Dcore="SC000"/>
637     </condition>
638     <condition id="CM3">
639       <description>Cortex-M3 or SC300 processor based device</description>
640       <accept Dcore="Cortex-M3"/>
641       <accept Dcore="SC300"/>
642     </condition>
643     <condition id="CM4">
644       <description>Cortex-M4 processor based device</description>
645       <require Dcore="Cortex-M4" Dfpu="NO_FPU"/>
646     </condition>
647     <condition id="CM4_FP">
648       <description>Cortex-M4 processor based device using Floating Point Unit</description>
649       <require Dcore="Cortex-M4" Dfpu="FPU"/>
650     </condition>
651     <condition id="CM7">
652       <description>Cortex-M7 processor based device</description>
653       <require Dcore="Cortex-M7" Dfpu="NO_FPU"/>
654     </condition>
655     <condition id="CM7_FP">
656       <description>Cortex-M7 processor based device using Floating Point Unit</description>
657       <accept Dcore="Cortex-M7" Dfpu="SP_FPU"/>
658       <accept Dcore="Cortex-M7" Dfpu="DP_FPU"/>
659     </condition>
660     <condition id="CM7_SP">
661       <description>Cortex-M7 processor based device using Floating Point Unit (SP)</description>
662       <require Dcore="Cortex-M7" Dfpu="SP_FPU"/>
663     </condition>
664     <condition id="CM7_DP">
665       <description>Cortex-M7 processor based device using Floating Point Unit (DP)</description>
666       <require Dcore="Cortex-M7" Dfpu="DP_FPU"/>
667     </condition>
668     <condition id="CM23">
669       <description>Cortex-M23 processor based device</description>
670       <require Dcore="Cortex-M23"/>
671     </condition>
672     <condition id="CM33">
673       <description>Cortex-M33 processor based device</description>
674       <require Dcore="Cortex-M33" Dfpu="NO_FPU"/>
675     </condition>
676     <condition id="CM33_DSP">
677       <description>Cortex-M33 processor based device with DSP extension</description>
678       <require Dcore="Cortex-M33" Dfpu="NO_FPU" Ddsp="DSP"/>
679     </condition>
680     <condition id="CM33_FP">
681       <description>Cortex-M33 processor based device using Floating Point Unit</description>
682       <require Dcore="Cortex-M33" Dfpu="SP_FPU"/>
683     </condition>
684     <condition id="CM33_SP">
685       <description>Cortex-M33 processor based device using Floating Point Unit (SP)</description>
686       <require Dcore="Cortex-M33" Dfpu="SP_FPU" Ddsp="NO_DSP"/>
687     </condition>
688     <condition id="CM33_DSP_SP">
689       <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP)</description>
690       <require Dcore="Cortex-M33" Dfpu="SP_FPU" Ddsp="DSP"/>
691     </condition>
692     <condition id="ARMv8MBL">
693       <description>ARMv8-M Baseline processor based device</description>
694       <require Dcore="ARMV8MBL"/>
695     </condition>
696     <condition id="ARMv8MML">
697       <description>ARMv8-M Mainline processor based device</description>
698       <require Dcore="ARMV8MML" Dfpu="NO_FPU"/>
699     </condition>
700     <condition id="ARMv8MML_DSP">
701       <description>ARMv8-M Mainline processor based device with DSP extension</description>
702       <require Dcore="ARMV8MML" Dfpu="NO_FPU" Ddsp="DSP"/>
703     </condition>
704     <condition id="ARMv8MML_FP">
705       <description>ARMv8-M Mainline processor based device using Floating Point Unit</description>
706       <accept Dcore="ARMV8MML" Dfpu="SP_FPU"/>
707       <accept Dcore="ARMV8MML" Dfpu="DP_FPU"/>
708     </condition>
709     <condition id="ARMv8MML_SP">
710       <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP)</description>
711       <require Dcore="ARMV8MML" Dfpu="SP_FPU"/>
712     </condition>
713     <condition id="ARMv8MML_DSP_SP">
714       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP)</description>
715       <require Dcore="ARMV8MML" Dfpu="SP_FPU" Ddsp="DSP"/>
716     </condition>
717     <condition id="ARMv8MML_DP">
718       <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP)</description>
719       <require Dcore="ARMV8MML" Dfpu="DP_FPU"/>
720     </condition>
721     <condition id="ARMv8MML_DSP_DP">
722       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP)</description>
723       <require Dcore="ARMV8MML" Dfpu="DP_FPU" Ddsp="DSP"/>
724     </condition>
725
726     <!-- ARMCC compiler -->
727     <condition id="CM0_ARMCC">
728       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the ARM Compiler</description>
729       <require condition="CM0"/>
730       <require Tcompiler="ARMCC"/>
731     </condition>
732     <condition id="CM0_LE_ARMCC">
733       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the ARM Compiler</description>
734       <require condition="CM0_ARMCC"/>
735       <require Dendian="Little-endian"/>
736     </condition>
737     <condition id="CM0_BE_ARMCC">
738       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the ARM Compiler</description>
739       <require condition="CM0_ARMCC"/>
740       <require Dendian="Big-endian"/>
741     </condition>
742
743     <condition id="CM3_ARMCC">
744       <description>Cortex-M3 or SC300 processor based device for the ARM Compiler</description>
745       <require condition="CM3"/>
746       <require Tcompiler="ARMCC"/>
747     </condition>
748     <condition id="CM3_LE_ARMCC">
749       <description>Cortex-M3 or SC300 processor based device in little endian mode for the ARM Compiler</description>
750       <require condition="CM3_ARMCC"/>
751       <require Dendian="Little-endian"/>
752     </condition>
753     <condition id="CM3_BE_ARMCC">
754       <description>Cortex-M3 or SC300 processor based device in big endian mode for the ARM Compiler</description>
755       <require condition="CM3_ARMCC"/>
756       <require Dendian="Big-endian"/>
757     </condition>
758
759     <condition id="CM4_ARMCC">
760       <description>Cortex-M4 processor based device for the ARM Compiler</description>
761       <require condition="CM4"/>
762       <require Tcompiler="ARMCC"/>
763     </condition>
764     <condition id="CM4_LE_ARMCC">
765       <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler</description>
766       <require condition="CM4_ARMCC"/>
767       <require Dendian="Little-endian"/>
768     </condition>
769     <condition id="CM4_BE_ARMCC">
770       <description>Cortex-M4 processor based device in big endian mode for the ARM Compiler</description>
771       <require condition="CM4_ARMCC"/>
772       <require Dendian="Big-endian"/>
773     </condition>
774
775     <condition id="CM4_FP_ARMCC">
776       <description>Cortex-M4 processor based device using Floating Point Unit for the ARM Compiler</description>
777       <require condition="CM4_FP"/>
778       <require Tcompiler="ARMCC"/>
779     </condition>
780     <condition id="CM4_FP_LE_ARMCC">
781       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
782       <require condition="CM4_FP_ARMCC"/>
783       <require Dendian="Little-endian"/>
784     </condition>
785     <condition id="CM4_FP_BE_ARMCC">
786       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
787       <require condition="CM4_FP_ARMCC"/>
788       <require Dendian="Big-endian"/>
789     </condition>
790
791     <!-- XMC 4000 Series devices from Infineon require a special library -->
792     <condition id="CM4_LE_ARMCC_STD">
793       <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler without Infineon devices</description>
794       <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
795       <deny Dvendor="Infineon:7" Dname="XMC4*"/>
796       <require Tcompiler="ARMCC"/>
797     </condition>
798     <condition id="CM4_LE_ARMCC_IFX">
799       <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler and Infineon devices</description>
800       <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
801       <require Tcompiler="ARMCC"/>
802     </condition>
803     <condition id="CM4_FP_LE_ARMCC_STD">
804       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler without Infineon devices</description>
805       <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
806       <deny Dvendor="Infineon:7" Dname="XMC4*"/>
807       <require Tcompiler="ARMCC"/>
808     </condition>
809     <condition id="CM4_FP_LE_ARMCC_IFX">
810       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler and Infineon devices</description>
811       <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
812       <require Tcompiler="ARMCC"/>
813     </condition>
814
815     <condition id="CM7_ARMCC">
816       <description>Cortex-M7 processor based device for the ARM Compiler</description>
817       <require condition="CM7"/>
818       <require Tcompiler="ARMCC"/>
819     </condition>
820     <condition id="CM7_LE_ARMCC">
821       <description>Cortex-M7 processor based device in little endian mode for the ARM Compiler</description>
822       <require condition="CM7_ARMCC"/>
823       <require Dendian="Little-endian"/>
824     </condition>
825     <condition id="CM7_BE_ARMCC">
826       <description>Cortex-M7 processor based device in big endian mode for the ARM Compiler</description>
827       <require condition="CM7_ARMCC"/>
828       <require Dendian="Big-endian"/>
829     </condition>
830
831     <condition id="CM7_FP_ARMCC">
832       <description>Cortex-M7 processor based device using Floating Point Unit for the ARM Compiler</description>
833       <require condition="CM7_FP"/>
834       <require Tcompiler="ARMCC"/>
835     </condition>
836     <condition id="CM7_FP_LE_ARMCC">
837       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
838       <require condition="CM7_FP_ARMCC"/>
839       <require Dendian="Little-endian"/>
840     </condition>
841     <condition id="CM7_FP_BE_ARMCC">
842       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
843       <require condition="CM7_FP_ARMCC"/>
844       <require Dendian="Big-endian"/>
845     </condition>
846
847     <condition id="CM7_SP_ARMCC">
848       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the ARM Compiler</description>
849       <require condition="CM7_SP"/>
850       <require Tcompiler="ARMCC"/>
851     </condition>
852     <condition id="CM7_SP_LE_ARMCC">
853       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
854       <require condition="CM7_SP_ARMCC"/>
855       <require Dendian="Little-endian"/>
856     </condition>
857     <condition id="CM7_SP_BE_ARMCC">
858       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
859       <require condition="CM7_SP_ARMCC"/>
860       <require Dendian="Big-endian"/>
861     </condition>
862
863     <condition id="CM7_DP_ARMCC">
864       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the ARM Compiler</description>
865       <require condition="CM7_DP"/>
866       <require Tcompiler="ARMCC"/>
867     </condition>
868     <condition id="CM7_DP_LE_ARMCC">
869       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the ARM Compiler</description>
870       <require condition="CM7_DP_ARMCC"/>
871       <require Dendian="Little-endian"/>
872     </condition>
873     <condition id="CM7_DP_BE_ARMCC">
874       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the ARM Compiler</description>
875       <require condition="CM7_DP_ARMCC"/>
876       <require Dendian="Big-endian"/>
877     </condition>
878
879     <condition id="CM23_ARMCC">
880       <description>Cortex-M23 processor based device for the ARM Compiler</description>
881       <require condition="CM23"/>
882       <require Tcompiler="ARMCC"/>
883     </condition>
884     <condition id="CM23_LE_ARMCC">
885       <description>Cortex-M23 processor based device in little endian mode for the ARM Compiler</description>
886       <require condition="CM23_ARMCC"/>
887       <require Dendian="Little-endian"/>
888     </condition>
889     <condition id="CM23_BE_ARMCC">
890       <description>Cortex-M23 processor based device in big endian mode for the ARM Compiler</description>
891       <require condition="CM23_ARMCC"/>
892       <require Dendian="Big-endian"/>
893     </condition>
894
895     <condition id="CM33_ARMCC">
896       <description>Cortex-M33 processor based device for the ARM Compiler</description>
897       <require condition="CM33"/>
898       <require Tcompiler="ARMCC"/>
899     </condition>
900     <condition id="CM33_LE_ARMCC">
901       <description>Cortex-M33 processor based device in little endian mode for the ARM Compiler</description>
902       <require condition="CM33_ARMCC"/>
903       <require Dendian="Little-endian"/>
904     </condition>
905     <condition id="CM33_BE_ARMCC">
906       <description>Cortex-M33 processor based device in big endian mode for the ARM Compiler</description>
907       <require condition="CM33_ARMCC"/>
908       <require Dendian="Big-endian"/>
909     </condition>
910
911     <condition id="CM33_DSP_ARMCC">
912       <description>Cortex-M33 processor based device with DSP extension for the ARM Compiler</description>
913       <require condition="CM33_DSP"/>
914       <require Tcompiler="ARMCC"/>
915     </condition>
916     <condition id="CM33_DSP_LE_ARMCC">
917       <description>Cortex-M33 processor based device with DSP extension in little endian mode for the ARM Compiler</description>
918       <require condition="CM33_DSP_ARMCC"/>
919       <require Dendian="Little-endian"/>
920     </condition>
921     <condition id="CM33_DSP_BE_ARMCC">
922       <description>Cortex-M33 processor based device with DSP extension in big endian mode for the ARM Compiler</description>
923       <require condition="CM33_DSP_ARMCC"/>
924       <require Dendian="Big-endian"/>
925     </condition>
926
927     <condition id="CM33_FP_ARMCC">
928       <description>Cortex-M33 processor based device using Floating Point Unit for the ARM Compiler</description>
929       <require condition="CM33_FP"/>
930       <require Tcompiler="ARMCC"/>
931     </condition>
932     <condition id="CM33_FP_LE_ARMCC">
933       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
934       <require condition="CM33_FP_ARMCC"/>
935       <require Dendian="Little-endian"/>
936     </condition>
937     <condition id="CM33_FP_BE_ARMCC">
938       <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
939       <require condition="CM33_FP_ARMCC"/>
940       <require Dendian="Big-endian"/>
941     </condition>
942
943     <condition id="CM33_SP_ARMCC">
944       <description>Cortex-M33 processor based device using Floating Point Unit (SP) for the ARM Compiler</description>
945       <require condition="CM33_SP"/>
946       <require Tcompiler="ARMCC"/>
947     </condition>
948     <condition id="CM33_SP_LE_ARMCC">
949       <description>Cortex-M33 processor based device using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
950       <require condition="CM33_SP_ARMCC"/>
951       <require Dendian="Little-endian"/>
952     </condition>
953     <condition id="CM33_SP_BE_ARMCC">
954       <description>Cortex-M33 processor based device using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
955       <require condition="CM33_SP_ARMCC"/>
956       <require Dendian="Big-endian"/>
957     </condition>
958
959     <condition id="CM33_DSP_SP_ARMCC">
960       <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) for the ARM Compiler</description>
961       <require condition="CM33_DSP_SP"/>
962       <require Tcompiler="ARMCC"/>
963     </condition>
964     <condition id="CM33_DSP_SP_LE_ARMCC">
965       <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
966       <require condition="CM33_DSP_SP_ARMCC"/>
967       <require Dendian="Little-endian"/>
968     </condition>
969     <condition id="CM33_DSP_SP_BE_ARMCC">
970       <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
971       <require condition="CM33_DSP_SP_ARMCC"/>
972       <require Dendian="Big-endian"/>
973     </condition>
974
975     <condition id="ARMv8MBL_ARMCC">
976       <description>ARMv8-M Baseline processor based device for the ARM Compiler</description>
977       <require condition="ARMv8MBL"/>
978       <require Tcompiler="ARMCC"/>
979     </condition>
980     <condition id="ARMv8MBL_LE_ARMCC">
981       <description>ARMv8-M Baseline processor based device in little endian mode for the ARM Compiler</description>
982       <require condition="ARMv8MBL_ARMCC"/>
983       <require Dendian="Little-endian"/>
984     </condition>
985     <condition id="ARMv8MBL_BE_ARMCC">
986       <description>ARMv8-M Baseline processor based device in big endian mode for the ARM Compiler</description>
987       <require condition="ARMv8MBL_ARMCC"/>
988       <require Dendian="Big-endian"/>
989     </condition>
990
991     <condition id="ARMv8MML_ARMCC">
992       <description>ARMv8-M Mainline processor based device for the ARM Compiler</description>
993       <require condition="ARMv8MML"/>
994       <require Tcompiler="ARMCC"/>
995     </condition>
996     <condition id="ARMv8MML_LE_ARMCC">
997       <description>ARMv8-M Mainline processor based device in little endian mode for the ARM Compiler</description>
998       <require condition="ARMv8MML_ARMCC"/>
999       <require Dendian="Little-endian"/>
1000     </condition>
1001     <condition id="ARMv8MML_BE_ARMCC">
1002       <description>ARMv8-M Mainline processor based device in big endian mode for the ARM Compiler</description>
1003       <require condition="ARMv8MML_ARMCC"/>
1004       <require Dendian="Big-endian"/>
1005     </condition>
1006
1007     <condition id="ARMv8MML_DSP_ARMCC">
1008       <description>ARMv8-M Mainline processor based device with DSP extension for the ARM Compiler</description>
1009       <require condition="ARMv8MML_DSP"/>
1010       <require Tcompiler="ARMCC"/>
1011     </condition>
1012     <condition id="ARMv8MML_DSP_LE_ARMCC">
1013       <description>ARMv8-M Mainline processor based device with DSP extension in little endian mode for the ARM Compiler</description>
1014       <require condition="ARMv8MML_DSP_ARMCC"/>
1015       <require Dendian="Little-endian"/>
1016     </condition>
1017     <condition id="ARMv8MML_DSP_BE_ARMCC">
1018       <description>ARMv8-M Mainline processor based device with DSP extension in big endian mode for the ARM Compiler</description>
1019       <require condition="ARMv8MML_DSP_ARMCC"/>
1020       <require Dendian="Big-endian"/>
1021     </condition>
1022
1023     <condition id="ARMv8MML_FP_ARMCC">
1024       <description>ARMv8-M Mainline processor based device using Floating Point Unit for the ARM Compiler</description>
1025       <require condition="ARMv8MML_FP"/>
1026       <require Tcompiler="ARMCC"/>
1027     </condition>
1028     <condition id="ARMv8MML_FP_LE_ARMCC">
1029       <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
1030       <require condition="ARMv8MML_FP_ARMCC"/>
1031       <require Dendian="Little-endian"/>
1032     </condition>
1033     <condition id="ARMv8MML_FP_BE_ARMCC">
1034       <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
1035       <require condition="ARMv8MML_FP_ARMCC"/>
1036       <require Dendian="Big-endian"/>
1037     </condition>
1038
1039     <condition id="ARMv8MML_SP_ARMCC">
1040       <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) for the ARM Compiler</description>
1041       <require condition="ARMv8MML_SP"/>
1042       <require Tcompiler="ARMCC"/>
1043     </condition>
1044     <condition id="ARMv8MML_SP_LE_ARMCC">
1045       <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
1046       <require condition="ARMv8MML_SP_ARMCC"/>
1047       <require Dendian="Little-endian"/>
1048     </condition>
1049     <condition id="ARMv8MML_SP_BE_ARMCC">
1050       <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
1051       <require condition="ARMv8MML_SP_ARMCC"/>
1052       <require Dendian="Big-endian"/>
1053     </condition>
1054
1055     <condition id="ARMv8MML_DSP_SP_ARMCC">
1056       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) for the ARM Compiler</description>
1057       <require condition="ARMv8MML_DSP_SP"/>
1058       <require Tcompiler="ARMCC"/>
1059     </condition>
1060     <condition id="ARMv8MML_DSP_SP_LE_ARMCC">
1061       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
1062       <require condition="ARMv8MML_DSP_SP_ARMCC"/>
1063       <require Dendian="Little-endian"/>
1064     </condition>
1065     <condition id="ARMv8MML_DSP_SP_BE_ARMCC">
1066       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
1067       <require condition="ARMv8MML_DSP_SP_ARMCC"/>
1068       <require Dendian="Big-endian"/>
1069     </condition>
1070
1071     <condition id="ARMv8MML_DP_ARMCC">
1072       <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) for the ARM Compiler</description>
1073       <require condition="ARMv8MML_DP"/>
1074       <require Tcompiler="ARMCC"/>
1075     </condition>
1076     <condition id="ARMv8MML_DP_LE_ARMCC">
1077       <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) in little endian mode for the ARM Compiler</description>
1078       <require condition="ARMv8MML_DP_ARMCC"/>
1079       <require Dendian="Little-endian"/>
1080     </condition>
1081     <condition id="ARMv8MML_DP_BE_ARMCC">
1082       <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) in big endian mode for the ARM Compiler</description>
1083       <require condition="ARMv8MML_DP_ARMCC"/>
1084       <require Dendian="Big-endian"/>
1085     </condition>
1086
1087     <condition id="ARMv8MML_DSP_DP_ARMCC">
1088       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) for the ARM Compiler</description>
1089       <require condition="ARMv8MML_DSP_DP"/>
1090       <require Tcompiler="ARMCC"/>
1091     </condition>
1092     <condition id="ARMv8MML_DSP_DP_LE_ARMCC">
1093       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) in little endian mode for the ARM Compiler</description>
1094       <require condition="ARMv8MML_DSP_DP_ARMCC"/>
1095       <require Dendian="Little-endian"/>
1096     </condition>
1097     <condition id="ARMv8MML_DSP_DP_BE_ARMCC">
1098       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) in big endian mode for the ARM Compiler</description>
1099       <require condition="ARMv8MML_DSP_DP_ARMCC"/>
1100       <require Dendian="Big-endian"/>
1101     </condition>
1102
1103     <!-- GCC compiler -->
1104     <condition id="CM0_GCC">
1105       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the GCC Compiler</description>
1106       <require condition="CM0"/>
1107       <require Tcompiler="GCC"/>
1108     </condition>
1109     <condition id="CM0_LE_GCC">
1110       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the GCC Compiler</description>
1111       <require condition="CM0_GCC"/>
1112       <require Dendian="Little-endian"/>
1113     </condition>
1114     <condition id="CM0_BE_GCC">
1115       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the GCC Compiler</description>
1116       <require condition="CM0_GCC"/>
1117       <require Dendian="Big-endian"/>
1118     </condition>
1119
1120     <condition id="CM3_GCC">
1121       <description>Cortex-M3 or SC300 processor based device for the GCC Compiler</description>
1122       <require condition="CM3"/>
1123       <require Tcompiler="GCC"/>
1124     </condition>
1125     <condition id="CM3_LE_GCC">
1126       <description>Cortex-M3 or SC300 processor based device in little endian mode for the GCC Compiler</description>
1127       <require condition="CM3_GCC"/>
1128       <require Dendian="Little-endian"/>
1129     </condition>
1130     <condition id="CM3_BE_GCC">
1131       <description>Cortex-M3 or SC300 processor based device in big endian mode for the GCC Compiler</description>
1132       <require condition="CM3_GCC"/>
1133       <require Dendian="Big-endian"/>
1134     </condition>
1135
1136     <condition id="CM4_GCC">
1137       <description>Cortex-M4 processor based device for the GCC Compiler</description>
1138       <require condition="CM4"/>
1139       <require Tcompiler="GCC"/>
1140     </condition>
1141     <condition id="CM4_LE_GCC">
1142       <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler</description>
1143       <require condition="CM4_GCC"/>
1144       <require Dendian="Little-endian"/>
1145     </condition>
1146     <condition id="CM4_BE_GCC">
1147       <description>Cortex-M4 processor based device in big endian mode for the GCC Compiler</description>
1148       <require condition="CM4_GCC"/>
1149       <require Dendian="Big-endian"/>
1150     </condition>
1151
1152     <condition id="CM4_FP_GCC">
1153       <description>Cortex-M4 processor based device using Floating Point Unit for the GCC Compiler</description>
1154       <require condition="CM4_FP"/>
1155       <require Tcompiler="GCC"/>
1156     </condition>
1157     <condition id="CM4_FP_LE_GCC">
1158       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1159       <require condition="CM4_FP_GCC"/>
1160       <require Dendian="Little-endian"/>
1161     </condition>
1162     <condition id="CM4_FP_BE_GCC">
1163       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1164       <require condition="CM4_FP_GCC"/>
1165       <require Dendian="Big-endian"/>
1166     </condition>
1167
1168     <!-- XMC 4000 Series devices from Infineon require a special library -->
1169     <condition id="CM4_LE_GCC_STD">
1170       <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler without Infineon devices</description>
1171       <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
1172       <deny Dvendor="Infineon:7" Dname="XMC4*"/>
1173       <require Tcompiler="GCC"/>
1174     </condition>
1175     <condition id="CM4_LE_GCC_IFX">
1176       <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler and Infineon devices</description>
1177       <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
1178       <require Tcompiler="GCC"/>
1179     </condition>
1180     <condition id="CM4_FP_LE_GCC_STD">
1181       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler without Infineon devices</description>
1182       <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
1183       <deny Dvendor="Infineon:7" Dname="XMC4*"/>
1184       <require Tcompiler="GCC"/>
1185     </condition>
1186     <condition id="CM4_FP_LE_GCC_IFX">
1187       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler and Infineon devices</description>
1188       <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
1189       <require Tcompiler="GCC"/>
1190     </condition>
1191
1192     <condition id="CM7_GCC">
1193       <description>Cortex-M7 processor based device for the GCC Compiler</description>
1194       <require condition="CM7"/>
1195       <require Tcompiler="GCC"/>
1196     </condition>
1197     <condition id="CM7_LE_GCC">
1198       <description>Cortex-M7 processor based device in little endian mode for the GCC Compiler</description>
1199       <require condition="CM7_GCC"/>
1200       <require Dendian="Little-endian"/>
1201     </condition>
1202     <condition id="CM7_BE_GCC">
1203       <description>Cortex-M7 processor based device in big endian mode for the GCC Compiler</description>
1204       <require condition="CM7_GCC"/>
1205       <require Dendian="Big-endian"/>
1206     </condition>
1207
1208     <condition id="CM7_FP_GCC">
1209       <description>Cortex-M7 processor based device using Floating Point Unit for the GCC Compiler</description>
1210       <require condition="CM7_FP"/>
1211       <require Tcompiler="GCC"/>
1212     </condition>
1213     <condition id="CM7_FP_LE_GCC">
1214       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1215       <require condition="CM7_FP_GCC"/>
1216       <require Dendian="Little-endian"/>
1217     </condition>
1218     <condition id="CM7_FP_BE_GCC">
1219       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1220       <require condition="CM7_FP_GCC"/>
1221       <require Dendian="Big-endian"/>
1222     </condition>
1223
1224     <condition id="CM7_SP_GCC">
1225       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
1226       <require condition="CM7_SP"/>
1227       <require Tcompiler="GCC"/>
1228     </condition>
1229     <condition id="CM7_SP_LE_GCC">
1230       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
1231       <require condition="CM7_SP_GCC"/>
1232       <require Dendian="Little-endian"/>
1233     </condition>
1234     <condition id="CM7_SP_BE_GCC">
1235       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
1236       <require condition="CM7_SP_GCC"/>
1237       <require Dendian="Big-endian"/>
1238     </condition>
1239
1240     <condition id="CM7_DP_GCC">
1241       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the GCC Compiler</description>
1242       <require condition="CM7_DP"/>
1243       <require Tcompiler="GCC"/>
1244     </condition>
1245     <condition id="CM7_DP_LE_GCC">
1246       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
1247       <require condition="CM7_DP_GCC"/>
1248       <require Dendian="Little-endian"/>
1249     </condition>
1250     <condition id="CM7_DP_BE_GCC">
1251       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
1252       <require condition="CM7_DP_GCC"/>
1253       <require Dendian="Big-endian"/>
1254     </condition>
1255
1256     <condition id="CM23_GCC">
1257       <description>Cortex-M23 processor based device for the GCC Compiler</description>
1258       <require condition="CM23"/>
1259       <require Tcompiler="GCC"/>
1260     </condition>
1261     <condition id="CM23_LE_GCC">
1262       <description>Cortex-M23 processor based device in little endian mode for the GCC Compiler</description>
1263       <require condition="CM23_GCC"/>
1264       <require Dendian="Little-endian"/>
1265     </condition>
1266     <condition id="CM23_BE_GCC">
1267       <description>Cortex-M23 processor based device in big endian mode for the GCC Compiler</description>
1268       <require condition="CM23_GCC"/>
1269       <require Dendian="Big-endian"/>
1270     </condition>
1271
1272     <condition id="CM33_GCC">
1273       <description>Cortex-M33 processor based device for the GCC Compiler</description>
1274       <require condition="CM33"/>
1275       <require Tcompiler="GCC"/>
1276     </condition>
1277     <condition id="CM33_LE_GCC">
1278       <description>Cortex-M33 processor based device in little endian mode for the GCC Compiler</description>
1279       <require condition="CM33_GCC"/>
1280       <require Dendian="Little-endian"/>
1281     </condition>
1282     <condition id="CM33_BE_GCC">
1283       <description>Cortex-M33 processor based device in big endian mode for the GCC Compiler</description>
1284       <require condition="CM33_GCC"/>
1285       <require Dendian="Big-endian"/>
1286     </condition>
1287
1288     <condition id="CM33_DSP_GCC">
1289       <description>Cortex-M33 processor based device with DSP extension for the GCC Compiler</description>
1290       <require condition="CM33_DSP"/>
1291       <require Tcompiler="GCC"/>
1292     </condition>
1293     <condition id="CM33_DSP_LE_GCC">
1294       <description>Cortex-M33 processor based device with DSP extension in little endian mode for the GCC Compiler</description>
1295       <require condition="CM33_DSP_GCC"/>
1296       <require Dendian="Little-endian"/>
1297     </condition>
1298     <condition id="CM33_DSP_BE_GCC">
1299       <description>Cortex-M33 processor based device with DSP extension in big endian mode for the GCC Compiler</description>
1300       <require condition="CM33_DSP_GCC"/>
1301       <require Dendian="Big-endian"/>
1302     </condition>
1303
1304     <condition id="CM33_FP_GCC">
1305       <description>Cortex-M33 processor based device using Floating Point Unit for the GCC Compiler</description>
1306       <require condition="CM33_FP"/>
1307       <require Tcompiler="GCC"/>
1308     </condition>
1309     <condition id="CM33_FP_LE_GCC">
1310       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1311       <require condition="CM33_FP_GCC"/>
1312       <require Dendian="Little-endian"/>
1313     </condition>
1314     <condition id="CM33_FP_BE_GCC">
1315       <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1316       <require condition="CM33_FP_GCC"/>
1317       <require Dendian="Big-endian"/>
1318     </condition>
1319
1320     <condition id="CM33_SP_GCC">
1321       <description>Cortex-M33 processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
1322       <require condition="CM33_SP"/>
1323       <require Tcompiler="GCC"/>
1324     </condition>
1325     <condition id="CM33_SP_LE_GCC">
1326       <description>Cortex-M33 processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
1327       <require condition="CM33_SP_GCC"/>
1328       <require Dendian="Little-endian"/>
1329     </condition>
1330     <condition id="CM33_SP_BE_GCC">
1331       <description>Cortex-M33 processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
1332       <require condition="CM33_SP_GCC"/>
1333       <require Dendian="Big-endian"/>
1334     </condition>
1335
1336     <condition id="CM33_DSP_SP_GCC">
1337       <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) for the GCC Compiler</description>
1338       <require condition="CM33_DSP_SP"/>
1339       <require Tcompiler="GCC"/>
1340     </condition>
1341     <condition id="CM33_DSP_SP_LE_GCC">
1342       <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
1343       <require condition="CM33_DSP_SP_GCC"/>
1344       <require Dendian="Little-endian"/>
1345     </condition>
1346     <condition id="CM33_DSP_SP_BE_GCC">
1347       <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
1348       <require condition="CM33_DSP_SP_GCC"/>
1349       <require Dendian="Big-endian"/>
1350     </condition>
1351
1352     <condition id="ARMv8MBL_GCC">
1353       <description>ARMv8-M Baseline processor based device for the GCC Compiler</description>
1354       <require condition="ARMv8MBL"/>
1355       <require Tcompiler="GCC"/>
1356     </condition>
1357     <condition id="ARMv8MBL_LE_GCC">
1358       <description>ARMv8-M Baseline processor based device in little endian mode for the GCC Compiler</description>
1359       <require condition="ARMv8MBL_GCC"/>
1360       <require Dendian="Little-endian"/>
1361     </condition>
1362     <condition id="ARMv8MBL_BE_GCC">
1363       <description>ARMv8-M Baseline processor based device in big endian mode for the GCC Compiler</description>
1364       <require condition="ARMv8MBL_GCC"/>
1365       <require Dendian="Big-endian"/>
1366     </condition>
1367
1368     <condition id="ARMv8MML_GCC">
1369       <description>ARMv8-M Mainline processor based device for the GCC Compiler</description>
1370       <require condition="ARMv8MML"/>
1371       <require Tcompiler="GCC"/>
1372     </condition>
1373     <condition id="ARMv8MML_LE_GCC">
1374       <description>ARMv8-M Mainline processor based device in little endian mode for the GCC Compiler</description>
1375       <require condition="ARMv8MML_GCC"/>
1376       <require Dendian="Little-endian"/>
1377     </condition>
1378     <condition id="ARMv8MML_BE_GCC">
1379       <description>ARMv8-M Mainline processor based device in big endian mode for the GCC Compiler</description>
1380       <require condition="ARMv8MML_GCC"/>
1381       <require Dendian="Big-endian"/>
1382     </condition>
1383
1384     <condition id="ARMv8MML_DSP_GCC">
1385       <description>ARMv8-M Mainline processor based device with DSP extension for the GCC Compiler</description>
1386       <require condition="ARMv8MML_DSP"/>
1387       <require Tcompiler="GCC"/>
1388     </condition>
1389     <condition id="ARMv8MML_DSP_LE_GCC">
1390       <description>ARMv8-M Mainline processor based device with DSP extension in little endian mode for the GCC Compiler</description>
1391       <require condition="ARMv8MML_DSP_GCC"/>
1392       <require Dendian="Little-endian"/>
1393     </condition>
1394     <condition id="ARMv8MML_DSP_BE_GCC">
1395       <description>ARMv8-M Mainline processor based device with DSP extension in big endian mode for the GCC Compiler</description>
1396       <require condition="ARMv8MML_DSP_GCC"/>
1397       <require Dendian="Big-endian"/>
1398     </condition>
1399
1400     <condition id="ARMv8MML_FP_GCC">
1401       <description>ARMv8-M Mainline processor based device using Floating Point Unit for the GCC Compiler</description>
1402       <require condition="ARMv8MML_FP"/>
1403       <require Tcompiler="GCC"/>
1404     </condition>
1405     <condition id="ARMv8MML_FP_LE_GCC">
1406       <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1407       <require condition="ARMv8MML_FP_GCC"/>
1408       <require Dendian="Little-endian"/>
1409     </condition>
1410     <condition id="ARMv8MML_FP_BE_GCC">
1411       <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1412       <require condition="ARMv8MML_FP_GCC"/>
1413       <require Dendian="Big-endian"/>
1414     </condition>
1415
1416     <condition id="ARMv8MML_SP_GCC">
1417       <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
1418       <require condition="ARMv8MML_SP"/>
1419       <require Tcompiler="GCC"/>
1420     </condition>
1421     <condition id="ARMv8MML_SP_LE_GCC">
1422       <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
1423       <require condition="ARMv8MML_SP_GCC"/>
1424       <require Dendian="Little-endian"/>
1425     </condition>
1426     <condition id="ARMv8MML_SP_BE_GCC">
1427       <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
1428       <require condition="ARMv8MML_SP_GCC"/>
1429       <require Dendian="Big-endian"/>
1430     </condition>
1431
1432     <condition id="ARMv8MML_DSP_SP_GCC">
1433       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) for the GCC Compiler</description>
1434       <require condition="ARMv8MML_DSP_SP"/>
1435       <require Tcompiler="GCC"/>
1436     </condition>
1437     <condition id="ARMv8MML_DSP_SP_LE_GCC">
1438       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
1439       <require condition="ARMv8MML_DSP_SP_GCC"/>
1440       <require Dendian="Little-endian"/>
1441     </condition>
1442     <condition id="ARMv8MML_DSP_SP_BE_GCC">
1443       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
1444       <require condition="ARMv8MML_DSP_SP_GCC"/>
1445       <require Dendian="Big-endian"/>
1446     </condition>
1447
1448     <condition id="ARMv8MML_DP_GCC">
1449       <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) for the GCC Compiler</description>
1450       <require condition="ARMv8MML_DP"/>
1451       <require Tcompiler="GCC"/>
1452     </condition>
1453     <condition id="ARMv8MML_DP_LE_GCC">
1454       <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
1455       <require condition="ARMv8MML_DP_GCC"/>
1456       <require Dendian="Little-endian"/>
1457     </condition>
1458     <condition id="ARMv8MML_DP_BE_GCC">
1459       <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
1460       <require condition="ARMv8MML_DP_GCC"/>
1461       <require Dendian="Big-endian"/>
1462     </condition>
1463
1464     <condition id="ARMv8MML_DSP_DP_GCC">
1465       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) for the GCC Compiler</description>
1466       <require condition="ARMv8MML_DSP_DP"/>
1467       <require Tcompiler="GCC"/>
1468     </condition>
1469     <condition id="ARMv8MML_DSP_DP_LE_GCC">
1470       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
1471       <require condition="ARMv8MML_DSP_DP_GCC"/>
1472       <require Dendian="Little-endian"/>
1473     </condition>
1474     <condition id="ARMv8MML_DSP_DP_BE_GCC">
1475       <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
1476       <require condition="ARMv8MML_DSP_DP_GCC"/>
1477       <require Dendian="Big-endian"/>
1478     </condition>
1479
1480     <!-- IAR compiler -->
1481     <condition id="CM0_IAR">
1482       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the IAR Compiler</description>
1483       <require condition="CM0"/>
1484       <require Tcompiler="IAR"/>
1485     </condition>
1486     <condition id="CM0_LE_IAR">
1487       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the IAR Compiler</description>
1488       <require condition="CM0_IAR"/>
1489       <require Dendian="Little-endian"/>
1490     </condition>
1491     <condition id="CM0_BE_IAR">
1492       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the IAR Compiler</description>
1493       <require condition="CM0_IAR"/>
1494       <require Dendian="Big-endian"/>
1495     </condition>
1496
1497     <condition id="CM3_IAR">
1498       <description>Cortex-M3 or SC300 processor based device for the IAR Compiler</description>
1499       <require condition="CM3"/>
1500       <require Tcompiler="IAR"/>
1501     </condition>
1502     <condition id="CM3_LE_IAR">
1503       <description>Cortex-M3 or SC300 processor based device in little endian mode for the IAR Compiler</description>
1504       <require condition="CM3_IAR"/>
1505       <require Dendian="Little-endian"/>
1506     </condition>
1507     <condition id="CM3_BE_IAR">
1508       <description>Cortex-M3 or SC300 processor based device in big endian mode for the IAR Compiler</description>
1509       <require condition="CM3_IAR"/>
1510       <require Dendian="Big-endian"/>
1511     </condition>
1512
1513     <condition id="CM4_IAR">
1514       <description>Cortex-M4 processor based device for the IAR Compiler</description>
1515       <require condition="CM4"/>
1516       <require Tcompiler="IAR"/>
1517     </condition>
1518     <condition id="CM4_LE_IAR">
1519       <description>Cortex-M4 processor based device in little endian mode for the IAR Compiler</description>
1520       <require condition="CM4_IAR"/>
1521       <require Dendian="Little-endian"/>
1522     </condition>
1523     <condition id="CM4_BE_IAR">
1524       <description>Cortex-M4 processor based device in big endian mode for the IAR Compiler</description>
1525       <require condition="CM4_IAR"/>
1526       <require Dendian="Big-endian"/>
1527     </condition>
1528
1529     <condition id="CM4_FP_IAR">
1530       <description>Cortex-M4 processor based device using Floating Point Unit for the IAR Compiler</description>
1531       <require condition="CM4_FP"/>
1532       <require Tcompiler="IAR"/>
1533     </condition>
1534     <condition id="CM4_FP_LE_IAR">
1535       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1536       <require condition="CM4_FP_IAR"/>
1537       <require Dendian="Little-endian"/>
1538     </condition>
1539     <condition id="CM4_FP_BE_IAR">
1540       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1541       <require condition="CM4_FP_IAR"/>
1542       <require Dendian="Big-endian"/>
1543     </condition>
1544
1545     <condition id="CM7_IAR">
1546       <description>Cortex-M7 processor based device for the IAR Compiler</description>
1547       <require condition="CM7"/>
1548       <require Tcompiler="IAR"/>
1549     </condition>
1550     <condition id="CM7_LE_IAR">
1551       <description>Cortex-M7 processor based device in little endian mode for the IAR Compiler</description>
1552       <require condition="CM7_IAR"/>
1553       <require Dendian="Little-endian"/>
1554     </condition>
1555     <condition id="CM7_BE_IAR">
1556       <description>Cortex-M7 processor based device in big endian mode for the IAR Compiler</description>
1557       <require condition="CM7_IAR"/>
1558       <require Dendian="Big-endian"/>
1559     </condition>
1560
1561     <condition id="CM7_FP_IAR">
1562       <description>Cortex-M7 processor based device using Floating Point Unit for the IAR Compiler</description>
1563       <require condition="CM7_FP"/>
1564       <require Tcompiler="IAR"/>
1565     </condition>
1566     <condition id="CM7_FP_LE_IAR">
1567       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1568       <require condition="CM7_FP_IAR"/>
1569       <require Dendian="Little-endian"/>
1570     </condition>
1571     <condition id="CM7_FP_BE_IAR">
1572       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1573       <require condition="CM7_FP_IAR"/>
1574       <require Dendian="Big-endian"/>
1575     </condition>
1576
1577     <condition id="CM7_SP_IAR">
1578       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the IAR Compiler</description>
1579       <require condition="CM7_SP"/>
1580       <require Tcompiler="IAR"/>
1581     </condition>
1582     <condition id="CM7_SP_LE_IAR">
1583       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the IAR Compiler</description>
1584       <require condition="CM7_SP_IAR"/>
1585       <require Dendian="Little-endian"/>
1586     </condition>
1587     <condition id="CM7_SP_BE_IAR">
1588       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the IAR Compiler</description>
1589       <require condition="CM7_SP_IAR"/>
1590       <require Dendian="Big-endian"/>
1591     </condition>
1592
1593     <condition id="CM7_DP_IAR">
1594       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the IAR Compiler</description>
1595       <require condition="CM7_DP"/>
1596       <require Tcompiler="IAR"/>
1597     </condition>
1598     <condition id="CM7_DP_LE_IAR">
1599       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the IAR Compiler</description>
1600       <require condition="CM7_DP_IAR"/>
1601       <require Dendian="Little-endian"/>
1602     </condition>
1603     <condition id="CM7_DP_BE_IAR">
1604       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the IAR Compiler</description>
1605       <require condition="CM7_DP_IAR"/>
1606       <require Dendian="Big-endian"/>
1607     </condition>
1608
1609     <!-- conditions selecting single devices and CMSIS Core -->
1610     <!-- used for component startup, GCC version is used for C-Startup -->
1611     <condition id="ARMCM0 CMSIS">
1612       <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core</description>
1613       <require Dvendor="ARM:82" Dname="ARMCM0"/>
1614       <require Cclass="CMSIS" Cgroup="CORE"/>
1615     </condition>
1616     <condition id="ARMCM0 CMSIS GCC">
1617       <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core requiring GCC</description>
1618       <require condition="ARMCM0 CMSIS"/>
1619       <require condition="GCC"/>
1620     </condition>
1621
1622     <condition id="ARMCM0+ CMSIS">
1623       <description>Generic ARM Cortex-M0+ device startup and depends on CMSIS Core</description>
1624       <require Dvendor="ARM:82" Dname="ARMCM0P"/>
1625       <require Cclass="CMSIS" Cgroup="CORE"/>
1626     </condition>
1627     <condition id="ARMCM0+ CMSIS GCC">
1628       <description>Generic ARM Cortex-M0+ device startup and depends CMSIS Core requiring GCC</description>
1629       <require condition="ARMCM0+ CMSIS"/>
1630       <require condition="GCC"/>
1631     </condition>
1632
1633     <condition id="ARMCM3 CMSIS">
1634       <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core</description>
1635       <require Dvendor="ARM:82" Dname="ARMCM3"/>
1636       <require Cclass="CMSIS" Cgroup="CORE"/>
1637     </condition>
1638     <condition id="ARMCM3 CMSIS GCC">
1639       <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core requiring GCC</description>
1640       <require condition="ARMCM3 CMSIS"/>
1641       <require condition="GCC"/>
1642     </condition>
1643
1644     <condition id="ARMCM4 CMSIS">
1645       <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core</description>
1646       <require Dvendor="ARM:82" Dname="ARMCM4*"/>
1647       <require Cclass="CMSIS" Cgroup="CORE"/>
1648     </condition>
1649     <condition id="ARMCM4 CMSIS GCC">
1650       <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core requiring GCC</description>
1651       <require condition="ARMCM4 CMSIS"/>
1652       <require condition="GCC"/>
1653     </condition>
1654
1655     <condition id="ARMCM7 CMSIS">
1656       <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core</description>
1657       <require Dvendor="ARM:82" Dname="ARMCM7*"/>
1658       <require Cclass="CMSIS" Cgroup="CORE"/>
1659     </condition>
1660     <condition id="ARMCM7 CMSIS GCC">
1661       <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core requiring GCC</description>
1662       <require condition="ARMCM7 CMSIS"/>
1663       <require condition="GCC"/>
1664     </condition>
1665
1666     <condition id="ARMCM23 CMSIS">
1667       <description>Generic ARM Cortex-M23 device startup and depends on CMSIS Core</description>
1668       <require Dvendor="ARM:82" Dname="ARMCM23*"/>
1669       <require Cclass="CMSIS" Cgroup="CORE"/>
1670     </condition>
1671     <condition id="ARMCM23 CMSIS GCC">
1672       <description>Generic ARM Cortex-M23 device startup and depends on CMSIS Core requiring GCC</description>
1673       <require condition="ARMCM23 CMSIS"/>
1674       <require condition="GCC"/>
1675     </condition>
1676
1677     <condition id="ARMCM33 CMSIS">
1678       <description>Generic ARM Cortex-M33 device startup and depends on CMSIS Core</description>
1679       <require Dvendor="ARM:82" Dname="ARMCM33*"/>
1680       <require Cclass="CMSIS" Cgroup="CORE"/>
1681     </condition>
1682     <condition id="ARMCM33 CMSIS GCC">
1683       <description>Generic ARM Cortex-M33 device startup and depends on CMSIS Core requiring GCC</description>
1684       <require condition="ARMCM33 CMSIS"/>
1685       <require condition="GCC"/>
1686     </condition>
1687
1688     <condition id="ARMSC000 CMSIS">
1689       <description>Generic ARM SC000 device startup and depends on CMSIS Core</description>
1690       <require Dvendor="ARM:82" Dname="ARMSC000"/>
1691       <require Cclass="CMSIS" Cgroup="CORE"/>
1692     </condition>
1693     <condition id="ARMSC000 CMSIS GCC">
1694       <description>Generic ARM SC000 device startup and depends on CMSIS Core requiring GCC</description>
1695       <require condition="ARMSC000 CMSIS"/>
1696       <require condition="GCC"/>
1697     </condition>
1698
1699     <condition id="ARMSC300 CMSIS">
1700       <description>Generic ARM SC300 device startup and depends on CMSIS Core</description>
1701       <require Dvendor="ARM:82" Dname="ARMSC300"/>
1702       <require Cclass="CMSIS" Cgroup="CORE"/>
1703     </condition>
1704     <condition id="ARMSC300 CMSIS GCC">
1705       <description>Generic ARM SC300 device startup and dependson CMSIS Core requiring GCC</description>
1706       <require condition="ARMSC300 CMSIS"/>
1707       <require condition="GCC"/>
1708     </condition>
1709
1710     <condition id="ARMv8MBL CMSIS">
1711       <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core</description>
1712       <require Dvendor="ARM:82" Dname="ARMv8MBL"/>
1713       <require Cclass="CMSIS" Cgroup="CORE"/>
1714     </condition>
1715     <condition id="ARMv8MBL CMSIS GCC">
1716       <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core requiring GCC</description>
1717       <require condition="ARMv8MBL CMSIS"/>
1718       <require condition="GCC"/>
1719     </condition>
1720
1721     <condition id="ARMv8MML CMSIS">
1722       <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core</description>
1723       <require Dvendor="ARM:82" Dname="ARMv8MML*"/>
1724       <require Cclass="CMSIS" Cgroup="CORE"/>
1725     </condition>
1726     <condition id="ARMv8MML CMSIS GCC">
1727       <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core requiring GCC</description>
1728       <require condition="ARMv8MML CMSIS"/>
1729       <require condition="GCC"/>
1730     </condition>
1731
1732     <!-- CMSIS DSP -->
1733     <condition id="CMSIS DSP">
1734       <description>CMSIS DSP Library is for ARM Cortex-M Devices only and is prebuild for one of the compilers ARMCC, GCC or IAR</description>
1735       <require condition="ARMv6_7-M Device"/>
1736       <require Cclass="CMSIS" Cgroup="CORE"/>
1737       <require condition="ARMCC GCC"/>
1738     </condition>
1739
1740     <!-- RTOS RTX -->
1741     <condition id="RTOS RTX">
1742       <description>Components required for RTOS RTX</description>
1743       <require condition="ARMv6_7-M Device"/>
1744       <require condition="ARMCC GCC IAR"/>
1745       <require Cclass="Device" Cgroup="Startup"/>
1746       <deny    Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
1747     </condition>
1748     <condition id="RTOS RTX5">
1749       <description>Components required for RTOS RTX5</description>
1750       <require condition="ARMv6_7_8-M Device"/>
1751       <require condition="ARMCC GCC IAR"/>
1752       <require Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
1753     </condition>
1754     <condition id="RTOS2 RTX5">
1755       <description>Components required for RTOS2 RTX5</description>
1756       <require condition="ARMv6_7_8-M Device"/>
1757       <require condition="ARMCC GCC IAR"/>
1758       <require Cclass="CMSIS"  Cgroup="CORE"/>
1759       <require Cclass="Device" Cgroup="Startup"/>
1760     </condition>
1761     <condition id="RTOS2 RTX5 NS">
1762       <description>Components required for RTOS2 RTX5 in Non-Secure Domain</description>
1763       <require condition="ARMv8-M TZ Device"/>
1764       <require condition="ARMCC GCC"/>
1765       <require Cclass="CMSIS"  Cgroup="CORE"/>
1766       <require Cclass="Device" Cgroup="Startup"/>
1767     </condition>
1768
1769   </conditions>
1770
1771   <components>
1772     <!-- CMSIS-Core component -->
1773     <component Cclass="CMSIS" Cgroup="CORE" Cversion="5.0.0"  condition="ARMv6_7_8-M Device" >
1774       <description>CMSIS-CORE for Cortex-M, SC000, SC300, ARMv8-M</description>
1775       <files>
1776         <!-- CPU independent -->
1777         <file category="doc"     name="CMSIS/Documentation/Core/html/index.html"/>
1778         <file category="include" name="CMSIS/Include/"/>
1779         <file category="header"  name="CMSIS/Include/tz_context.h" condition="ARMv8-M TZ Device"/>
1780         <!-- Code template -->
1781         <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/main_s.c"     version="1.1.0" select="Secure mode 'main' module for ARMv8-M"/>
1782         <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/tz_context.c" version="1.1.0" select="RTOS Context Management (TrustZone for ARMv8-M)" />
1783       </files>
1784     </component>
1785
1786     <!-- CMSIS-Startup components -->
1787     <!-- Cortex-M0 -->
1788     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM0 CMSIS">
1789       <description>System and Startup for Generic ARM Cortex-M0 device</description>
1790       <files>
1791         <!-- include folder / device header file -->
1792         <file category="header"  name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
1793         <!-- startup / system file -->
1794         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/ARM/startup_ARMCM0.s" version="1.0.0" attr="config" condition="ARMCC"/>
1795         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.S" version="1.0.0" attr="config" condition="GCC"/>
1796         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1797         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/IAR/startup_ARMCM0.s" version="1.0.0" attr="config" condition="IAR"/>
1798         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/system_ARMCM0.c"      version="1.0.0" attr="config"/>
1799       </files>
1800     </component>
1801     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS GCC">
1802       <description>System and Startup for Generic ARM Cortex-M0 device</description>
1803       <files>
1804         <!-- include folder / device header file -->
1805         <file category="header"  name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
1806         <!-- startup / system file -->
1807         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.c" version="1.0.0" attr="config" condition="GCC"/>
1808         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1809         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/system_ARMCM0.c"      version="1.0.0" attr="config"/>
1810       </files>
1811     </component>
1812
1813     <!-- Cortex-M0+ -->
1814     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM0+ CMSIS">
1815       <description>System and Startup for Generic ARM Cortex-M0+ device</description>
1816       <files>
1817         <!-- include folder / device header file -->
1818         <file category="header"  name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
1819         <!-- startup / system file -->
1820         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/ARM/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="ARMCC"/>
1821         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.S" version="1.0.0" attr="config" condition="GCC"/>
1822         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld"           version="1.0.0" attr="config" condition="GCC"/>
1823         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/IAR/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="IAR"/>
1824         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c"      version="1.0.0" attr="config"/>
1825       </files>
1826     </component>
1827     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS GCC">
1828       <description>System and Startup for Generic ARM Cortex-M0+ device</description>
1829       <files>
1830         <!-- include folder / device header file -->
1831         <file category="header"  name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
1832         <!-- startup / system file -->
1833         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.c" version="1.0.0" attr="config" condition="GCC"/>
1834         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld"           version="1.0.0" attr="config" condition="GCC"/>
1835         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c"      version="1.0.0" attr="config"/>
1836       </files>
1837     </component>
1838
1839     <!-- Cortex-M3 -->
1840     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM3 CMSIS">
1841       <description>System and Startup for Generic ARM Cortex-M3 device</description>
1842       <files>
1843         <!-- include folder / device header file -->
1844         <file category="header"  name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
1845         <!-- startup / system file -->
1846         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/ARM/startup_ARMCM3.s" version="1.0.0" attr="config" condition="ARMCC"/>
1847         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.S" version="1.0.0" attr="config" condition="GCC"/>
1848         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1849         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/IAR/startup_ARMCM3.s" version="1.0.0" attr="config" condition="IAR"/>
1850         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/system_ARMCM3.c"      version="1.0.0" attr="config"/>
1851       </files>
1852     </component>
1853     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS GCC">
1854       <description>System and Startup for Generic ARM Cortex-M3 device</description>
1855       <files>
1856         <!-- include folder / device header file -->
1857         <file category="header"  name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
1858         <!-- startup / system file -->
1859         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.c" version="1.0.0" attr="config" condition="GCC"/>
1860         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1861         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/system_ARMCM3.c"      version="1.0.0" attr="config"/>
1862       </files>
1863     </component>
1864
1865     <!-- Cortex-M4 -->
1866     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM4 CMSIS">
1867       <description>System and Startup for Generic ARM Cortex-M4 device</description>
1868       <files>
1869         <!-- include folder / device header file -->
1870         <file category="include" name="Device/ARM/ARMCM4/Include/"/>
1871         <!-- startup / system file -->
1872         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/ARM/startup_ARMCM4.s" version="1.0.0" attr="config" condition="ARMCC"/>
1873         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.S" version="1.0.0" attr="config" condition="GCC"/>
1874         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1875         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/IAR/startup_ARMCM4.s" version="1.0.0" attr="config" condition="IAR"/>
1876         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/system_ARMCM4.c"      version="1.0.0" attr="config"/>
1877       </files>
1878     </component>
1879     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS GCC">
1880       <description>System and Startup for Generic ARM Cortex-M4 device</description>
1881       <files>
1882         <!-- include folder / device header file -->
1883         <file category="include" name="Device/ARM/ARMCM4/Include/"/>
1884         <!-- startup / system file -->
1885         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.c" version="1.0.0" attr="config" condition="GCC"/>
1886         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1887         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/system_ARMCM4.c"      version="1.0.0" attr="config"/>
1888       </files>
1889     </component>
1890
1891     <!-- Cortex-M7 -->
1892     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM7 CMSIS">
1893       <description>System and Startup for Generic ARM Cortex-M7 device</description>
1894       <files>
1895         <!-- include folder / device header file -->
1896         <file category="include"  name="Device/ARM/ARMCM7/Include/"/>
1897         <!-- startup / system file -->
1898         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/ARM/startup_ARMCM7.s" version="1.0.0" attr="config" condition="ARMCC"/>
1899         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.S" version="1.0.0" attr="config" condition="GCC"/>
1900         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1901         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/IAR/startup_ARMCM7.s" version="1.0.0" attr="config" condition="IAR"/>
1902         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/system_ARMCM7.c"      version="1.0.0" attr="config"/>
1903       </files>
1904     </component>
1905     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS GCC">
1906       <description>System and Startup for Generic ARM Cortex-M7 device</description>
1907       <files>
1908         <!-- include folder / device header file -->
1909         <file category="include"  name="Device/ARM/ARMCM7/Include/"/>
1910         <!-- startup / system file -->
1911         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.c" version="1.0.0" attr="config" condition="GCC"/>
1912         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1913         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/system_ARMCM7.c"      version="1.0.0" attr="config"/>
1914       </files>
1915     </component>
1916
1917     <!-- Cortex-M23 -->
1918     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCM23 CMSIS">
1919       <description>System and Startup for Generic ARM Cortex-M23 device</description>
1920       <files>
1921         <!-- include folder / device header file -->
1922         <file category="include"      name="Device/ARM/ARMCM23/Include/"/>
1923         <!-- startup / system file -->
1924         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/ARM/startup_ARMCM23.s" version="1.0.0" attr="config" condition="ARMCC"/>
1925         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.S" version="1.0.0" attr="config" condition="GCC"/>
1926         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld"        version="1.0.0" attr="config" condition="GCC"/>
1927         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/system_ARMCM23.c"      version="1.0.0" attr="config" condition="ARMCC GCC"/>
1928         <!-- SAU configuration -->
1929         <file category="header"       name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
1930       </files>
1931     </component>
1932     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMCM23 CMSIS GCC">
1933       <description>System and Startup for Generic ARM Cortex-M23 device</description>
1934       <files>
1935         <!-- include folder / device header file -->
1936         <file category="include"  name="Device/ARM/ARMCM23/Include/"/>
1937         <!-- startup / system file -->
1938         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.c" version="1.0.0" attr="config" condition="GCC"/>
1939         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld"        version="1.0.0" attr="config" condition="GCC"/>
1940         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/system_ARMCM23.c"      version="1.0.0" attr="config"/>
1941         <!-- SAU configuration -->
1942         <file category="header"       name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
1943       </files>
1944     </component>
1945
1946     <!-- Cortex-M33 -->
1947     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.0" condition="ARMCM33 CMSIS">
1948       <description>System and Startup for Generic ARM Cortex-M33 device</description>
1949       <files>
1950         <!-- include folder / device header file -->
1951         <file category="include"      name="Device/ARM/ARMCM33/Include/"/>
1952         <!-- startup / system file -->
1953         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/ARM/startup_ARMCM33.s"         version="1.0.0" attr="config" condition="ARMCC"/>
1954         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.S"         version="1.0.0" attr="config" condition="GCC"/>
1955         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld"                version="1.0.0" attr="config" condition="GCC"/>
1956         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/system_ARMCM33.c"              version="1.0.0" attr="config" condition="ARMCC GCC"/>
1957         <!-- SAU configuration -->
1958         <file category="header"       name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
1959       </files>
1960     </component>
1961     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.1.0" condition="ARMCM33 CMSIS GCC">
1962       <description>System and Startup for Generic ARM Cortex-M33 device</description>
1963       <files>
1964         <!-- include folder / device header file -->
1965         <file category="include"  name="Device/ARM/ARMCM33/Include/"/>
1966         <!-- startup / system file -->
1967         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.c"         version="1.0.0" attr="config" condition="GCC"/>
1968         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld"                version="1.0.0" attr="config" condition="GCC"/>
1969         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/system_ARMCM33.c"              version="1.0.0" attr="config"/>
1970         <!-- SAU configuration -->
1971         <file category="header"       name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
1972       </files>
1973     </component>
1974
1975     <!-- Cortex-SC000 -->
1976     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMSC000 CMSIS">
1977       <description>System and Startup for Generic ARM SC000 device</description>
1978       <files>
1979         <!-- include folder / device header file -->
1980         <file category="header"  name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
1981         <!-- startup / system file -->
1982         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/ARM/startup_ARMSC000.s" version="1.0.0" attr="config" condition="ARMCC"/>
1983         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.S" version="1.0.0" attr="config" condition="GCC"/>
1984         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
1985         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/IAR/startup_ARMSC000.s" version="1.0.0" attr="config" condition="IAR"/>
1986         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/system_ARMSC000.c"      version="1.0.0" attr="config"/>
1987       </files>
1988     </component>
1989     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS GCC">
1990       <description>System and Startup for Generic ARM SC000 device</description>
1991       <files>
1992         <!-- include folder / device header file -->
1993         <file category="header"  name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
1994         <!-- startup / system file -->
1995         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.c" version="1.0.0" attr="config" condition="GCC"/>
1996         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
1997         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/system_ARMSC000.c"      version="1.0.0" attr="config"/>
1998       </files>
1999     </component>
2000
2001     <!-- Cortex-SC300 -->
2002     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMSC300 CMSIS">
2003       <description>System and Startup for Generic ARM SC300 device</description>
2004       <files>
2005         <!-- include folder / device header file -->
2006         <file category="header"  name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
2007         <!-- startup / system file -->
2008         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/ARM/startup_ARMSC300.s" version="1.0.0" attr="config" condition="ARMCC"/>
2009         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.S" version="1.0.0" attr="config" condition="GCC"/>
2010         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2011         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/IAR/startup_ARMSC300.s" version="1.0.0" attr="config" condition="IAR"/>
2012         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/system_ARMSC300.c"      version="1.0.0" attr="config"/>
2013       </files>
2014     </component>
2015     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS GCC">
2016       <description>System and Startup for Generic ARM SC300 device</description>
2017       <files>
2018         <!-- include folder / device header file -->
2019         <file category="header"  name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
2020         <!-- startup / system file -->
2021         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.c" version="1.0.0" attr="config" condition="GCC"/>
2022         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2023         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/system_ARMSC300.c"      version="1.0.0" attr="config"/>
2024       </files>
2025     </component>
2026
2027     <!-- ARMv8MBL -->
2028     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMv8MBL CMSIS">
2029       <description>System and Startup for Generic ARM ARMv8MBL device</description>
2030       <files>
2031         <!-- include folder / device header file -->
2032         <file category="include"      name="Device/ARM/ARMv8MBL/Include/"/>
2033         <!-- startup / system file -->
2034         <file category="sourceAsm"    name="Device/ARM/ARMv8MBL/Source/ARM/startup_ARMv8MBL.s" version="1.0.0" attr="config" condition="ARMCC"/>
2035         <file category="sourceAsm"    name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.S" version="1.0.0" attr="config" condition="GCC"/>
2036         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2037         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c"      version="1.0.0" attr="config" condition="ARMCC GCC"/>
2038         <!-- SAU configuration -->
2039         <file category="header"       name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config"/>
2040       </files>
2041     </component>
2042     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS GCC">
2043       <description>System and Startup for Generic ARM ARMv8MBL device</description>
2044       <files>
2045         <!-- include folder / device header file -->
2046         <file category="include"  name="Device/ARM/ARMv8MBL/Include/"/>
2047         <!-- startup / system file -->
2048         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.c" version="1.0.0" attr="config" condition="GCC"/>
2049         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2050         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c"      version="1.0.0" attr="config"/>
2051         <!-- SAU configuration -->
2052         <file category="header"       name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2053       </files>
2054     </component>
2055
2056     <!-- ARMv8MML -->
2057     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.0" condition="ARMv8MML CMSIS">
2058       <description>System and Startup for Generic ARM ARMv8MML device</description>
2059       <files>
2060         <!-- include folder / device header file -->
2061         <file category="include"      name="Device/ARM/ARMv8MML/Include/"/>
2062         <!-- startup / system file -->
2063         <file category="sourceAsm"    name="Device/ARM/ARMv8MML/Source/ARM/startup_ARMv8MML.s"         version="1.0.0" attr="config" condition="ARMCC"/>
2064         <file category="sourceAsm"    name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.S"         version="1.0.0" attr="config" condition="GCC"/>
2065         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld"                 version="1.0.0" attr="config" condition="GCC"/>
2066         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c"              version="1.0.0" attr="config" condition="ARMCC GCC"/>
2067         <!-- SAU configuration -->
2068         <file category="header"       name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2069       </files>
2070     </component>
2071     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.1.0" condition="ARMv8MML CMSIS GCC">
2072       <description>System and Startup for Generic ARM ARMv8MML device</description>
2073       <files>
2074         <!-- include folder / device header file -->
2075         <file category="include"  name="Device/ARM/ARMv8MML/Include/"/>
2076         <!-- startup / system file -->
2077         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.c"         version="1.0.0" attr="config" condition="GCC"/>
2078         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld"                 version="1.0.0" attr="config" condition="GCC"/>
2079         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c"              version="1.0.0" attr="config"/>
2080         <!-- SAU configuration -->
2081         <file category="header"       name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2082       </files>
2083     </component>
2084
2085
2086     <!-- CMSIS-DSP component -->
2087     <component Cclass="CMSIS" Cgroup="DSP" Cversion="1.5.0" condition="CMSIS DSP">
2088       <description>CMSIS-DSP Library for Cortex-M, SC000, and SC300</description>
2089       <files>
2090         <!-- CPU independent -->
2091         <file category="doc" name="CMSIS/Documentation/DSP/html/index.html"/>
2092         <file category="header" name="CMSIS/Include/arm_math.h"/>
2093
2094         <!-- CPU and Compiler dependent -->
2095         <!-- ARMCC -->
2096         <file category="library" condition="CM0_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM0l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2097         <file category="library" condition="CM0_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM0b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2098         <file category="library" condition="CM3_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM3l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2099         <file category="library" condition="CM3_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM3b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2100         <file category="library" condition="CM4_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM4l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2101         <file category="library" condition="CM4_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM4b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2102         <file category="library" condition="CM4_FP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM4lf_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2103         <file category="library" condition="CM4_FP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM4bf_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2104         <file category="library" condition="CM7_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM7l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2105         <file category="library" condition="CM7_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM7b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2106         <file category="library" condition="CM7_SP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7lfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2107         <file category="library" condition="CM7_SP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7bfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2108         <file category="library" condition="CM7_DP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7lfdp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2109         <file category="library" condition="CM7_DP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7bfdp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2110 <!--
2111         <file category="library" condition="CM23_LE_ARMCC"            name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2112         <file category="library" condition="CM33_LE_ARMCC"            name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2113         <file category="library" condition="CM33_DSP_LE_ARMCC"        name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2114         <file category="library" condition="CM33_SP_LE_ARMCC"         name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2115         <file category="library" condition="CM33_DSP_SP_LE_ARMCC"     name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP_Lib/Source/ARM"/>
2116         <file category="library" condition="ARMv8MBL_LE_ARMCC"        name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2117         <file category="library" condition="ARMv8MML_LE_ARMCC"        name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2118         <file category="library" condition="ARMv8MML_DSP_LE_ARMCC"    name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2119         <file category="library" condition="ARMv8MML_SP_LE_ARMCC"     name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2120         <file category="library" condition="ARMv8MML_DSP_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP_Lib/Source/ARM"/>
2121 -->
2122         <!-- GCC -->
2123         <file category="library" condition="CM0_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM0l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2124         <file category="library" condition="CM3_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM3l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2125         <file category="library" condition="CM4_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM4l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2126         <file category="library" condition="CM4_FP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM4lf_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2127         <file category="library" condition="CM7_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM7l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2128         <file category="library" condition="CM7_SP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM7lfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2129         <file category="library" condition="CM7_DP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM7lfdp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2130 <!--
2131         <file category="library" condition="CM23_LE_GCC"              name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2132         <file category="library" condition="CM33_LE_GCC"              name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2133         <file category="library" condition="CM33_DSP_LE_GCC"          name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2134         <file category="library" condition="CM33_SP_LE_GCC"           name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2135         <file category="library" condition="CM33_DSP_SP_LE_GCC"       name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
2136         <file category="library" condition="ARMv8MBL_LE_GCC"          name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2137         <file category="library" condition="ARMv8MML_LE_GCC"          name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2138         <file category="library" condition="ARMv8MML_DSP_LE_GCC"      name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2139         <file category="library" condition="ARMv8MML_SP_LE_GCC"       name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2140         <file category="library" condition="ARMv8MML_DSP_SP_LE_GCC"   name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
2141 -->
2142       </files>
2143     </component>
2144
2145     <!-- CMSIS-RTOS Keil RTX component -->
2146     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cversion="4.81.0" Capiversion="1.0.0" condition="RTOS RTX">
2147       <description>CMSIS-RTOS RTX implementation for Cortex-M, SC000, and SC300</description>
2148       <RTE_Components_h>
2149         <!-- the following content goes into file 'RTE_Components.h' -->
2150         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
2151         #define RTE_CMSIS_RTOS_RTX              /* CMSIS-RTOS Keil RTX */
2152       </RTE_Components_h>
2153       <files>
2154         <!-- CPU independent -->
2155         <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
2156         <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
2157         <file category="source" attr="config"   name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
2158
2159         <!-- RTX templates -->
2160         <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
2161         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c"      select="CMSIS-RTOS 'main' function"/>
2162         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
2163         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c"   select="CMSIS-RTOS Memory Pool"/>
2164         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c"  select="CMSIS-RTOS Message Queue"/>
2165         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c"     select="CMSIS-RTOS Mutex"/>
2166         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
2167         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c"    select="CMSIS-RTOS Thread"/>
2168         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c"     select="CMSIS-RTOS Timer"/>
2169         <!-- tool-chain specific template file -->
2170         <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2171         <file category="source" attr="template" condition="GCC"   name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
2172         <file category="source" attr="template" condition="IAR"   name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2173
2174         <!-- CPU and Compiler dependent -->
2175         <!-- ARMCC -->
2176         <file category="library" condition="CM0_LE_ARMCC"        name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0.lib"      src="CMSIS/RTOS/RTX/SRC/ARM"/>
2177         <file category="library" condition="CM0_BE_ARMCC"        name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0_B.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2178         <file category="library" condition="CM3_LE_ARMCC"        name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"      src="CMSIS/RTOS/RTX/SRC/ARM"/>
2179         <file category="library" condition="CM3_BE_ARMCC"        name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2180         <file category="library" condition="CM4_LE_ARMCC_STD"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"      src="CMSIS/RTOS/RTX/SRC/ARM"/>
2181         <file category="library" condition="CM4_LE_ARMCC_IFX"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_IFX.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2182         <file category="library" condition="CM4_BE_ARMCC"        name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2183         <file category="library" condition="CM4_FP_LE_ARMCC_STD" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib"      src="CMSIS/RTOS/RTX/SRC/ARM"/>
2184         <file category="library" condition="CM4_FP_LE_ARMCC_IFX" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_IFX.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2185         <file category="library" condition="CM4_FP_BE_ARMCC"     name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2186         <file category="library" condition="CM7_LE_ARMCC"        name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"      src="CMSIS/RTOS/RTX/SRC/ARM"/>
2187         <file category="library" condition="CM7_BE_ARMCC"        name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2188         <file category="library" condition="CM7_FP_LE_ARMCC"     name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib"      src="CMSIS/RTOS/RTX/SRC/ARM"/>
2189         <file category="library" condition="CM7_FP_BE_ARMCC"     name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2190         <!-- GCC -->
2191         <file category="library" condition="CM0_LE_GCC"          name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0.a"     src="CMSIS/RTOS/RTX/SRC/GCC"/>
2192         <file category="library" condition="CM0_BE_GCC"          name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0_B.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2193         <file category="library" condition="CM3_LE_GCC"          name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"     src="CMSIS/RTOS/RTX/SRC/GCC"/>
2194         <file category="library" condition="CM3_BE_GCC"          name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2195         <file category="library" condition="CM4_LE_GCC_STD"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"     src="CMSIS/RTOS/RTX/SRC/GCC"/>
2196         <file category="library" condition="CM4_LE_GCC_IFX"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2197         <file category="library" condition="CM4_BE_GCC"          name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2198         <file category="library" condition="CM4_FP_LE_GCC_STD"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a"     src="CMSIS/RTOS/RTX/SRC/GCC"/>
2199         <file category="library" condition="CM4_FP_LE_GCC_IFX"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2200         <file category="library" condition="CM4_FP_BE_GCC"       name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2201         <file category="library" condition="CM7_LE_GCC"          name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"     src="CMSIS/RTOS/RTX/SRC/GCC"/>
2202         <file category="library" condition="CM7_BE_GCC"          name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2203         <file category="library" condition="CM7_FP_LE_GCC"       name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a"     src="CMSIS/RTOS/RTX/SRC/GCC"/>
2204         <file category="library" condition="CM7_FP_BE_GCC"       name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2205         <!-- IAR -->
2206         <file category="library" condition="CM0_LE_IAR"          name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0.a"        src="CMSIS/RTOS/RTX/SRC/IAR"/>
2207         <file category="library" condition="CM0_BE_IAR"          name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0_B.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2208         <file category="library" condition="CM3_LE_IAR"          name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"        src="CMSIS/RTOS/RTX/SRC/IAR"/>
2209         <file category="library" condition="CM3_BE_IAR"          name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2210         <file category="library" condition="CM4_LE_IAR"          name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"        src="CMSIS/RTOS/RTX/SRC/IAR"/>
2211         <file category="library" condition="CM4_BE_IAR"          name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2212         <file category="library" condition="CM4_FP_LE_IAR"       name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a"        src="CMSIS/RTOS/RTX/SRC/IAR"/>
2213         <file category="library" condition="CM4_FP_BE_IAR"       name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2214         <file category="library" condition="CM7_LE_IAR"          name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"        src="CMSIS/RTOS/RTX/SRC/IAR"/>
2215         <file category="library" condition="CM7_BE_IAR"          name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2216         <file category="library" condition="CM7_FP_LE_IAR"       name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a"        src="CMSIS/RTOS/RTX/SRC/IAR"/>
2217         <file category="library" condition="CM7_FP_BE_IAR"       name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2218       </files>
2219     </component>
2220
2221     <!-- CMSIS-RTOS Keil RTX5 component -->
2222     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX5" Cversion="5.1.0" Capiversion="1.0.0" condition="RTOS RTX5">
2223       <description>CMSIS-RTOS RTX5 implementation for Cortex-M, SC000, and SC300</description>
2224       <RTE_Components_h>
2225         <!-- the following content goes into file 'RTE_Components.h' -->
2226         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
2227         #define RTE_CMSIS_RTOS_RTX5             /* CMSIS-RTOS Keil RTX5 */
2228       </RTE_Components_h>
2229       <files>
2230         <!-- RTX header file -->
2231         <file category="header" name="CMSIS/RTOS2/RTX/Include1/cmsis_os.h"/>
2232         <!-- RTX compatibility module for API V1 -->
2233         <file category="source" name="CMSIS/RTOS2/RTX/Library/cmsis_os1.c"/>
2234       </files>
2235     </component>
2236
2237     <!-- CMSIS-RTOS2 Keil RTX5 component -->
2238     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library" Cversion="5.1.0" Capiversion="2.1.0" condition="RTOS2 RTX5">
2239       <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and ARMv8-M (Library)</description>
2240       <RTE_Components_h>
2241         <!-- the following content goes into file 'RTE_Components.h' -->
2242         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2243         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2244       </RTE_Components_h>
2245       <files>
2246         <!-- RTX documentation -->
2247         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2248
2249         <!-- RTX header files -->
2250         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2251
2252         <!-- RTX configuration -->
2253         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2254         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2255
2256         <!-- RTX templates -->
2257         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2258         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2259         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2260         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2261         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2262         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2263         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2264         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.0" select="CMSIS-RTOS2 Timer"/>
2265         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2266
2267         <!-- RTX library configuration -->
2268         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2269
2270         <!-- RTX libraries (CPU and Compiler dependent) -->
2271         <!-- ARMCC -->
2272         <file category="library" condition="CM0_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM0.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2273         <file category="library" condition="CM3_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2274         <file category="library" condition="CM4_LE_ARMCC_STD"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2275         <file category="library" condition="CM4_FP_LE_ARMCC_STD"  name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2276         <file category="library" condition="CM7_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2277         <file category="library" condition="CM7_FP_LE_ARMCC"      name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2278         <file category="library" condition="CM23_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2279         <file category="library" condition="CM33_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2280         <file category="library" condition="CM33_FP_LE_ARMCC"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2281         <file category="library" condition="ARMv8MBL_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2282         <file category="library" condition="ARMv8MML_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2283         <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2284         <!-- GCC -->
2285         <file category="library" condition="CM0_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM0.a"   src="CMSIS/RTOS2/RTX/Source"/>
2286         <file category="library" condition="CM3_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2287         <file category="library" condition="CM4_LE_GCC_STD"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2288         <file category="library" condition="CM4_FP_LE_GCC_STD"    name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a"  src="CMSIS/RTOS2/RTX/Source"/>
2289         <file category="library" condition="CM7_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2290         <file category="library" condition="CM7_FP_LE_GCC"        name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a"  src="CMSIS/RTOS2/RTX/Source"/>
2291         <file category="library" condition="CM23_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a"  src="CMSIS/RTOS2/RTX/Source"/>
2292         <file category="library" condition="CM33_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
2293         <file category="library" condition="CM33_FP_LE_GCC"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
2294         <file category="library" condition="ARMv8MBL_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a"  src="CMSIS/RTOS2/RTX/Source"/>
2295         <file category="library" condition="ARMv8MML_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
2296         <file category="library" condition="ARMv8MML_FP_LE_GCC"   name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
2297         <!-- IAR -->
2298         <file category="library" condition="CM0_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM0.a"      src="CMSIS/RTOS2/RTX/Source"/>
2299         <file category="library" condition="CM3_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2300         <file category="library" condition="CM4_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2301         <file category="library" condition="CM4_FP_LE_IAR"        name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a"     src="CMSIS/RTOS2/RTX/Source"/>
2302         <file category="library" condition="CM7_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2303         <file category="library" condition="CM7_FP_LE_IAR"        name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a"     src="CMSIS/RTOS2/RTX/Source"/>
2304       </files>
2305     </component>
2306     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library_NS" Cversion="5.1.0" Capiversion="2.1.0" condition="RTOS2 RTX5 NS">
2307       <description>CMSIS-RTOS2 RTX5 for ARMv8-M Non-Secure Domain (Library)</description>
2308       <RTE_Components_h>
2309         <!-- the following content goes into file 'RTE_Components.h' -->
2310         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2311         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2312         #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS  /* CMSIS-RTOS2 Keil RTX5 ARMv8-M Non-secure domain */
2313       </RTE_Components_h>
2314       <files>
2315         <!-- RTX documentation -->
2316         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2317
2318         <!-- RTX header files -->
2319         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2320
2321         <!-- RTX configuration -->
2322         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2323         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2324
2325         <!-- RTX templates -->
2326         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2327         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2328         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2329         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2330         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2331         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2332         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2333         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.0" select="CMSIS-RTOS2 Timer"/>
2334         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2335
2336         <!-- RTX library configuration -->
2337         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2338
2339         <!-- RTX libraries (CPU and Compiler dependent) -->
2340         <!-- ARMCC -->
2341         <file category="library" condition="CM23_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2342         <file category="library" condition="CM33_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2343         <file category="library" condition="CM33_FP_LE_ARMCC"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2344         <file category="library" condition="ARMv8MBL_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2345         <file category="library" condition="ARMv8MML_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2346         <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2347         <!-- GCC -->
2348         <file category="library" condition="CM23_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2349         <file category="library" condition="CM33_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2350         <file category="library" condition="CM33_FP_LE_GCC"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
2351         <file category="library" condition="ARMv8MBL_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2352         <file category="library" condition="ARMv8MML_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2353         <file category="library" condition="ARMv8MML_FP_LE_GCC"   name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
2354       </files>
2355     </component>
2356     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.1.0" Capiversion="2.1.0" condition="RTOS2 RTX5">
2357       <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and ARMv8-M (Source)</description>
2358       <RTE_Components_h>
2359         <!-- the following content goes into file 'RTE_Components.h' -->
2360         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2361         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2362         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
2363       </RTE_Components_h>
2364       <files>
2365         <!-- RTX documentation -->
2366         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2367
2368         <!-- RTX header files -->
2369         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2370
2371         <!-- RTX configuration -->
2372         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2373         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2374
2375         <!-- RTX templates -->
2376         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2377         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2378         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2379         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2380         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2381         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2382         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2383         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.0" select="CMSIS-RTOS2 Timer"/>
2384         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2385
2386         <!-- RTX sources (core) -->
2387         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
2388         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
2389         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
2390         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
2391         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
2392         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
2393         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
2394         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
2395         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
2396         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
2397         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
2398         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
2399         <!-- RTX sources (library configuration) -->
2400         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2401         <!-- RTX sources (handlers ARMCC) -->
2402         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm0.s"         condition="CM0_ARMCC"/>
2403         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM3_ARMCC"/>
2404         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM4_ARMCC"/>
2405         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s"        condition="CM4_FP_ARMCC"/>
2406         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM7_ARMCC"/>
2407         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s"        condition="CM7_FP_ARMCC"/>
2408         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s"    condition="CM23_ARMCC"/>
2409         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM33_ARMCC"/>
2410         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM33_FP_ARMCC"/>
2411         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s"    condition="ARMv8MBL_ARMCC"/>
2412         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="ARMv8MML_ARMCC"/>
2413         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="ARMv8MML_FP_ARMCC"/>
2414         <!-- RTX sources (handlers GCC) -->
2415         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm0.S"         condition="CM0_GCC"/>
2416         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM3_GCC"/>
2417         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM4_GCC"/>
2418         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S"        condition="CM4_FP_GCC"/>
2419         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM7_GCC"/>
2420         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S"        condition="CM7_FP_GCC"/>
2421         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S"    condition="CM23_GCC"/>
2422         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="CM33_GCC"/>
2423         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="CM33_FP_GCC"/>
2424         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S"    condition="ARMv8MBL_GCC"/>
2425         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="ARMv8MML_GCC"/>
2426         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="ARMv8MML_FP_GCC"/>
2427         <!-- RTX sources (handlers IAR) -->
2428         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm0.s"         condition="CM0_IAR"/>
2429         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM3_IAR"/>
2430         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM4_IAR"/>
2431         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s"        condition="CM4_FP_IAR"/>
2432         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM7_IAR"/>
2433         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s"        condition="CM7_FP_IAR"/>
2434       </files>
2435     </component>
2436     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source_NS" Cversion="5.1.0" Capiversion="2.1.0" condition="RTOS2 RTX5 NS">
2437       <description>CMSIS-RTOS2 RTX5 for ARMv8-M Non-Secure Domain (Source)</description>
2438       <RTE_Components_h>
2439         <!-- the following content goes into file 'RTE_Components.h' -->
2440         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2441         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2442         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
2443         #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS  /* CMSIS-RTOS2 Keil RTX5 ARMv8-M Non-secure domain */
2444       </RTE_Components_h>
2445       <files>
2446         <!-- RTX documentation -->
2447         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2448
2449         <!-- RTX header files -->
2450         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2451
2452         <!-- RTX configuration -->
2453         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2454         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2455
2456         <!-- RTX templates -->
2457         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2458         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2459         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2460         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2461         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2462         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2463         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2464         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.0" select="CMSIS-RTOS2 Timer"/>
2465         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2466
2467         <!-- RTX sources (core) -->
2468         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
2469         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
2470         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
2471         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
2472         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
2473         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
2474         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
2475         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
2476         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
2477         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
2478         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
2479         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
2480         <!-- RTX sources (library configuration) -->
2481         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2482         <!-- RTX sources (ARMCC handlers) -->
2483         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s"    condition="CM23_ARMCC"/>
2484         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM33_ARMCC"/>
2485         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM33_FP_ARMCC"/>
2486         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s"    condition="ARMv8MBL_ARMCC"/>
2487         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="ARMv8MML_ARMCC"/>
2488         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="ARMv8MML_FP_ARMCC"/>
2489         <!-- RTX sources (GCC handlers) -->
2490         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S"    condition="CM23_GCC"/>
2491         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="CM33_GCC"/>
2492         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="CM33_FP_GCC"/>
2493         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S"    condition="ARMv8MBL_GCC"/>
2494         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="ARMv8MML_GCC"/>
2495         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="ARMv8MML_FP_GCC"/>
2496       </files>
2497     </component>
2498
2499   </components>
2500
2501   <boards>
2502     <board name="uVision Simulator" vendor="Keil">
2503       <description>uVision Simulator</description>
2504       <mountedDevice    deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0"/>
2505       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P"/>
2506       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM3"/>
2507       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4"/>
2508       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4_FP"/>
2509       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7"/>
2510       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_SP"/>
2511       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_DP"/>
2512       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MBL"/>
2513       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML"/>
2514       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_SP"/>
2515       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_DP"/>
2516       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23"/>
2517       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33"/>
2518       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_TZ"/>
2519       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP"/>
2520       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP_TZ"/>
2521    </board>
2522   </boards>
2523
2524   <examples>
2525     <example name="DSP_Lib Class Marks example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_class_marks_example">
2526       <description>DSP_Lib Class Marks example</description>
2527       <board name="uVision Simulator" vendor="Keil"/>
2528       <project>
2529         <environment name="uv" load="arm_class_marks_example.uvprojx"/>
2530       </project>
2531       <attributes>
2532         <component Cclass="CMSIS" Cgroup="CORE"/>
2533         <component Cclass="CMSIS" Cgroup="DSP"/>
2534         <component Cclass="Device" Cgroup="Startup"/>
2535         <category>Getting Started</category>
2536       </attributes>
2537     </example>
2538
2539     <example name="DSP_Lib Convolution example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_convolution_example">
2540       <description>DSP_Lib Convolution example</description>
2541       <board name="uVision Simulator" vendor="Keil"/>
2542       <project>
2543         <environment name="uv" load="arm_convolution_example.uvprojx"/>
2544       </project>
2545       <attributes>
2546         <component Cclass="CMSIS" Cgroup="CORE"/>
2547         <component Cclass="CMSIS" Cgroup="DSP"/>
2548         <component Cclass="Device" Cgroup="Startup"/>
2549         <category>Getting Started</category>
2550       </attributes>
2551     </example>
2552
2553     <example name="DSP_Lib Dotproduct example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_dotproduct_example">
2554       <description>DSP_Lib Dotproduct example</description>
2555       <board name="uVision Simulator" vendor="Keil"/>
2556       <project>
2557         <environment name="uv" load="arm_dotproduct_example.uvprojx"/>
2558       </project>
2559       <attributes>
2560         <component Cclass="CMSIS" Cgroup="CORE"/>
2561         <component Cclass="CMSIS" Cgroup="DSP"/>
2562         <component Cclass="Device" Cgroup="Startup"/>
2563         <category>Getting Started</category>
2564       </attributes>
2565     </example>
2566
2567     <example name="DSP_Lib FFT Bin example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fft_bin_example">
2568       <description>DSP_Lib FFT Bin example</description>
2569       <board name="uVision Simulator" vendor="Keil"/>
2570       <project>
2571         <environment name="uv" load="arm_fft_bin_example.uvprojx"/>
2572       </project>
2573       <attributes>
2574         <component Cclass="CMSIS" Cgroup="CORE"/>
2575         <component Cclass="CMSIS" Cgroup="DSP"/>
2576         <component Cclass="Device" Cgroup="Startup"/>
2577         <category>Getting Started</category>
2578       </attributes>
2579     </example>
2580
2581     <example name="DSP_Lib FIR example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fir_example">
2582       <description>DSP_Lib FIR example</description>
2583       <board name="uVision Simulator" vendor="Keil"/>
2584       <project>
2585         <environment name="uv" load="arm_fir_example.uvprojx"/>
2586       </project>
2587       <attributes>
2588         <component Cclass="CMSIS" Cgroup="CORE"/>
2589         <component Cclass="CMSIS" Cgroup="DSP"/>
2590         <component Cclass="Device" Cgroup="Startup"/>
2591         <category>Getting Started</category>
2592       </attributes>
2593     </example>
2594
2595     <example name="DSP_Lib Graphic Equalizer example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_graphic_equalizer_example">
2596       <description>DSP_Lib Graphic Equalizer example</description>
2597       <board name="uVision Simulator" vendor="Keil"/>
2598       <project>
2599         <environment name="uv" load="arm_graphic_equalizer_example.uvprojx"/>
2600       </project>
2601       <attributes>
2602         <component Cclass="CMSIS" Cgroup="CORE"/>
2603         <component Cclass="CMSIS" Cgroup="DSP"/>
2604         <component Cclass="Device" Cgroup="Startup"/>
2605         <category>Getting Started</category>
2606       </attributes>
2607     </example>
2608
2609     <example name="DSP_Lib Linear Interpolation example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_linear_interp_example">
2610       <description>DSP_Lib Linear Interpolation example</description>
2611       <board name="uVision Simulator" vendor="Keil"/>
2612       <project>
2613         <environment name="uv" load="arm_linear_interp_example.uvprojx"/>
2614       </project>
2615       <attributes>
2616         <component Cclass="CMSIS" Cgroup="CORE"/>
2617         <component Cclass="CMSIS" Cgroup="DSP"/>
2618         <component Cclass="Device" Cgroup="Startup"/>
2619         <category>Getting Started</category>
2620       </attributes>
2621     </example>
2622
2623     <example name="DSP_Lib Matrix example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_matrix_example">
2624       <description>DSP_Lib Matrix example</description>
2625       <board name="uVision Simulator" vendor="Keil"/>
2626       <project>
2627         <environment name="uv" load="arm_matrix_example.uvprojx"/>
2628       </project>
2629       <attributes>
2630         <component Cclass="CMSIS" Cgroup="CORE"/>
2631         <component Cclass="CMSIS" Cgroup="DSP"/>
2632         <component Cclass="Device" Cgroup="Startup"/>
2633         <category>Getting Started</category>
2634       </attributes>
2635     </example>
2636
2637     <example name="DSP_Lib Signal Convergence example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_signal_converge_example">
2638       <description>DSP_Lib Signal Convergence example</description>
2639       <board name="uVision Simulator" vendor="Keil"/>
2640       <project>
2641         <environment name="uv" load="arm_signal_converge_example.uvprojx"/>
2642       </project>
2643       <attributes>
2644         <component Cclass="CMSIS" Cgroup="CORE"/>
2645         <component Cclass="CMSIS" Cgroup="DSP"/>
2646         <component Cclass="Device" Cgroup="Startup"/>
2647         <category>Getting Started</category>
2648       </attributes>
2649     </example>
2650
2651     <example name="DSP_Lib Sinus/Cosinus example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_sin_cos_example">
2652       <description>DSP_Lib Sinus/Cosinus example</description>
2653       <board name="uVision Simulator" vendor="Keil"/>
2654       <project>
2655         <environment name="uv" load="arm_sin_cos_example.uvprojx"/>
2656       </project>
2657       <attributes>
2658         <component Cclass="CMSIS" Cgroup="CORE"/>
2659         <component Cclass="CMSIS" Cgroup="DSP"/>
2660         <component Cclass="Device" Cgroup="Startup"/>
2661         <category>Getting Started</category>
2662       </attributes>
2663     </example>
2664
2665     <example name="DSP_Lib Variance example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_variance_example">
2666       <description>DSP_Lib Variance example</description>
2667       <board name="uVision Simulator" vendor="Keil"/>
2668       <project>
2669         <environment name="uv" load="arm_variance_example.uvprojx"/>
2670       </project>
2671       <attributes>
2672         <component Cclass="CMSIS" Cgroup="CORE"/>
2673         <component Cclass="CMSIS" Cgroup="DSP"/>
2674         <component Cclass="Device" Cgroup="Startup"/>
2675         <category>Getting Started</category>
2676       </attributes>
2677     </example>
2678
2679     <example name="CMSIS-RTOS2 Blinky" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Blinky">
2680       <description>CMSIS-RTOS2 Blinky example</description>
2681       <board name="uVision Simulator" vendor="Keil"/>
2682       <project>
2683         <environment name="uv" load="Blinky.uvprojx"/>
2684       </project>
2685       <attributes>
2686         <component Cclass="CMSIS" Cgroup="CORE"/>
2687         <component Cclass="CMSIS" Cgroup="RTOS2"/>
2688         <component Cclass="Device" Cgroup="Startup"/>
2689         <category>Getting Started</category>
2690       </attributes>
2691     </example>
2692
2693     <example name="CMSIS-RTOS2 RTX5 Migration" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Migration">
2694       <description>CMSIS-RTOS2 mixed API v1 and v2</description>
2695       <board name="uVision Simulator" vendor="Keil"/>
2696       <project>
2697         <environment name="uv" load="Blinky.uvprojx"/>
2698       </project>
2699       <attributes>
2700         <component Cclass="CMSIS" Cgroup="CORE"/>
2701         <component Cclass="CMSIS" Cgroup="RTOS2"/>
2702         <component Cclass="Device" Cgroup="Startup"/>
2703         <category>Getting Started</category>
2704       </attributes>
2705     </example>
2706
2707     <example name="TrustZone for ARMv8-M No RTOS" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/NoRTOS">
2708       <description>Bare-metal secure/non-secure example without RTOS</description>
2709       <board name="uVision Simulator" vendor="Keil"/>
2710       <project>
2711         <environment name="uv" load="NoRTOS.uvmpw"/>
2712       </project>
2713       <attributes>
2714         <component Cclass="CMSIS" Cgroup="CORE"/>
2715         <component Cclass="CMSIS" Cgroup="RTOS2"/>
2716         <component Cclass="Device" Cgroup="Startup"/>
2717         <category>Getting Started</category>
2718       </attributes>
2719     </example>
2720
2721     <example name="TrustZone for ARMv8-M RTOS"  doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS">
2722       <description>Secure/non-secure RTOS example with thread context management</description>
2723       <board name="uVision Simulator" vendor="Keil"/>
2724       <project>
2725         <environment name="uv" load="RTOS.uvmpw"/>
2726       </project>
2727       <attributes>
2728         <component Cclass="CMSIS" Cgroup="CORE"/>
2729         <component Cclass="CMSIS" Cgroup="RTOS2"/>
2730         <component Cclass="Device" Cgroup="Startup"/>
2731         <category>Getting Started</category>
2732       </attributes>
2733     </example>
2734
2735     <example name="TrustZone for ARMv8-M RTOS Security Tests"  doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS_Faults">
2736       <description>Secure/non-secure RTOS example with security test cases and system recovery</description>
2737       <board name="uVision Simulator" vendor="Keil"/>
2738       <project>
2739         <environment name="uv" load="RTOS_Faults.uvmpw"/>
2740       </project>
2741       <attributes>
2742         <component Cclass="CMSIS" Cgroup="CORE"/>
2743         <component Cclass="CMSIS" Cgroup="RTOS2"/>
2744         <component Cclass="Device" Cgroup="Startup"/>
2745         <category>Getting Started</category>
2746       </attributes>
2747     </example>
2748
2749   </examples>
2750
2751 </package>