]> begriffs open source - cmsis/blob - ARM.CMSIS.pdsc
Core(A): Updated version information and history.
[cmsis] / ARM.CMSIS.pdsc
1 <?xml version="1.0" encoding="UTF-8"?>
2
3 <package schemaVersion="1.3" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="PACK.xsd">
4   <name>CMSIS</name>
5   <description>CMSIS (Cortex Microcontroller Software Interface Standard)</description>
6   <vendor>ARM</vendor>
7   <!-- <license>license.txt</license> -->
8   <url>http://www.keil.com/pack/</url>
9
10   <releases>
11     <release version="5.1.1-dev1">
12       Active development...
13       Devices:
14       - added GCC startup and linker script for Cortex-A9
15       CMSIS-Core(M): 5.0.3 (see revision history for details)
16       - Added MPU Functions for ARMv8-M for Cortex-M23/M33.
17       CMSIS-Core(A): 1.0.1 (see revision history for details)
18       CMSIS-RTOS:
19       - RTX: added variant for Infineon XMC4 series affected by PMU_CM.001 errata
20       CMSIS-RTOS2:
21       - RTX 5.2.1 (see revision history for details)
22       - Message Queue Example
23       - Memory Pool Example
24     </release>
25     <release version="5.1.0" date="2017-08-04">
26       CMSIS-Core(M): 5.0.2 (see revision history for details)
27       - Changed Version Control macros to be core agnostic. 
28       - Added MPU Functions for ARMv7-M for Cortex-M0+/M3/M4/M7.
29       CMSIS-Core(A): 1.0.0 (see revision history for details)
30       - Initial release
31       - IRQ Controller API 1.0.0
32       CMSIS-Driver: 2.05 (see revision history for details)
33       - All typedefs related to status have been made volatile.
34       CMSIS-RTOS2:
35       - API 2.1.1 (see revision history for details)
36       - RTX 5.2.0 (see revision history for details)
37       - OS Tick API 1.0.0
38       CMSIS-DSP: 1.5.2 (see revision history for details)
39       - Fixed GNU Compiler specific diagnostics.
40       CMSIS-PACK: 1.5.0 (see revision history for details)
41       - added System Description File (*.SDF) Format
42       CMSIS-Zone: 0.0.1 (Preview)
43       - Initial specification draft
44     </release>
45     <release version="5.0.1" date="2017-02-03">
46       Package Description:
47       - added taxonomy for Cclass RTOS
48       CMSIS-RTOS2:
49       - API 2.1   (see revision history for details)
50       - RTX 5.1.0 (see revision history for details)
51       CMSIS-Core: 5.0.1 (see revision history for details)
52       - Added __PACKED_STRUCT macro
53       - Added uVisior support
54       - Updated cmsis_armcc.h: corrected macro __ARM_ARCH_6M__
55       - Updated template for secure main function (main_s.c)
56       - Updated template for Context Management for ARMv8-M TrustZone (tz_context.c)
57       CMSIS-DSP: 1.5.1 (see revision history for details)
58       - added ARMv8M DSP libraries.
59       CMSIS-PACK:1.4.9 (see revision history for details)
60       - added Pack Index File specification and schema file
61     </release>
62     <release version="5.0.0" date="2016-11-11">
63       Changed open source license to Apache 2.0
64       CMSIS_Core:
65        - Added support for Cortex-M23 and Cortex-M33.
66        - Added ARMv8-M device configurations for mainline and baseline.
67        - Added CMSE support and thread context management for TrustZone for ARMv8-M
68        - Added cmsis_compiler.h to unify compiler behaviour.
69        - Updated function SCB_EnableICache (for Cortex-M7).
70        - Added functions: NVIC_GetEnableIRQ, SCB_GetFPUType
71       CMSIS-RTOS:
72         - bug fix in RTX 4.82 (see revision history for details)
73       CMSIS-RTOS2:
74         - new API including compatibility layer to CMSIS-RTOS
75         - reference implementation based on RTX5
76         - supports all Cortex-M variants including TrustZone for ARMv8-M
77       CMSIS-SVD:
78        - reworked SVD format documentation
79        - removed SVD file database documentation as SVD files are distributed in packs
80        - updated SVDConv for Win32 and Linux
81       CMSIS-DSP:
82        - Moved DSP libraries from CMSIS/DSP/Lib to CMSIS/Lib.
83        - Added DSP libraries build projects to CMSIS pack.
84     </release>
85     <release version="4.5.0" date="2015-10-28">
86       - CMSIS-Core     4.30.0  (see revision history for details)
87       - CMSIS-DAP      1.1.0   (unchanged)
88       - CMSIS-Driver   2.04.0  (see revision history for details)
89       - CMSIS-DSP      1.4.7   (no source code change [still labeled 1.4.5], see revision history for details)
90       - CMSIS-PACK     1.4.1   (see revision history for details)
91       - CMSIS-RTOS     4.80.0  Restored time delay parameter 'millisec' old behavior (prior V4.79) for software compatibility. (see revision history for details)
92       - CMSIS-SVD      1.3.1   (see revision history for details)
93     </release>
94     <release version="4.4.0" date="2015-09-11">
95       - CMSIS-Core     4.20   (see revision history for details)
96       - CMSIS-DSP      1.4.6  (no source code change [still labeled 1.4.5], see revision history for details)
97       - CMSIS-PACK     1.4.0  (adding memory attributes, algorithm style)
98       - CMSIS-Driver   2.03.0 (adding CAN [Controller Area Network] API)
99       - CMSIS-RTOS
100         -- API         1.02   (unchanged)
101         -- RTX         4.79   (see revision history for details)
102       - CMSIS-SVD      1.3.0  (see revision history for details)
103       - CMSIS-DAP      1.1.0  (extended with SWO support)
104     </release>
105     <release version="4.3.0" date="2015-03-20">
106       - CMSIS-Core     4.10   (Cortex-M7 extended Cache Maintenance functions)
107       - CMSIS-DSP      1.4.5  (see revision history for details)
108       - CMSIS-Driver   2.02   (adding SAI (Serial Audio Interface) API)
109       - CMSIS-PACK     1.3.3  (Semantic Versioning, Generator extensions)
110       - CMSIS-RTOS
111         -- API         1.02   (unchanged)
112         -- RTX         4.78   (see revision history for details)
113       - CMSIS-SVD      1.2    (unchanged)
114     </release>
115     <release version="4.2.0" date="2014-09-24">
116       Adding Cortex-M7 support
117       - CMSIS-Core     4.00  (Cortex-M7 support, corrected C++ include guards in core header files)
118       - CMSIS-DSP      1.4.4 (Cortex-M7 support and corrected out of bound issues)
119       - CMSIS-PACK     1.3.1 (Cortex-M7 updates, clarification, corrected batch files in Tutorial)
120       - CMSIS-SVD      1.2   (Cortex-M7 extensions)
121       - CMSIS-RTOS RTX 4.75  (see revision history for details)
122     </release>
123     <release version="4.1.1" date="2014-06-30">
124       - fixed conditions preventing the inclusion of the DSP library in projects for Infineon XMC4000 series devices
125     </release>
126     <release version="4.1.0" date="2014-06-12">
127       - CMSIS-Driver   2.02  (incompatible update)
128       - CMSIS-Pack     1.3   (see revision history for details)
129       - CMSIS-DSP      1.4.2 (unchanged)
130       - CMSIS-Core     3.30  (unchanged)
131       - CMSIS-RTOS RTX 4.74  (unchanged)
132       - CMSIS-RTOS API 1.02  (unchanged)
133       - CMSIS-SVD      1.10  (unchanged)
134       PACK:
135       - removed G++ specific files from PACK
136       - added Component Startup variant "C Startup"
137       - added Pack Checking Utility
138       - updated conditions to reflect tool-chain dependency
139       - added Taxonomy for Graphics
140       - updated Taxonomy for unified drivers from "Drivers" to "CMSIS Drivers"
141     </release>
142     <release version="4.0.0">
143       - CMSIS-Driver   2.00  Preliminary (incompatible update)
144       - CMSIS-Pack     1.1   Preliminary
145       - CMSIS-DSP      1.4.2 (see revision history for details)
146       - CMSIS-Core     3.30  (see revision history for details)
147       - CMSIS-RTOS RTX 4.74  (see revision history for details)
148       - CMSIS-RTOS API 1.02  (unchanged)
149       - CMSIS-SVD      1.10  (unchanged)
150     </release>
151     <release version="3.20.4">
152       - CMSIS-RTOS 4.74 (see revision history for details)
153       - PACK Extensions (Boards, Device Features, Flash Programming, Generators, Configuration Wizard). Schema version 1.1.
154     </release>
155     <release version="3.20.3">
156       - CMSIS-Driver API Version 1.10 ARM prefix added (incompatible change)
157       - CMSIS-RTOS 4.73 (see revision history for details)
158     </release>
159     <release version="3.20.2">
160       - CMSIS-Pack documentation has been added
161       - CMSIS-Drivers header and documentation have been added to PACK
162       - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
163     </release>
164     <release version="3.20.1">
165       - CMSIS-RTOS Keil RTX V4.72 has been added to PACK
166       - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
167     </release>
168     <release version="3.20.0">
169       The software portions that are deployed in the application program are now under a BSD license which allows usage
170       of CMSIS components in any commercial or open source projects.  The Pack Description file Arm.CMSIS.pdsc describes the use cases
171       The individual components have been update as listed below:
172       - CMSIS-CORE adds functions for setting breakpoints, supports the latest GCC Compiler, and contains several corrections.
173       - CMSIS-DSP library is optimized for more performance and contains several bug fixes.
174       - CMSIS-RTOS API is extended with capabilities for short timeouts, Kernel initialization, and prepared for a C++ interface.
175       - CMSIS-SVD is unchanged.
176     </release>
177   </releases>
178
179   <taxonomy>
180     <description Cclass="Board Support">Generic Interfaces for Evaluation and Development Boards</description>
181     <description Cclass="CMSIS" doc="CMSIS/Documentation/General/html/index.html">Cortex Microcontroller Software Interface Components</description>
182     <description Cclass="Device" doc="CMSIS/Documentation/Core/html/index.html">Startup, System Setup</description>
183     <description Cclass="CMSIS Driver" doc="CMSIS/Documentation/Driver/html/index.html">Unified Device Drivers compliant to CMSIS-Driver Specifications</description>
184     <description Cclass="File System">File Drive Support and File System</description>
185     <description Cclass="Graphics">Graphical User Interface</description>
186     <description Cclass="Network">Network Stack using Internet Protocols</description>
187     <description Cclass="USB">Universal Serial Bus Stack</description>
188     <description Cclass="Compiler">Compiler Software Extensions</description>
189     <description Cclass="RTOS">Real-time Operating System</description>
190   </taxonomy>
191
192   <devices>
193     <!-- ******************************  Cortex-M0  ****************************** -->
194     <family Dfamily="ARM Cortex M0" Dvendor="ARM:82">
195       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0497a/index.html" title="Cortex-M0 Device Generic Users Guide"/>
196       <description>
197 The Cortex-M0 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
198 - simple, easy-to-use programmers model
199 - highly efficient ultra-low power operation
200 - excellent code density
201 - deterministic, high-performance interrupt handling
202 - upward compatibility with the rest of the Cortex-M processor family.
203       </description>
204       <debug svd="Device/ARM/SVD/ARMCM0.svd"/>
205       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
206       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
207       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
208
209       <device Dname="ARMCM0">
210         <processor Dcore="Cortex-M0" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
211         <compile header="Device/ARM/ARMCM0/Include/ARMCM0.h" define="ARMCM0"/>
212       </device>
213     </family>
214
215     <!-- ******************************  Cortex-M0P  ****************************** -->
216     <family Dfamily="ARM Cortex M0 plus" Dvendor="ARM:82">
217       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0662b/index.html" title="Cortex-M0+ Device Generic Users Guide"/>
218       <description>
219 The Cortex-M0+ processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
220 - simple, easy-to-use programmers model
221 - highly efficient ultra-low power operation
222 - excellent code density
223 - deterministic, high-performance interrupt handling
224 - upward compatibility with the rest of the Cortex-M processor family.
225       </description>
226       <debug svd="Device/ARM/SVD/ARMCM0P.svd"/>
227       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
228       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
229       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
230
231       <device Dname="ARMCM0P">
232         <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
233         <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h" define="ARMCM0P"/>
234       </device>
235     </family>
236
237     <!-- ******************************  Cortex-M3  ****************************** -->
238     <family Dfamily="ARM Cortex M3" Dvendor="ARM:82">
239       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0552a/index.html" title="Cortex-M3 Device Generic Users Guide"/>
240       <description>
241 The Cortex-M3 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
242 - simple, easy-to-use programmers model
243 - highly efficient ultra-low power operation
244 - excellent code density
245 - deterministic, high-performance interrupt handling
246 - upward compatibility with the rest of the Cortex-M processor family.
247       </description>
248       <debug svd="Device/ARM/SVD/ARMCM3.svd"/>
249       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
250       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
251       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
252
253       <device Dname="ARMCM3">
254         <processor Dcore="Cortex-M3" DcoreVersion="r2p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
255         <compile header="Device/ARM/ARMCM3/Include/ARMCM3.h" define="ARMCM3"/>
256       </device>
257     </family>
258
259     <!-- ******************************  Cortex-M4  ****************************** -->
260     <family Dfamily="ARM Cortex M4" Dvendor="ARM:82">
261       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0553a/index.html" title="Cortex-M4 Device Generic Users Guide"/>
262       <description>
263 The Cortex-M4 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
264 - simple, easy-to-use programmers model
265 - highly efficient ultra-low power operation
266 - excellent code density
267 - deterministic, high-performance interrupt handling
268 - upward compatibility with the rest of the Cortex-M processor family.
269       </description>
270       <debug svd="Device/ARM/SVD/ARMCM4.svd"/>
271       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
272       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
273       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
274
275       <device Dname="ARMCM4">
276         <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
277         <compile header="Device/ARM/ARMCM4/Include/ARMCM4.h"    define="ARMCM4"/>
278       </device>
279
280       <device Dname="ARMCM4_FP">
281         <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
282         <compile header="Device/ARM/ARMCM4/Include/ARMCM4_FP.h" define="ARMCM4_FP"/>
283       </device>
284     </family>
285
286     <!-- ******************************  Cortex-M7  ****************************** -->
287     <family Dfamily="ARM Cortex M7" Dvendor="ARM:82">
288       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0646b/index.html" title="Cortex-M7 Device Generic Users Guide"/>
289       <description>
290 The Cortex-M7 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
291 - simple, easy-to-use programmers model
292 - highly efficient ultra-low power operation
293 - excellent code density
294 - deterministic, high-performance interrupt handling
295 - upward compatibility with the rest of the Cortex-M processor family.
296       </description>
297       <debug svd="Device/ARM/SVD/ARMCM7.svd"/>
298       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
299       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
300       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
301
302       <device Dname="ARMCM7">
303         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
304         <compile header="Device/ARM/ARMCM7/Include/ARMCM7.h" define="ARMCM7"/>
305       </device>
306
307       <device Dname="ARMCM7_SP">
308         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
309         <compile header="Device/ARM/ARMCM7/Include/ARMCM7_SP.h" define="ARMCM7_SP"/>
310       </device>
311
312       <device Dname="ARMCM7_DP">
313         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
314         <compile header="Device/ARM/ARMCM7/Include/ARMCM7_DP.h" define="ARMCM7_DP"/>
315       </device>
316     </family>
317
318     <!-- ******************************  Cortex-M23  ********************** -->
319     <family Dfamily="ARM Cortex M23" Dvendor="ARM:82">
320       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
321       <description>
322 The ARM Cortex-M23 is based on the ARMv8-M baseline architecture.
323 It is the smallest and most energy efficient ARM processor with ARM TrustZone technology.
324 Cortex-M23 is the ideal processor for constrained embedded applications requiring efficient security.
325       </description>
326       <debug svd="Device/ARM/SVD/ARMCM23.svd"/>
327       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
328       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
329       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
330       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
331       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
332
333       <device Dname="ARMCM23">
334         <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
335         <compile header="Device/ARM/ARMCM23/Include/ARMCM23.h" define="ARMCM23"/>
336       </device>
337
338       <device Dname="ARMCM23_TZ">
339         <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
340         <compile header="Device/ARM/ARMCM23/Include/ARMCM23_TZ.h" define="ARMCM23_TZ"/>
341       </device>
342     </family>
343
344     <!-- ******************************  Cortex-M33  ****************************** -->
345     <family Dfamily="ARM Cortex M33" Dvendor="ARM:82">
346       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
347       <description>
348 The ARM Cortex-M33 is the most configurable of all Cortex-M processors. It is a full featured microcontroller
349 class processor based on the ARMv8-M mainline architecture with ARM TrustZone security.
350       </description>
351       <debug svd="Device/ARM/SVD/ARMCM33.svd"/>
352       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
353       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
354       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
355       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
356       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"          default="1"/-->
357
358       <device Dname="ARMCM33">
359         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
360         <description>
361           no DSP Instructions, no Floating Point Unit, no TrustZone
362         </description>
363         <compile header="Device/ARM/ARMCM33/Include/ARMCM33.h" define="ARMCM33"/>
364       </device>
365
366       <device Dname="ARMCM33_TZ">
367         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
368         <description>
369           no DSP Instructions, no Floating Point Unit, TrustZone
370         </description>
371         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_TZ.h" define="ARMCM33_TZ"/>
372       </device>
373
374       <device Dname="ARMCM33_DSP_FP">
375         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
376         <description>
377           DSP Instructions, Single Precision Floating Point Unit, no TrustZone
378         </description>
379         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP.h" define="ARMCM33_DSP_FP"/>
380       </device>
381
382       <device Dname="ARMCM33_DSP_FP_TZ">
383         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
384         <description>
385           DSP Instructions, Single Precision Floating Point Unit, TrustZone
386         </description>
387         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP_TZ.h" define="ARMCM33_DSP_FP_TZ"/>
388       </device>
389     </family>
390
391     <!-- ******************************  ARMSC000  ****************************** -->
392     <family Dfamily="ARM SC000" Dvendor="ARM:82">
393       <description>
394 The ARM SC000 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
395 - simple, easy-to-use programmers model
396 - highly efficient ultra-low power operation
397 - excellent code density
398 - deterministic, high-performance interrupt handling
399       </description>
400       <debug svd="Device/ARM/SVD/ARMSC000.svd"/>
401       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
402       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
403       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
404
405       <device Dname="ARMSC000">
406         <processor Dcore="SC000" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
407         <compile header="Device/ARM/ARMSC000/Include/ARMSC000.h" define="ARMSC000"/>
408       </device>
409     </family>
410
411     <!-- ******************************  ARMSC300  ****************************** -->
412     <family Dfamily="ARM SC300" Dvendor="ARM:82">
413       <description>
414 The ARM SC300 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
415 - simple, easy-to-use programmers model
416 - highly efficient ultra-low power operation
417 - excellent code density
418 - deterministic, high-performance interrupt handling
419       </description>
420       <debug svd="Device/ARM/SVD/ARMSC300.svd"/>
421       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
422       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
423       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
424
425       <device Dname="ARMSC300">
426         <processor Dcore="SC300" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
427         <compile header="Device/ARM/ARMSC300/Include/ARMSC300.h" define="ARMSC300"/>
428       </device>
429     </family>
430
431     <!-- ******************************  ARMv8-M Baseline  ********************** -->
432     <family Dfamily="ARMv8-M Baseline" Dvendor="ARM:82">
433       <!--book name="Device/ARM/Documents/ARMv8MBL_dgug.pdf"       title="ARMv8MBL Device Generic Users Guide"/-->
434       <description>
435 ARMv8-M Baseline based device with TrustZone
436       </description>
437       <debug svd="Device/ARM/SVD/ARMv8MBL.svd"/>
438       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
439       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
440       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
441       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
442       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
443
444       <device Dname="ARMv8MBL">
445         <processor Dcore="ARMV8MBL" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
446         <compile header="Device/ARM/ARMv8MBL/Include/ARMv8MBL.h" define="ARMv8MBL"/>
447       </device>
448     </family>
449
450     <!-- ******************************  ARMv8-M Mainline  ****************************** -->
451     <family Dfamily="ARMv8-M Mainline" Dvendor="ARM:82">
452       <!--book name="Device/ARM/Documents/ARMv8MML_dgug.pdf"       title="ARMv8MML Device Generic Users Guide"/-->
453       <description>
454 ARMv8-M Mainline based device with TrustZone
455       </description>
456       <debug svd="Device/ARM/SVD/ARMv8MML.svd"/>
457       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
458       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
459       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
460       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
461       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
462
463       <device Dname="ARMv8MML">
464         <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
465         <description>
466           no DSP Instructions, no Floating Point Unit, TrustZone
467         </description>
468         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML.h" define="ARMv8MML"/>
469       </device>
470
471       <device Dname="ARMv8MML_DSP">
472         <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
473         <description>
474           DSP Instructions, no Floating Point Unit, TrustZone
475         </description>
476         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP.h" define="ARMv8MML_DSP"/>
477       </device>
478
479       <device Dname="ARMv8MML_SP">
480         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
481         <description>
482           no DSP Instructions, Single Precision Floating Point Unit, TrustZone
483         </description>
484         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_SP.h" define="ARMv8MML_SP"/>
485       </device>
486
487       <device Dname="ARMv8MML_DSP_SP">
488         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
489         <description>
490           DSP Instructions, Single Precision Floating Point Unit, TrustZone
491         </description>
492         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_SP.h" define="ARMv8MML_DSP_SP"/>
493       </device>
494
495       <device Dname="ARMv8MML_DP">
496         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
497         <description>
498           no DSP Instructions, Double Precision Floating Point Unit, TrustZone
499         </description>
500         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DP.h" define="ARMv8MML_DP"/>
501       </device>
502
503       <device Dname="ARMv8MML_DSP_DP">
504         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
505         <description>
506           DSP Instructions, Double Precision Floating Point Unit, TrustZone
507         </description>
508         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_DP.h" define="ARMv8MML_DSP_DP"/>
509       </device>
510     </family>
511
512     <!-- ******************************  Cortex-A5  ****************************** -->
513     <family Dfamily="ARM Cortex A5" Dvendor="ARM:82">
514       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.ddi0433c/index.html" title="Cortex-A5 Technical Reference Manual"/>
515       <description>
516 The ARM Cortex-A5 processor is a high-performance, low-power, ARM macrocell with an L1 cache subsystem that provides full 
517 virtual memory capabilities. The Cortex-A5 processor implements the ARMv7-A architecture profile and can execute 32-bit 
518 ARM instructions and 16-bit and 32-bit Thumb instructions. The Cortex-A5 is the smallest member of the Cortex-A processor family.
519       </description>
520
521       <memory id="IROM1"                                start="0x80000000" size="0x00200000" startup="1" default="1"/>
522       <memory id="IRAM1"                                start="0x80200000" size="0x00200000" init   ="0" default="1"/>
523
524       <device Dname="ARMCA5">
525         <processor Dcore="Cortex-A5" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
526         <compile header="Device/ARM/ARMCA5/Include/ARMCA5.h" define="ARMCA5"/>
527       </device>
528     </family>
529     
530     <!-- ******************************  Cortex-A7  ****************************** -->
531     <family Dfamily="ARM Cortex A7" Dvendor="ARM:82">
532       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.ddi0464f/index.html" title="Cortex-A7 MPCore Technical Reference Manual"/>
533       <description>
534 The Cortex-A7 MPCore processor is a high-performance, low-power processor that implements the ARMv7-A architecture. 
535 The Cortex-A7 MPCore processor has one to four processors in a single multiprocessor device with a L1 cache subsystem, 
536 an optional integrated GIC, and an optional L2 cache controller.
537       </description>
538
539       <memory id="IROM1"                                start="0x80000000" size="0x00200000" startup="1" default="1"/>
540       <memory id="IRAM1"                                start="0x80200000" size="0x00200000" init   ="0" default="1"/>
541
542       <device Dname="ARMCA7">
543         <processor Dcore="Cortex-A7" DcoreVersion="r0p5" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
544         <compile header="Device/ARM/ARMCA7/Include/ARMCA7.h" define="ARMCA7"/>
545       </device>
546     </family>
547
548     <!-- ******************************  Cortex-A9  ****************************** -->
549     <family Dfamily="ARM Cortex A9" Dvendor="ARM:82">
550       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.100511_0401_10_en/index.html" title="Cortex-A9 Technical Reference Manual"/>
551       <description>
552 The Cortex-A9 processor is a high-performance, low-power, ARM macrocell with an L1 cache subsystem that provides full virtual memory capabilities.
553 The Cortex-A9 processor implements the ARMv7-A architecture and runs 32-bit ARM instructions, 16-bit and 32-bit Thumb instructions,
554 and 8-bit Java bytecodes in Jazelle state.
555       </description>
556
557       <memory id="IROM1"                                start="0x80000000" size="0x00200000" startup="1" default="1"/>
558       <memory id="IRAM1"                                start="0x80200000" size="0x00200000" init   ="0" default="1"/>
559
560       <device Dname="ARMCA9">
561         <processor Dcore="Cortex-A9" DcoreVersion="r4p1" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
562         <compile header="Device/ARM/ARMCA9/Include/ARMCA9.h" define="ARMCA9"/>
563       </device>
564     </family>
565   </devices>
566
567
568   <apis>
569     <!-- CMSIS Device API -->
570     <api Cclass="Device" Cgroup="IRQ Controller" Capiversion="1.0.0" exclusive="1">
571       <description>Device interrupt controller interface</description>
572       <files>
573         <file category="header" name="CMSIS/Core_A/Include/irq_ctrl.h"/>
574       </files>
575     </api>
576     <api Cclass="Device" Cgroup="OS Tick" Capiversion="1.0.0" exclusive="1">
577       <description>RTOS Kernel system tick timer interface</description>
578       <files>
579         <file category="header" name="CMSIS/RTOS2/Include/os_tick.h"/>
580       </files>
581     </api>
582     <!-- CMSIS-RTOS API -->
583     <api Cclass="CMSIS" Cgroup="RTOS" Capiversion="1.0.0" exclusive="1">
584       <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
585       <files>
586         <file category="doc" name="CMSIS/Documentation/RTOS/html/index.html"/>
587       </files>
588     </api>
589     <api Cclass="CMSIS" Cgroup="RTOS2" Capiversion="2.1.1" exclusive="1">
590       <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
591       <files>
592         <file category="doc" name="CMSIS/Documentation/RTOS2/html/index.html"/>
593         <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
594       </files>
595     </api>
596     <!-- CMSIS Driver API -->
597     <api Cclass="CMSIS Driver" Cgroup="USART" Capiversion="2.3.0" exclusive="0">
598       <description>USART Driver API for Cortex-M</description>
599       <files>
600         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usart__interface__gr.html" />
601         <file category="header" name="CMSIS/Driver/Include/Driver_USART.h" />
602       </files>
603     </api>
604     <api Cclass="CMSIS Driver" Cgroup="SPI" Capiversion="2.2.0" exclusive="0">
605       <description>SPI Driver API for Cortex-M</description>
606       <files>
607         <file category="doc" name="CMSIS/Documentation/Driver/html/group__spi__interface__gr.html" />
608         <file category="header" name="CMSIS/Driver/Include/Driver_SPI.h" />
609       </files>
610     </api>
611     <api Cclass="CMSIS Driver" Cgroup="SAI" Capiversion="1.1.0" exclusive="0">
612       <description>SAI Driver API for Cortex-M</description>
613       <files>
614         <file category="doc" name="CMSIS/Documentation/Driver/html/group__sai__interface__gr.html"/>
615         <file category="header" name="CMSIS/Driver/Include/Driver_SAI.h" />
616       </files>
617     </api>
618     <api Cclass="CMSIS Driver" Cgroup="I2C" Capiversion="2.3.0" exclusive="0">
619       <description>I2C Driver API for Cortex-M</description>
620       <files>
621         <file category="doc" name="CMSIS/Documentation/Driver/html/group__i2c__interface__gr.html"/>
622         <file category="header" name="CMSIS/Driver/Include/Driver_I2C.h" />
623       </files>
624     </api>
625     <api Cclass="CMSIS Driver" Cgroup="CAN" Capiversion="1.1.0" exclusive="0">
626       <description>CAN Driver API for Cortex-M</description>
627       <files>
628         <file category="doc" name="CMSIS/Documentation/Driver/html/group__can__interface__gr.html"/>
629         <file category="header" name="CMSIS/Driver/Include/Driver_CAN.h" />
630       </files>
631     </api>
632     <api Cclass="CMSIS Driver" Cgroup="Flash" Capiversion="2.1.0" exclusive="0">
633       <description>Flash Driver API for Cortex-M</description>
634       <files>
635         <file category="doc" name="CMSIS/Documentation/Driver/html/group__flash__interface__gr.html" />
636         <file category="header" name="CMSIS/Driver/Include/Driver_Flash.h" />
637       </files>
638     </api>
639     <api Cclass="CMSIS Driver" Cgroup="MCI" Capiversion="2.3.0" exclusive="0">
640       <description>MCI Driver API for Cortex-M</description>
641       <files>
642         <file category="doc" name="CMSIS/Documentation/Driver/html/group__mci__interface__gr.html" />
643         <file category="header" name="CMSIS/Driver/Include/Driver_MCI.h" />
644       </files>
645     </api>
646     <api Cclass="CMSIS Driver" Cgroup="NAND" Capiversion="2.2.0" exclusive="0">
647       <description>NAND Flash Driver API for Cortex-M</description>
648       <files>
649         <file category="doc" name="CMSIS/Documentation/Driver/html/group__nand__interface__gr.html" />
650         <file category="header" name="CMSIS/Driver/Include/Driver_NAND.h" />
651       </files>
652     </api>
653     <api Cclass="CMSIS Driver" Cgroup="Ethernet" Capiversion="2.1.0" exclusive="0">
654       <description>Ethernet MAC and PHY Driver API for Cortex-M</description>
655       <files>
656         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__interface__gr.html" />
657         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
658         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
659       </files>
660     </api>
661     <api Cclass="CMSIS Driver" Cgroup="Ethernet MAC" Capiversion="2.1.0" exclusive="0">
662       <description>Ethernet MAC Driver API for Cortex-M</description>
663       <files>
664         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__mac__interface__gr.html" />
665         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
666       </files>
667     </api>
668     <api Cclass="CMSIS Driver" Cgroup="Ethernet PHY" Capiversion="2.1.0" exclusive="0">
669       <description>Ethernet PHY Driver API for Cortex-M</description>
670       <files>
671         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__phy__interface__gr.html" />
672         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
673       </files>
674     </api>
675     <api Cclass="CMSIS Driver" Cgroup="USB Device" Capiversion="2.2.0" exclusive="0">
676       <description>USB Device Driver API for Cortex-M</description>
677       <files>
678         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbd__interface__gr.html" />
679         <file category="header" name="CMSIS/Driver/Include/Driver_USBD.h" />
680       </files>
681     </api>
682     <api Cclass="CMSIS Driver" Cgroup="USB Host" Capiversion="2.2.0" exclusive="0">
683       <description>USB Host Driver API for Cortex-M</description>
684       <files>
685         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbh__interface__gr.html" />
686         <file category="header" name="CMSIS/Driver/Include/Driver_USBH.h" />
687       </files>
688     </api>
689   </apis>
690
691   <!-- conditions are dependency rules that can apply to a component or an individual file -->
692   <conditions>
693     <!-- compiler -->
694     <condition id="ARMCC6">
695       <accept Tcompiler="ARMCC" Toptions="AC6"/>
696       <accept Tcompiler="ARMCC" Toptions="AC6LTO"/>
697     </condition>
698     <condition id="ARMCC5">
699       <require Tcompiler="ARMCC" Toptions="AC5"/>
700     </condition>
701     <condition id="ARMCC">
702       <require Tcompiler="ARMCC"/>
703     </condition>
704     <condition id="GCC">
705       <require Tcompiler="GCC"/>
706     </condition>
707     <condition id="IAR">
708       <require Tcompiler="IAR"/>
709     </condition>
710     <condition id="ARMCC GCC">
711       <accept Tcompiler="ARMCC"/>
712       <accept Tcompiler="GCC"/>
713     </condition>
714     <condition id="ARMCC GCC IAR">
715       <accept Tcompiler="ARMCC"/>
716       <accept Tcompiler="GCC"/>
717       <accept Tcompiler="IAR"/>
718     </condition>
719
720     <!-- ARM architecture -->
721     <condition id="ARMv6-M Device">
722       <description>ARMv6-M architecture based device</description>
723       <accept Dcore="Cortex-M0"/>
724       <accept Dcore="Cortex-M0+"/>
725       <accept Dcore="SC000"/>
726     </condition>
727     <condition id="ARMv7-M Device">
728       <description>ARMv7-M architecture based device</description>
729       <accept Dcore="Cortex-M3"/>
730       <accept Dcore="Cortex-M4"/>
731       <accept Dcore="Cortex-M7"/>
732       <accept Dcore="SC300"/>
733     </condition>
734     <condition id="ARMv8-M Device">
735       <description>ARMv8-M architecture based device</description>
736       <accept Dcore="ARMV8MBL"/>
737       <accept Dcore="ARMV8MML"/>
738       <accept Dcore="Cortex-M23"/>
739       <accept Dcore="Cortex-M33"/>
740     </condition>
741     <condition id="ARMv8-M TZ Device">
742       <description>ARMv8-M architecture based device with TrustZone</description>
743       <require condition="ARMv8-M Device"/>
744       <require Dtz="TZ"/>
745     </condition>
746     <condition id="ARMv6_7-M Device">
747       <description>ARMv6_7-M architecture based device</description>
748       <accept condition="ARMv6-M Device"/>
749       <accept condition="ARMv7-M Device"/>
750     </condition>
751     <condition id="ARMv6_7_8-M Device">
752       <description>ARMv6_7_8-M architecture based device</description>
753       <accept condition="ARMv6-M Device"/>
754       <accept condition="ARMv7-M Device"/>
755       <accept condition="ARMv8-M Device"/>
756     </condition>
757     <condition id="ARMv7-A Device">
758       <description>ARMv7-A architecture based device</description>
759       <accept Dcore="Cortex-A5"/>
760       <accept Dcore="Cortex-A7"/>
761       <accept Dcore="Cortex-A9"/>
762     </condition>
763
764     <!-- ARM core -->
765     <condition id="CM0">
766       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device</description>
767       <accept Dcore="Cortex-M0"/>
768       <accept Dcore="Cortex-M0+"/>
769       <accept Dcore="SC000"/>
770     </condition>
771     <condition id="CM3">
772       <description>Cortex-M3 or SC300 processor based device</description>
773       <accept Dcore="Cortex-M3"/>
774       <accept Dcore="SC300"/>
775     </condition>
776     <condition id="CM4">
777       <description>Cortex-M4 processor based device</description>
778       <require Dcore="Cortex-M4" Dfpu="NO_FPU"/>
779     </condition>
780     <condition id="CM4_FP">
781       <description>Cortex-M4 processor based device using Floating Point Unit</description>
782       <require Dcore="Cortex-M4" Dfpu="FPU"/>
783     </condition>
784     <condition id="CM7">
785       <description>Cortex-M7 processor based device</description>
786       <require Dcore="Cortex-M7" Dfpu="NO_FPU"/>
787     </condition>
788     <condition id="CM7_FP">
789       <description>Cortex-M7 processor based device using Floating Point Unit</description>
790       <accept Dcore="Cortex-M7" Dfpu="SP_FPU"/>
791       <accept Dcore="Cortex-M7" Dfpu="DP_FPU"/>
792     </condition>
793     <condition id="CM7_SP">
794       <description>Cortex-M7 processor based device using Floating Point Unit (SP)</description>
795       <require Dcore="Cortex-M7" Dfpu="SP_FPU"/>
796     </condition>
797     <condition id="CM7_DP">
798       <description>Cortex-M7 processor based device using Floating Point Unit (DP)</description>
799       <require Dcore="Cortex-M7" Dfpu="DP_FPU"/>
800     </condition>
801     <condition id="CM23">
802       <description>Cortex-M23 processor based device</description>
803       <require Dcore="Cortex-M23"/>
804     </condition>
805     <condition id="CM33">
806       <description>Cortex-M33 processor based device</description>
807       <require Dcore="Cortex-M33" Dfpu="NO_FPU"/>
808     </condition>
809     <condition id="CM33_FP">
810       <description>Cortex-M33 processor based device using Floating Point Unit</description>
811       <require Dcore="Cortex-M33" Dfpu="SP_FPU"/>
812     </condition>
813     <condition id="ARMv8MBL">
814       <description>ARMv8-M Baseline processor based device</description>
815       <require Dcore="ARMV8MBL"/>
816     </condition>
817     <condition id="ARMv8MML">
818       <description>ARMv8-M Mainline processor based device</description>
819       <require Dcore="ARMV8MML" Dfpu="NO_FPU"/>
820     </condition>
821     <condition id="ARMv8MML_FP">
822       <description>ARMv8-M Mainline processor based device using Floating Point Unit</description>
823       <accept Dcore="ARMV8MML" Dfpu="SP_FPU"/>
824       <accept Dcore="ARMV8MML" Dfpu="DP_FPU"/>
825     </condition>
826
827     <condition id="CM33_NODSP_NOFPU">
828       <description>CM33, no DSP, no FPU</description>
829       <require Dcore="Cortex-M33" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
830     </condition>
831     <condition id="CM33_DSP_NOFPU">
832       <description>CM33, DSP, no FPU</description>
833       <require Dcore="Cortex-M33" Ddsp="DSP" Dfpu="NO_FPU"/>
834     </condition>
835     <condition id="CM33_NODSP_SP">
836       <description>CM33, no DSP, SP FPU</description>
837       <require Dcore="Cortex-M33" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
838     </condition>
839     <condition id="CM33_DSP_SP">
840       <description>CM33, DSP, SP FPU</description>
841       <require Dcore="Cortex-M33" Ddsp="DSP" Dfpu="SP_FPU"/>
842     </condition>
843
844     <condition id="ARMv8MML_NODSP_NOFPU">
845       <description>ARMv8MML, no DSP, no FPU</description>
846       <require Dcore="ARMV8MML" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
847     </condition>
848     <condition id="ARMv8MML_DSP_NOFPU">
849       <description>ARMv8MML, DSP, no FPU</description>
850       <require Dcore="ARMV8MML" Ddsp="DSP" Dfpu="NO_FPU"/>
851     </condition>
852     <condition id="ARMv8MML_NODSP_SP">
853       <description>ARMv8MML, no DSP, SP FPU</description>
854       <require Dcore="ARMV8MML" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
855     </condition>
856     <condition id="ARMv8MML_DSP_SP">
857       <description>ARMv8MML, DSP, SP FPU</description>
858       <require Dcore="ARMV8MML" Ddsp="DSP" Dfpu="SP_FPU"/>
859     </condition>
860
861     <condition id="CA5_CA9">
862       <description>Cortex-A5 or Cortex-A9 processor based device</description>
863       <accept Dcore="Cortex-A5"/>
864       <accept Dcore="Cortex-A9"/>
865     </condition>
866
867     <condition id="CA7">
868       <description>Cortex-A7 processor based device</description>
869       <accept Dcore="Cortex-A7"/>
870     </condition>
871
872     <!-- ARMCC compiler -->
873     <condition id="CA_ARMCC5">
874       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the ARM Compiler 5</description>
875       <require condition="ARMv7-A Device"/>
876       <require condition="ARMCC5"/>
877     </condition>
878     <condition id="CA_ARMCC6">
879       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the ARM Compiler 6</description>
880       <require condition="ARMv7-A Device"/>
881       <require condition="ARMCC6"/>
882     </condition>
883
884     <condition id="CM0_ARMCC">
885       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the ARM Compiler</description>
886       <require condition="CM0"/>
887       <require Tcompiler="ARMCC"/>
888     </condition>
889     <condition id="CM0_LE_ARMCC">
890       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the ARM Compiler</description>
891       <require condition="CM0_ARMCC"/>
892       <require Dendian="Little-endian"/>
893     </condition>
894     <condition id="CM0_BE_ARMCC">
895       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the ARM Compiler</description>
896       <require condition="CM0_ARMCC"/>
897       <require Dendian="Big-endian"/>
898     </condition>
899
900     <condition id="CM3_ARMCC">
901       <description>Cortex-M3 or SC300 processor based device for the ARM Compiler</description>
902       <require condition="CM3"/>
903       <require Tcompiler="ARMCC"/>
904     </condition>
905     <condition id="CM3_LE_ARMCC">
906       <description>Cortex-M3 or SC300 processor based device in little endian mode for the ARM Compiler</description>
907       <require condition="CM3_ARMCC"/>
908       <require Dendian="Little-endian"/>
909     </condition>
910     <condition id="CM3_BE_ARMCC">
911       <description>Cortex-M3 or SC300 processor based device in big endian mode for the ARM Compiler</description>
912       <require condition="CM3_ARMCC"/>
913       <require Dendian="Big-endian"/>
914     </condition>
915
916     <condition id="CM4_ARMCC">
917       <description>Cortex-M4 processor based device for the ARM Compiler</description>
918       <require condition="CM4"/>
919       <require Tcompiler="ARMCC"/>
920     </condition>
921     <condition id="CM4_LE_ARMCC">
922       <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler</description>
923       <require condition="CM4_ARMCC"/>
924       <require Dendian="Little-endian"/>
925     </condition>
926     <condition id="CM4_BE_ARMCC">
927       <description>Cortex-M4 processor based device in big endian mode for the ARM Compiler</description>
928       <require condition="CM4_ARMCC"/>
929       <require Dendian="Big-endian"/>
930     </condition>
931
932     <condition id="CM4_FP_ARMCC">
933       <description>Cortex-M4 processor based device using Floating Point Unit for the ARM Compiler</description>
934       <require condition="CM4_FP"/>
935       <require Tcompiler="ARMCC"/>
936     </condition>
937     <condition id="CM4_FP_LE_ARMCC">
938       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
939       <require condition="CM4_FP_ARMCC"/>
940       <require Dendian="Little-endian"/>
941     </condition>
942     <condition id="CM4_FP_BE_ARMCC">
943       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
944       <require condition="CM4_FP_ARMCC"/>
945       <require Dendian="Big-endian"/>
946     </condition>
947
948     <condition id="CM7_ARMCC">
949       <description>Cortex-M7 processor based device for the ARM Compiler</description>
950       <require condition="CM7"/>
951       <require Tcompiler="ARMCC"/>
952     </condition>
953     <condition id="CM7_LE_ARMCC">
954       <description>Cortex-M7 processor based device in little endian mode for the ARM Compiler</description>
955       <require condition="CM7_ARMCC"/>
956       <require Dendian="Little-endian"/>
957     </condition>
958     <condition id="CM7_BE_ARMCC">
959       <description>Cortex-M7 processor based device in big endian mode for the ARM Compiler</description>
960       <require condition="CM7_ARMCC"/>
961       <require Dendian="Big-endian"/>
962     </condition>
963
964     <condition id="CM7_FP_ARMCC">
965       <description>Cortex-M7 processor based device using Floating Point Unit for the ARM Compiler</description>
966       <require condition="CM7_FP"/>
967       <require Tcompiler="ARMCC"/>
968     </condition>
969     <condition id="CM7_FP_LE_ARMCC">
970       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
971       <require condition="CM7_FP_ARMCC"/>
972       <require Dendian="Little-endian"/>
973     </condition>
974     <condition id="CM7_FP_BE_ARMCC">
975       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
976       <require condition="CM7_FP_ARMCC"/>
977       <require Dendian="Big-endian"/>
978     </condition>
979
980     <condition id="CM7_SP_ARMCC">
981       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the ARM Compiler</description>
982       <require condition="CM7_SP"/>
983       <require Tcompiler="ARMCC"/>
984     </condition>
985     <condition id="CM7_SP_LE_ARMCC">
986       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
987       <require condition="CM7_SP_ARMCC"/>
988       <require Dendian="Little-endian"/>
989     </condition>
990     <condition id="CM7_SP_BE_ARMCC">
991       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
992       <require condition="CM7_SP_ARMCC"/>
993       <require Dendian="Big-endian"/>
994     </condition>
995
996     <condition id="CM7_DP_ARMCC">
997       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the ARM Compiler</description>
998       <require condition="CM7_DP"/>
999       <require Tcompiler="ARMCC"/>
1000     </condition>
1001     <condition id="CM7_DP_LE_ARMCC">
1002       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the ARM Compiler</description>
1003       <require condition="CM7_DP_ARMCC"/>
1004       <require Dendian="Little-endian"/>
1005     </condition>
1006     <condition id="CM7_DP_BE_ARMCC">
1007       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the ARM Compiler</description>
1008       <require condition="CM7_DP_ARMCC"/>
1009       <require Dendian="Big-endian"/>
1010     </condition>
1011
1012     <condition id="CM23_ARMCC">
1013       <description>Cortex-M23 processor based device for the ARM Compiler</description>
1014       <require condition="CM23"/>
1015       <require Tcompiler="ARMCC"/>
1016     </condition>
1017     <condition id="CM23_LE_ARMCC">
1018       <description>Cortex-M23 processor based device in little endian mode for the ARM Compiler</description>
1019       <require condition="CM23_ARMCC"/>
1020       <require Dendian="Little-endian"/>
1021     </condition>
1022     <condition id="CM23_BE_ARMCC">
1023       <description>Cortex-M23 processor based device in big endian mode for the ARM Compiler</description>
1024       <require condition="CM23_ARMCC"/>
1025       <require Dendian="Big-endian"/>
1026     </condition>
1027
1028     <condition id="CM33_ARMCC">
1029       <description>Cortex-M33 processor based device for the ARM Compiler</description>
1030       <require condition="CM33"/>
1031       <require Tcompiler="ARMCC"/>
1032     </condition>
1033     <condition id="CM33_LE_ARMCC">
1034       <description>Cortex-M33 processor based device in little endian mode for the ARM Compiler</description>
1035       <require condition="CM33_ARMCC"/>
1036       <require Dendian="Little-endian"/>
1037     </condition>
1038     <condition id="CM33_BE_ARMCC">
1039       <description>Cortex-M33 processor based device in big endian mode for the ARM Compiler</description>
1040       <require condition="CM33_ARMCC"/>
1041       <require Dendian="Big-endian"/>
1042     </condition>
1043
1044     <condition id="CM33_FP_ARMCC">
1045       <description>Cortex-M33 processor based device using Floating Point Unit for the ARM Compiler</description>
1046       <require condition="CM33_FP"/>
1047       <require Tcompiler="ARMCC"/>
1048     </condition>
1049     <condition id="CM33_FP_LE_ARMCC">
1050       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
1051       <require condition="CM33_FP_ARMCC"/>
1052       <require Dendian="Little-endian"/>
1053     </condition>
1054     <condition id="CM33_FP_BE_ARMCC">
1055       <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
1056       <require condition="CM33_FP_ARMCC"/>
1057       <require Dendian="Big-endian"/>
1058     </condition>
1059
1060     <condition id="CM33_NODSP_NOFPU_ARMCC">
1061       <description>CM33, no DSP, no FPU, ARM Compiler</description>
1062       <require condition="CM33_NODSP_NOFPU"/>
1063       <require Tcompiler="ARMCC"/>
1064     </condition>
1065     <condition id="CM33_DSP_NOFPU_ARMCC">
1066       <description>CM33, DSP, no FPU, ARM Compiler</description>
1067       <require condition="CM33_DSP_NOFPU"/>
1068       <require Tcompiler="ARMCC"/>
1069     </condition>
1070     <condition id="CM33_NODSP_SP_ARMCC">
1071       <description>CM33, no DSP, SP FPU, ARM Compiler</description>
1072       <require condition="CM33_NODSP_SP"/>
1073       <require Tcompiler="ARMCC"/>
1074     </condition>
1075     <condition id="CM33_DSP_SP_ARMCC">
1076       <description>CM33, DSP, SP FPU, ARM Compiler</description>
1077       <require condition="CM33_DSP_SP"/>
1078       <require Tcompiler="ARMCC"/>
1079     </condition>
1080     <condition id="CM33_NODSP_NOFPU_LE_ARMCC">
1081       <description>CM33, little endian, no DSP, no FPU, ARM Compiler</description>
1082       <require condition="CM33_NODSP_NOFPU_ARMCC"/>
1083       <require Dendian="Little-endian"/>
1084     </condition>
1085     <condition id="CM33_DSP_NOFPU_LE_ARMCC">
1086       <description>CM33, little endian, DSP, no FPU, ARM Compiler</description>
1087       <require condition="CM33_DSP_NOFPU_ARMCC"/>
1088       <require Dendian="Little-endian"/>
1089     </condition>
1090     <condition id="CM33_NODSP_SP_LE_ARMCC">
1091       <description>CM33, little endian, no DSP, SP FPU, ARM Compiler</description>
1092       <require condition="CM33_NODSP_SP_ARMCC"/>
1093       <require Dendian="Little-endian"/>
1094     </condition>
1095     <condition id="CM33_DSP_SP_LE_ARMCC">
1096       <description>CM33, little endian, DSP, SP FPU, ARM Compiler</description>
1097       <require condition="CM33_DSP_SP_ARMCC"/>
1098       <require Dendian="Little-endian"/>
1099     </condition>
1100
1101     <condition id="ARMv8MBL_ARMCC">
1102       <description>ARMv8-M Baseline processor based device for the ARM Compiler</description>
1103       <require condition="ARMv8MBL"/>
1104       <require Tcompiler="ARMCC"/>
1105     </condition>
1106     <condition id="ARMv8MBL_LE_ARMCC">
1107       <description>ARMv8-M Baseline processor based device in little endian mode for the ARM Compiler</description>
1108       <require condition="ARMv8MBL_ARMCC"/>
1109       <require Dendian="Little-endian"/>
1110     </condition>
1111     <condition id="ARMv8MBL_BE_ARMCC">
1112       <description>ARMv8-M Baseline processor based device in big endian mode for the ARM Compiler</description>
1113       <require condition="ARMv8MBL_ARMCC"/>
1114       <require Dendian="Big-endian"/>
1115     </condition>
1116
1117     <condition id="ARMv8MML_ARMCC">
1118       <description>ARMv8-M Mainline processor based device for the ARM Compiler</description>
1119       <require condition="ARMv8MML"/>
1120       <require Tcompiler="ARMCC"/>
1121     </condition>
1122     <condition id="ARMv8MML_LE_ARMCC">
1123       <description>ARMv8-M Mainline processor based device in little endian mode for the ARM Compiler</description>
1124       <require condition="ARMv8MML_ARMCC"/>
1125       <require Dendian="Little-endian"/>
1126     </condition>
1127     <condition id="ARMv8MML_BE_ARMCC">
1128       <description>ARMv8-M Mainline processor based device in big endian mode for the ARM Compiler</description>
1129       <require condition="ARMv8MML_ARMCC"/>
1130       <require Dendian="Big-endian"/>
1131     </condition>
1132
1133     <condition id="ARMv8MML_FP_ARMCC">
1134       <description>ARMv8-M Mainline processor based device using Floating Point Unit for the ARM Compiler</description>
1135       <require condition="ARMv8MML_FP"/>
1136       <require Tcompiler="ARMCC"/>
1137     </condition>
1138     <condition id="ARMv8MML_FP_LE_ARMCC">
1139       <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
1140       <require condition="ARMv8MML_FP_ARMCC"/>
1141       <require Dendian="Little-endian"/>
1142     </condition>
1143     <condition id="ARMv8MML_FP_BE_ARMCC">
1144       <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
1145       <require condition="ARMv8MML_FP_ARMCC"/>
1146       <require Dendian="Big-endian"/>
1147     </condition>
1148
1149     <condition id="ARMv8MML_NODSP_NOFPU_ARMCC">
1150       <description>ARMv8MML, no DSP, no FPU, ARM Compiler</description>
1151       <require condition="ARMv8MML_NODSP_NOFPU"/>
1152       <require Tcompiler="ARMCC"/>
1153     </condition>
1154     <condition id="ARMv8MML_DSP_NOFPU_ARMCC">
1155       <description>ARMv8MML, DSP, no FPU, ARM Compiler</description>
1156       <require condition="ARMv8MML_DSP_NOFPU"/>
1157       <require Tcompiler="ARMCC"/>
1158     </condition>
1159     <condition id="ARMv8MML_NODSP_SP_ARMCC">
1160       <description>ARMv8MML, no DSP, SP FPU, ARM Compiler</description>
1161       <require condition="ARMv8MML_NODSP_SP"/>
1162       <require Tcompiler="ARMCC"/>
1163     </condition>
1164     <condition id="ARMv8MML_DSP_SP_ARMCC">
1165       <description>ARMv8MML, DSP, SP FPU, ARM Compiler</description>
1166       <require condition="ARMv8MML_DSP_SP"/>
1167       <require Tcompiler="ARMCC"/>
1168     </condition>
1169     <condition id="ARMv8MML_NODSP_NOFPU_LE_ARMCC">
1170       <description>ARMv8MML, little endian, no DSP, no FPU, ARM Compiler</description>
1171       <require condition="ARMv8MML_NODSP_NOFPU_ARMCC"/>
1172       <require Dendian="Little-endian"/>
1173     </condition>
1174     <condition id="ARMv8MML_DSP_NOFPU_LE_ARMCC">
1175       <description>ARMv8MML, little endian, DSP, no FPU, ARM Compiler</description>
1176       <require condition="ARMv8MML_DSP_NOFPU_ARMCC"/>
1177       <require Dendian="Little-endian"/>
1178     </condition>
1179     <condition id="ARMv8MML_NODSP_SP_LE_ARMCC">
1180       <description>ARMv8MML, little endian, no DSP, SP FPU, ARM Compiler</description>
1181       <require condition="ARMv8MML_NODSP_SP_ARMCC"/>
1182       <require Dendian="Little-endian"/>
1183     </condition>
1184     <condition id="ARMv8MML_DSP_SP_LE_ARMCC">
1185       <description>ARMv8MML, little endian, DSP, SP FPU, ARM Compiler</description>
1186       <require condition="ARMv8MML_DSP_SP_ARMCC"/>
1187       <require Dendian="Little-endian"/>
1188     </condition>
1189
1190     <!-- GCC compiler -->
1191     <condition id="CA_GCC">
1192       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the GCC Compiler</description>
1193       <require condition="ARMv7-A Device"/>
1194       <require Tcompiler="GCC"/>
1195     </condition>
1196
1197     <condition id="CM0_GCC">
1198       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the GCC Compiler</description>
1199       <require condition="CM0"/>
1200       <require Tcompiler="GCC"/>
1201     </condition>
1202     <condition id="CM0_LE_GCC">
1203       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the GCC Compiler</description>
1204       <require condition="CM0_GCC"/>
1205       <require Dendian="Little-endian"/>
1206     </condition>
1207     <condition id="CM0_BE_GCC">
1208       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the GCC Compiler</description>
1209       <require condition="CM0_GCC"/>
1210       <require Dendian="Big-endian"/>
1211     </condition>
1212
1213     <condition id="CM3_GCC">
1214       <description>Cortex-M3 or SC300 processor based device for the GCC Compiler</description>
1215       <require condition="CM3"/>
1216       <require Tcompiler="GCC"/>
1217     </condition>
1218     <condition id="CM3_LE_GCC">
1219       <description>Cortex-M3 or SC300 processor based device in little endian mode for the GCC Compiler</description>
1220       <require condition="CM3_GCC"/>
1221       <require Dendian="Little-endian"/>
1222     </condition>
1223     <condition id="CM3_BE_GCC">
1224       <description>Cortex-M3 or SC300 processor based device in big endian mode for the GCC Compiler</description>
1225       <require condition="CM3_GCC"/>
1226       <require Dendian="Big-endian"/>
1227     </condition>
1228
1229     <condition id="CM4_GCC">
1230       <description>Cortex-M4 processor based device for the GCC Compiler</description>
1231       <require condition="CM4"/>
1232       <require Tcompiler="GCC"/>
1233     </condition>
1234     <condition id="CM4_LE_GCC">
1235       <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler</description>
1236       <require condition="CM4_GCC"/>
1237       <require Dendian="Little-endian"/>
1238     </condition>
1239     <condition id="CM4_BE_GCC">
1240       <description>Cortex-M4 processor based device in big endian mode for the GCC Compiler</description>
1241       <require condition="CM4_GCC"/>
1242       <require Dendian="Big-endian"/>
1243     </condition>
1244
1245     <condition id="CM4_FP_GCC">
1246       <description>Cortex-M4 processor based device using Floating Point Unit for the GCC Compiler</description>
1247       <require condition="CM4_FP"/>
1248       <require Tcompiler="GCC"/>
1249     </condition>
1250     <condition id="CM4_FP_LE_GCC">
1251       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1252       <require condition="CM4_FP_GCC"/>
1253       <require Dendian="Little-endian"/>
1254     </condition>
1255     <condition id="CM4_FP_BE_GCC">
1256       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1257       <require condition="CM4_FP_GCC"/>
1258       <require Dendian="Big-endian"/>
1259     </condition>
1260
1261     <condition id="CM7_GCC">
1262       <description>Cortex-M7 processor based device for the GCC Compiler</description>
1263       <require condition="CM7"/>
1264       <require Tcompiler="GCC"/>
1265     </condition>
1266     <condition id="CM7_LE_GCC">
1267       <description>Cortex-M7 processor based device in little endian mode for the GCC Compiler</description>
1268       <require condition="CM7_GCC"/>
1269       <require Dendian="Little-endian"/>
1270     </condition>
1271     <condition id="CM7_BE_GCC">
1272       <description>Cortex-M7 processor based device in big endian mode for the GCC Compiler</description>
1273       <require condition="CM7_GCC"/>
1274       <require Dendian="Big-endian"/>
1275     </condition>
1276
1277     <condition id="CM7_FP_GCC">
1278       <description>Cortex-M7 processor based device using Floating Point Unit for the GCC Compiler</description>
1279       <require condition="CM7_FP"/>
1280       <require Tcompiler="GCC"/>
1281     </condition>
1282     <condition id="CM7_FP_LE_GCC">
1283       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1284       <require condition="CM7_FP_GCC"/>
1285       <require Dendian="Little-endian"/>
1286     </condition>
1287     <condition id="CM7_FP_BE_GCC">
1288       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1289       <require condition="CM7_FP_GCC"/>
1290       <require Dendian="Big-endian"/>
1291     </condition>
1292
1293     <condition id="CM7_SP_GCC">
1294       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
1295       <require condition="CM7_SP"/>
1296       <require Tcompiler="GCC"/>
1297     </condition>
1298     <condition id="CM7_SP_LE_GCC">
1299       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
1300       <require condition="CM7_SP_GCC"/>
1301       <require Dendian="Little-endian"/>
1302     </condition>
1303     <condition id="CM7_SP_BE_GCC">
1304       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
1305       <require condition="CM7_SP_GCC"/>
1306       <require Dendian="Big-endian"/>
1307     </condition>
1308
1309     <condition id="CM7_DP_GCC">
1310       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the GCC Compiler</description>
1311       <require condition="CM7_DP"/>
1312       <require Tcompiler="GCC"/>
1313     </condition>
1314     <condition id="CM7_DP_LE_GCC">
1315       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
1316       <require condition="CM7_DP_GCC"/>
1317       <require Dendian="Little-endian"/>
1318     </condition>
1319     <condition id="CM7_DP_BE_GCC">
1320       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
1321       <require condition="CM7_DP_GCC"/>
1322       <require Dendian="Big-endian"/>
1323     </condition>
1324
1325     <condition id="CM23_GCC">
1326       <description>Cortex-M23 processor based device for the GCC Compiler</description>
1327       <require condition="CM23"/>
1328       <require Tcompiler="GCC"/>
1329     </condition>
1330     <condition id="CM23_LE_GCC">
1331       <description>Cortex-M23 processor based device in little endian mode for the GCC Compiler</description>
1332       <require condition="CM23_GCC"/>
1333       <require Dendian="Little-endian"/>
1334     </condition>
1335     <condition id="CM23_BE_GCC">
1336       <description>Cortex-M23 processor based device in big endian mode for the GCC Compiler</description>
1337       <require condition="CM23_GCC"/>
1338       <require Dendian="Big-endian"/>
1339     </condition>
1340
1341     <condition id="CM33_GCC">
1342       <description>Cortex-M33 processor based device for the GCC Compiler</description>
1343       <require condition="CM33"/>
1344       <require Tcompiler="GCC"/>
1345     </condition>
1346     <condition id="CM33_LE_GCC">
1347       <description>Cortex-M33 processor based device in little endian mode for the GCC Compiler</description>
1348       <require condition="CM33_GCC"/>
1349       <require Dendian="Little-endian"/>
1350     </condition>
1351     <condition id="CM33_BE_GCC">
1352       <description>Cortex-M33 processor based device in big endian mode for the GCC Compiler</description>
1353       <require condition="CM33_GCC"/>
1354       <require Dendian="Big-endian"/>
1355     </condition>
1356
1357     <condition id="CM33_FP_GCC">
1358       <description>Cortex-M33 processor based device using Floating Point Unit for the GCC Compiler</description>
1359       <require condition="CM33_FP"/>
1360       <require Tcompiler="GCC"/>
1361     </condition>
1362     <condition id="CM33_FP_LE_GCC">
1363       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1364       <require condition="CM33_FP_GCC"/>
1365       <require Dendian="Little-endian"/>
1366     </condition>
1367     <condition id="CM33_FP_BE_GCC">
1368       <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1369       <require condition="CM33_FP_GCC"/>
1370       <require Dendian="Big-endian"/>
1371     </condition>
1372
1373     <condition id="CM33_NODSP_NOFPU_GCC">
1374       <description>CM33, no DSP, no FPU, GCC Compiler</description>
1375       <require condition="CM33_NODSP_NOFPU"/>
1376       <require Tcompiler="GCC"/>
1377     </condition>
1378     <condition id="CM33_DSP_NOFPU_GCC">
1379       <description>CM33, DSP, no FPU, GCC Compiler</description>
1380       <require condition="CM33_DSP_NOFPU"/>
1381       <require Tcompiler="GCC"/>
1382     </condition>
1383     <condition id="CM33_NODSP_SP_GCC">
1384       <description>CM33, no DSP, SP FPU, GCC Compiler</description>
1385       <require condition="CM33_NODSP_SP"/>
1386       <require Tcompiler="GCC"/>
1387     </condition>
1388     <condition id="CM33_DSP_SP_GCC">
1389       <description>CM33, DSP, SP FPU, GCC Compiler</description>
1390       <require condition="CM33_DSP_SP"/>
1391       <require Tcompiler="GCC"/>
1392     </condition>
1393     <condition id="CM33_NODSP_NOFPU_LE_GCC">
1394       <description>CM33, little endian, no DSP, no FPU, GCC Compiler</description>
1395       <require condition="CM33_NODSP_NOFPU_GCC"/>
1396       <require Dendian="Little-endian"/>
1397     </condition>
1398     <condition id="CM33_DSP_NOFPU_LE_GCC">
1399       <description>CM33, little endian, DSP, no FPU, GCC Compiler</description>
1400       <require condition="CM33_DSP_NOFPU_GCC"/>
1401       <require Dendian="Little-endian"/>
1402     </condition>
1403     <condition id="CM33_NODSP_SP_LE_GCC">
1404       <description>CM33, little endian, no DSP, SP FPU, GCC Compiler</description>
1405       <require condition="CM33_NODSP_SP_GCC"/>
1406       <require Dendian="Little-endian"/>
1407     </condition>
1408     <condition id="CM33_DSP_SP_LE_GCC">
1409       <description>CM33, little endian, DSP, SP FPU, GCC Compiler</description>
1410       <require condition="CM33_DSP_SP_GCC"/>
1411       <require Dendian="Little-endian"/>
1412     </condition>
1413
1414     <condition id="ARMv8MBL_GCC">
1415       <description>ARMv8-M Baseline processor based device for the GCC Compiler</description>
1416       <require condition="ARMv8MBL"/>
1417       <require Tcompiler="GCC"/>
1418     </condition>
1419     <condition id="ARMv8MBL_LE_GCC">
1420       <description>ARMv8-M Baseline processor based device in little endian mode for the GCC Compiler</description>
1421       <require condition="ARMv8MBL_GCC"/>
1422       <require Dendian="Little-endian"/>
1423     </condition>
1424     <condition id="ARMv8MBL_BE_GCC">
1425       <description>ARMv8-M Baseline processor based device in big endian mode for the GCC Compiler</description>
1426       <require condition="ARMv8MBL_GCC"/>
1427       <require Dendian="Big-endian"/>
1428     </condition>
1429
1430     <condition id="ARMv8MML_GCC">
1431       <description>ARMv8-M Mainline processor based device for the GCC Compiler</description>
1432       <require condition="ARMv8MML"/>
1433       <require Tcompiler="GCC"/>
1434     </condition>
1435     <condition id="ARMv8MML_LE_GCC">
1436       <description>ARMv8-M Mainline processor based device in little endian mode for the GCC Compiler</description>
1437       <require condition="ARMv8MML_GCC"/>
1438       <require Dendian="Little-endian"/>
1439     </condition>
1440     <condition id="ARMv8MML_BE_GCC">
1441       <description>ARMv8-M Mainline processor based device in big endian mode for the GCC Compiler</description>
1442       <require condition="ARMv8MML_GCC"/>
1443       <require Dendian="Big-endian"/>
1444     </condition>
1445
1446     <condition id="ARMv8MML_FP_GCC">
1447       <description>ARMv8-M Mainline processor based device using Floating Point Unit for the GCC Compiler</description>
1448       <require condition="ARMv8MML_FP"/>
1449       <require Tcompiler="GCC"/>
1450     </condition>
1451     <condition id="ARMv8MML_FP_LE_GCC">
1452       <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1453       <require condition="ARMv8MML_FP_GCC"/>
1454       <require Dendian="Little-endian"/>
1455     </condition>
1456     <condition id="ARMv8MML_FP_BE_GCC">
1457       <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1458       <require condition="ARMv8MML_FP_GCC"/>
1459       <require Dendian="Big-endian"/>
1460     </condition>
1461
1462     <condition id="ARMv8MML_NODSP_NOFPU_GCC">
1463       <description>ARMv8MML, no DSP, no FPU, GCC Compiler</description>
1464       <require condition="ARMv8MML_NODSP_NOFPU"/>
1465       <require Tcompiler="GCC"/>
1466     </condition>
1467     <condition id="ARMv8MML_DSP_NOFPU_GCC">
1468       <description>ARMv8MML, DSP, no FPU, GCC Compiler</description>
1469       <require condition="ARMv8MML_DSP_NOFPU"/>
1470       <require Tcompiler="GCC"/>
1471     </condition>
1472     <condition id="ARMv8MML_NODSP_SP_GCC">
1473       <description>ARMv8MML, no DSP, SP FPU, GCC Compiler</description>
1474       <require condition="ARMv8MML_NODSP_SP"/>
1475       <require Tcompiler="GCC"/>
1476     </condition>
1477     <condition id="ARMv8MML_DSP_SP_GCC">
1478       <description>ARMv8MML, DSP, SP FPU, GCC Compiler</description>
1479       <require condition="ARMv8MML_DSP_SP"/>
1480       <require Tcompiler="GCC"/>
1481     </condition>
1482     <condition id="ARMv8MML_NODSP_NOFPU_LE_GCC">
1483       <description>ARMv8MML, little endian, no DSP, no FPU, GCC Compiler</description>
1484       <require condition="ARMv8MML_NODSP_NOFPU_GCC"/>
1485       <require Dendian="Little-endian"/>
1486     </condition>
1487     <condition id="ARMv8MML_DSP_NOFPU_LE_GCC">
1488       <description>ARMv8MML, little endian, DSP, no FPU, GCC Compiler</description>
1489       <require condition="ARMv8MML_DSP_NOFPU_GCC"/>
1490       <require Dendian="Little-endian"/>
1491     </condition>
1492     <condition id="ARMv8MML_NODSP_SP_LE_GCC">
1493       <description>ARMv8MML, little endian, no DSP, SP FPU, GCC Compiler</description>
1494       <require condition="ARMv8MML_NODSP_SP_GCC"/>
1495       <require Dendian="Little-endian"/>
1496     </condition>
1497     <condition id="ARMv8MML_DSP_SP_LE_GCC">
1498       <description>ARMv8MML, little endian, DSP, SP FPU, GCC Compiler</description>
1499       <require condition="ARMv8MML_DSP_SP_GCC"/>
1500       <require Dendian="Little-endian"/>
1501     </condition>
1502
1503     <!-- IAR compiler -->
1504     <condition id="CA_IAR">
1505       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the IAR Compiler</description>
1506       <require condition="ARMv7-A Device"/>
1507       <require Tcompiler="IAR"/>
1508     </condition>
1509
1510     <condition id="CM0_IAR">
1511       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the IAR Compiler</description>
1512       <require condition="CM0"/>
1513       <require Tcompiler="IAR"/>
1514     </condition>
1515     <condition id="CM0_LE_IAR">
1516       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the IAR Compiler</description>
1517       <require condition="CM0_IAR"/>
1518       <require Dendian="Little-endian"/>
1519     </condition>
1520     <condition id="CM0_BE_IAR">
1521       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the IAR Compiler</description>
1522       <require condition="CM0_IAR"/>
1523       <require Dendian="Big-endian"/>
1524     </condition>
1525
1526     <condition id="CM3_IAR">
1527       <description>Cortex-M3 or SC300 processor based device for the IAR Compiler</description>
1528       <require condition="CM3"/>
1529       <require Tcompiler="IAR"/>
1530     </condition>
1531     <condition id="CM3_LE_IAR">
1532       <description>Cortex-M3 or SC300 processor based device in little endian mode for the IAR Compiler</description>
1533       <require condition="CM3_IAR"/>
1534       <require Dendian="Little-endian"/>
1535     </condition>
1536     <condition id="CM3_BE_IAR">
1537       <description>Cortex-M3 or SC300 processor based device in big endian mode for the IAR Compiler</description>
1538       <require condition="CM3_IAR"/>
1539       <require Dendian="Big-endian"/>
1540     </condition>
1541
1542     <condition id="CM4_IAR">
1543       <description>Cortex-M4 processor based device for the IAR Compiler</description>
1544       <require condition="CM4"/>
1545       <require Tcompiler="IAR"/>
1546     </condition>
1547     <condition id="CM4_LE_IAR">
1548       <description>Cortex-M4 processor based device in little endian mode for the IAR Compiler</description>
1549       <require condition="CM4_IAR"/>
1550       <require Dendian="Little-endian"/>
1551     </condition>
1552     <condition id="CM4_BE_IAR">
1553       <description>Cortex-M4 processor based device in big endian mode for the IAR Compiler</description>
1554       <require condition="CM4_IAR"/>
1555       <require Dendian="Big-endian"/>
1556     </condition>
1557
1558     <condition id="CM4_FP_IAR">
1559       <description>Cortex-M4 processor based device using Floating Point Unit for the IAR Compiler</description>
1560       <require condition="CM4_FP"/>
1561       <require Tcompiler="IAR"/>
1562     </condition>
1563     <condition id="CM4_FP_LE_IAR">
1564       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1565       <require condition="CM4_FP_IAR"/>
1566       <require Dendian="Little-endian"/>
1567     </condition>
1568     <condition id="CM4_FP_BE_IAR">
1569       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1570       <require condition="CM4_FP_IAR"/>
1571       <require Dendian="Big-endian"/>
1572     </condition>
1573
1574     <condition id="CM7_IAR">
1575       <description>Cortex-M7 processor based device for the IAR Compiler</description>
1576       <require condition="CM7"/>
1577       <require Tcompiler="IAR"/>
1578     </condition>
1579     <condition id="CM7_LE_IAR">
1580       <description>Cortex-M7 processor based device in little endian mode for the IAR Compiler</description>
1581       <require condition="CM7_IAR"/>
1582       <require Dendian="Little-endian"/>
1583     </condition>
1584     <condition id="CM7_BE_IAR">
1585       <description>Cortex-M7 processor based device in big endian mode for the IAR Compiler</description>
1586       <require condition="CM7_IAR"/>
1587       <require Dendian="Big-endian"/>
1588     </condition>
1589
1590     <condition id="CM7_FP_IAR">
1591       <description>Cortex-M7 processor based device using Floating Point Unit for the IAR Compiler</description>
1592       <require condition="CM7_FP"/>
1593       <require Tcompiler="IAR"/>
1594     </condition>
1595     <condition id="CM7_FP_LE_IAR">
1596       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1597       <require condition="CM7_FP_IAR"/>
1598       <require Dendian="Little-endian"/>
1599     </condition>
1600     <condition id="CM7_FP_BE_IAR">
1601       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1602       <require condition="CM7_FP_IAR"/>
1603       <require Dendian="Big-endian"/>
1604     </condition>
1605
1606     <condition id="CM7_SP_IAR">
1607       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the IAR Compiler</description>
1608       <require condition="CM7_SP"/>
1609       <require Tcompiler="IAR"/>
1610     </condition>
1611     <condition id="CM7_SP_LE_IAR">
1612       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the IAR Compiler</description>
1613       <require condition="CM7_SP_IAR"/>
1614       <require Dendian="Little-endian"/>
1615     </condition>
1616     <condition id="CM7_SP_BE_IAR">
1617       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the IAR Compiler</description>
1618       <require condition="CM7_SP_IAR"/>
1619       <require Dendian="Big-endian"/>
1620     </condition>
1621
1622     <condition id="CM7_DP_IAR">
1623       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the IAR Compiler</description>
1624       <require condition="CM7_DP"/>
1625       <require Tcompiler="IAR"/>
1626     </condition>
1627     <condition id="CM7_DP_LE_IAR">
1628       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the IAR Compiler</description>
1629       <require condition="CM7_DP_IAR"/>
1630       <require Dendian="Little-endian"/>
1631     </condition>
1632     <condition id="CM7_DP_BE_IAR">
1633       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the IAR Compiler</description>
1634       <require condition="CM7_DP_IAR"/>
1635       <require Dendian="Big-endian"/>
1636     </condition>
1637
1638     <!-- conditions selecting single devices and CMSIS Core -->
1639     <!-- used for component startup, GCC version is used for C-Startup -->
1640     <condition id="ARMCM0 CMSIS">
1641       <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core</description>
1642       <require Dvendor="ARM:82" Dname="ARMCM0"/>
1643       <require Cclass="CMSIS" Cgroup="CORE"/>
1644     </condition>
1645     <condition id="ARMCM0 CMSIS GCC">
1646       <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core requiring GCC</description>
1647       <require condition="ARMCM0 CMSIS"/>
1648       <require condition="GCC"/>
1649     </condition>
1650
1651     <condition id="ARMCM0+ CMSIS">
1652       <description>Generic ARM Cortex-M0+ device startup and depends on CMSIS Core</description>
1653       <require Dvendor="ARM:82" Dname="ARMCM0P"/>
1654       <require Cclass="CMSIS" Cgroup="CORE"/>
1655     </condition>
1656     <condition id="ARMCM0+ CMSIS GCC">
1657       <description>Generic ARM Cortex-M0+ device startup and depends CMSIS Core requiring GCC</description>
1658       <require condition="ARMCM0+ CMSIS"/>
1659       <require condition="GCC"/>
1660     </condition>
1661
1662     <condition id="ARMCM3 CMSIS">
1663       <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core</description>
1664       <require Dvendor="ARM:82" Dname="ARMCM3"/>
1665       <require Cclass="CMSIS" Cgroup="CORE"/>
1666     </condition>
1667     <condition id="ARMCM3 CMSIS GCC">
1668       <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core requiring GCC</description>
1669       <require condition="ARMCM3 CMSIS"/>
1670       <require condition="GCC"/>
1671     </condition>
1672
1673     <condition id="ARMCM4 CMSIS">
1674       <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core</description>
1675       <require Dvendor="ARM:82" Dname="ARMCM4*"/>
1676       <require Cclass="CMSIS" Cgroup="CORE"/>
1677     </condition>
1678     <condition id="ARMCM4 CMSIS GCC">
1679       <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core requiring GCC</description>
1680       <require condition="ARMCM4 CMSIS"/>
1681       <require condition="GCC"/>
1682     </condition>
1683
1684     <condition id="ARMCM7 CMSIS">
1685       <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core</description>
1686       <require Dvendor="ARM:82" Dname="ARMCM7*"/>
1687       <require Cclass="CMSIS" Cgroup="CORE"/>
1688     </condition>
1689     <condition id="ARMCM7 CMSIS GCC">
1690       <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core requiring GCC</description>
1691       <require condition="ARMCM7 CMSIS"/>
1692       <require condition="GCC"/>
1693     </condition>
1694
1695     <condition id="ARMCM23 CMSIS">
1696       <description>Generic ARM Cortex-M23 device startup and depends on CMSIS Core</description>
1697       <require Dvendor="ARM:82" Dname="ARMCM23*"/>
1698       <require Cclass="CMSIS" Cgroup="CORE"/>
1699     </condition>
1700     <condition id="ARMCM23 CMSIS GCC">
1701       <description>Generic ARM Cortex-M23 device startup and depends on CMSIS Core requiring GCC</description>
1702       <require condition="ARMCM23 CMSIS"/>
1703       <require condition="GCC"/>
1704     </condition>
1705
1706     <condition id="ARMCM33 CMSIS">
1707       <description>Generic ARM Cortex-M33 device startup and depends on CMSIS Core</description>
1708       <require Dvendor="ARM:82" Dname="ARMCM33*"/>
1709       <require Cclass="CMSIS" Cgroup="CORE"/>
1710     </condition>
1711     <condition id="ARMCM33 CMSIS GCC">
1712       <description>Generic ARM Cortex-M33 device startup and depends on CMSIS Core requiring GCC</description>
1713       <require condition="ARMCM33 CMSIS"/>
1714       <require condition="GCC"/>
1715     </condition>
1716
1717     <condition id="ARMSC000 CMSIS">
1718       <description>Generic ARM SC000 device startup and depends on CMSIS Core</description>
1719       <require Dvendor="ARM:82" Dname="ARMSC000"/>
1720       <require Cclass="CMSIS" Cgroup="CORE"/>
1721     </condition>
1722     <condition id="ARMSC000 CMSIS GCC">
1723       <description>Generic ARM SC000 device startup and depends on CMSIS Core requiring GCC</description>
1724       <require condition="ARMSC000 CMSIS"/>
1725       <require condition="GCC"/>
1726     </condition>
1727
1728     <condition id="ARMSC300 CMSIS">
1729       <description>Generic ARM SC300 device startup and depends on CMSIS Core</description>
1730       <require Dvendor="ARM:82" Dname="ARMSC300"/>
1731       <require Cclass="CMSIS" Cgroup="CORE"/>
1732     </condition>
1733     <condition id="ARMSC300 CMSIS GCC">
1734       <description>Generic ARM SC300 device startup and dependson CMSIS Core requiring GCC</description>
1735       <require condition="ARMSC300 CMSIS"/>
1736       <require condition="GCC"/>
1737     </condition>
1738
1739     <condition id="ARMv8MBL CMSIS">
1740       <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core</description>
1741       <require Dvendor="ARM:82" Dname="ARMv8MBL"/>
1742       <require Cclass="CMSIS" Cgroup="CORE"/>
1743     </condition>
1744     <condition id="ARMv8MBL CMSIS GCC">
1745       <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core requiring GCC</description>
1746       <require condition="ARMv8MBL CMSIS"/>
1747       <require condition="GCC"/>
1748     </condition>
1749
1750     <condition id="ARMv8MML CMSIS">
1751       <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core</description>
1752       <require Dvendor="ARM:82" Dname="ARMv8MML*"/>
1753       <require Cclass="CMSIS" Cgroup="CORE"/>
1754     </condition>
1755     <condition id="ARMv8MML CMSIS GCC">
1756       <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core requiring GCC</description>
1757       <require condition="ARMv8MML CMSIS"/>
1758       <require condition="GCC"/>
1759     </condition>
1760
1761     <condition id="ARMCA5 CMSIS">
1762       <description>Generic ARM Cortex-A5 device startup and depends on CMSIS Core</description>
1763       <require Dvendor="ARM:82" Dname="ARMCA5"/>
1764       <require Cclass="CMSIS" Cgroup="CORE"/>
1765     </condition>
1766     
1767     <condition id="ARMCA7 CMSIS">
1768       <description>Generic ARM Cortex-A7 device startup and depends on CMSIS Core</description>
1769       <require Dvendor="ARM:82" Dname="ARMCA7"/>
1770       <require Cclass="CMSIS" Cgroup="CORE"/>
1771     </condition>
1772
1773     <condition id="ARMCA9 CMSIS">
1774       <description>Generic ARM Cortex-A9 device startup and depends on CMSIS Core</description>
1775       <require Dvendor="ARM:82" Dname="ARMCA9"/>
1776       <require Cclass="CMSIS" Cgroup="CORE"/>
1777     </condition>
1778     
1779     <!-- CMSIS DSP -->
1780     <condition id="CMSIS DSP">
1781       <description>Components required for DSP</description>
1782       <require condition="ARMv6_7_8-M Device"/>
1783       <require condition="ARMCC GCC"/>
1784       <require Cclass="CMSIS" Cgroup="CORE"/>
1785     </condition>
1786
1787     <!-- RTOS RTX -->
1788     <condition id="RTOS RTX">
1789       <description>Components required for RTOS RTX</description>
1790       <require condition="ARMv6_7-M Device"/>
1791       <require condition="ARMCC GCC IAR"/>
1792       <require Cclass="Device" Cgroup="Startup"/>
1793       <deny    Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
1794     </condition>
1795     <condition id="RTOS RTX IFX">
1796       <description>Components required for RTOS RTX IFX</description>
1797       <require condition="ARMv6_7-M Device"/>
1798       <require condition="ARMCC GCC IAR"/>
1799       <require Dvendor="Infineon:7" Dname="XMC4*"/>
1800       <require Cclass="Device" Cgroup="Startup"/>
1801       <deny    Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
1802     </condition>
1803     <condition id="RTOS RTX5">
1804       <description>Components required for RTOS RTX5</description>
1805       <require condition="ARMv6_7_8-M Device"/>
1806       <require condition="ARMCC GCC IAR"/>
1807       <require Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
1808     </condition>
1809     <condition id="RTOS2 RTX5">
1810       <description>Components required for RTOS2 RTX5</description>
1811       <require condition="ARMv6_7_8-M Device"/>
1812       <require condition="ARMCC GCC IAR"/>
1813       <require Cclass="CMSIS"  Cgroup="CORE"/>
1814       <require Cclass="Device" Cgroup="Startup"/>
1815     </condition>
1816     <condition id="RTOS2 RTX5 v7-A">
1817       <description>Components required for RTOS2 RTX5 v7-A</description>
1818       <require condition="ARMv7-A Device"/>
1819       <require condition="ARMCC GCC IAR"/>
1820       <require Cclass="CMSIS"  Cgroup="CORE"/>
1821       <require Cclass="Device" Cgroup="Startup"/>
1822       <require Cclass="Device" Cgroup="OS Tick"/>
1823       <require Cclass="Device" Cgroup="IRQ Controller"/>
1824     </condition>
1825     <condition id="RTOS2 RTX5 Lib">
1826       <description>Components required for RTOS2 RTX5 Library</description>
1827       <require condition="ARMv6_7_8-M Device"/>
1828       <require condition="ARMCC GCC IAR"/>
1829       <require Cclass="CMSIS"  Cgroup="CORE"/>
1830       <require Cclass="Device" Cgroup="Startup"/>
1831     </condition>
1832     <condition id="RTOS2 RTX5 NS">
1833       <description>Components required for RTOS2 RTX5 in Non-Secure Domain</description>
1834       <require condition="ARMv8-M TZ Device"/>
1835       <require condition="ARMCC GCC"/>
1836       <require Cclass="CMSIS"  Cgroup="CORE"/>
1837       <require Cclass="Device" Cgroup="Startup"/>
1838     </condition>
1839     
1840     <!-- OS Tick -->
1841     <condition id="OS Tick PTIM">
1842       <description>Components required for OS Tick Private Timer</description>
1843       <require condition="CA5_CA9"/>
1844       <require Cclass="Device" Cgroup="IRQ Controller"/>
1845     </condition>
1846
1847     <condition id="OS Tick GTIM">
1848       <description>Components required for OS Tick Generic Physical Timer</description>
1849       <require condition="CA7"/>
1850       <require Cclass="Device" Cgroup="IRQ Controller"/>
1851     </condition>
1852
1853   </conditions>
1854
1855   <components>
1856     <!-- CMSIS-Core component -->
1857     <component Cclass="CMSIS" Cgroup="CORE" Cversion="5.0.2"  condition="ARMv6_7_8-M Device" >
1858       <description>CMSIS-CORE for Cortex-M, SC000, SC300, ARMv8-M</description>
1859       <files>
1860         <!-- CPU independent -->
1861         <file category="doc"     name="CMSIS/Documentation/Core/html/index.html"/>
1862         <file category="include" name="CMSIS/Include/"/>
1863         <file category="header"  name="CMSIS/Include/tz_context.h" condition="ARMv8-M TZ Device"/>
1864         <!-- Code template -->
1865         <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/main_s.c"     version="1.1.0" select="Secure mode 'main' module for ARMv8-M"/>
1866         <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/tz_context.c" version="1.1.0" select="RTOS Context Management (TrustZone for ARMv8-M)" />
1867       </files>
1868     </component>
1869
1870     <component Cclass="CMSIS" Cgroup="CORE" Cversion="1.0.0"  condition="ARMv7-A Device" >
1871       <description>CMSIS-CORE for Cortex-A</description>
1872       <files>
1873         <!-- CPU independent -->
1874         <file category="doc"     name="CMSIS/Documentation/Core_A/html/index.html"/>
1875         <file category="include" name="CMSIS/Core_A/Include/"/>
1876       </files>
1877     </component>
1878
1879     <!-- CMSIS-Startup components -->
1880     <!-- Cortex-M0 -->
1881     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM0 CMSIS">
1882       <description>System and Startup for Generic ARM Cortex-M0 device</description>
1883       <files>
1884         <!-- include folder / device header file -->
1885         <file category="header"  name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
1886         <!-- startup / system file -->
1887         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/ARM/startup_ARMCM0.s" version="1.0.0" attr="config" condition="ARMCC"/>
1888         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.S" version="1.0.0" attr="config" condition="GCC"/>
1889         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1890         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/IAR/startup_ARMCM0.s" version="1.0.0" attr="config" condition="IAR"/>
1891         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/system_ARMCM0.c"      version="1.0.0" attr="config"/>
1892       </files>
1893     </component>
1894     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS GCC">
1895       <description>System and Startup for Generic ARM Cortex-M0 device</description>
1896       <files>
1897         <!-- include folder / device header file -->
1898         <file category="header"  name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
1899         <!-- startup / system file -->
1900         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.c" version="1.0.0" attr="config" condition="GCC"/>
1901         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1902         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/system_ARMCM0.c"      version="1.0.0" attr="config"/>
1903       </files>
1904     </component>
1905
1906     <!-- Cortex-M0+ -->
1907     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM0+ CMSIS">
1908       <description>System and Startup for Generic ARM Cortex-M0+ device</description>
1909       <files>
1910         <!-- include folder / device header file -->
1911         <file category="header"  name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
1912         <!-- startup / system file -->
1913         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/ARM/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="ARMCC"/>
1914         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.S" version="1.0.0" attr="config" condition="GCC"/>
1915         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld"           version="1.0.0" attr="config" condition="GCC"/>
1916         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/IAR/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="IAR"/>
1917         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c"      version="1.0.0" attr="config"/>
1918       </files>
1919     </component>
1920     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS GCC">
1921       <description>System and Startup for Generic ARM Cortex-M0+ device</description>
1922       <files>
1923         <!-- include folder / device header file -->
1924         <file category="header"  name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
1925         <!-- startup / system file -->
1926         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.c" version="1.0.0" attr="config" condition="GCC"/>
1927         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld"           version="1.0.0" attr="config" condition="GCC"/>
1928         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c"      version="1.0.0" attr="config"/>
1929       </files>
1930     </component>
1931
1932     <!-- Cortex-M3 -->
1933     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM3 CMSIS">
1934       <description>System and Startup for Generic ARM Cortex-M3 device</description>
1935       <files>
1936         <!-- include folder / device header file -->
1937         <file category="header"  name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
1938         <!-- startup / system file -->
1939         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/ARM/startup_ARMCM3.s" version="1.0.0" attr="config" condition="ARMCC"/>
1940         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.S" version="1.0.0" attr="config" condition="GCC"/>
1941         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1942         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/IAR/startup_ARMCM3.s" version="1.0.0" attr="config" condition="IAR"/>
1943         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/system_ARMCM3.c"      version="1.0.0" attr="config"/>
1944       </files>
1945     </component>
1946     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS GCC">
1947       <description>System and Startup for Generic ARM Cortex-M3 device</description>
1948       <files>
1949         <!-- include folder / device header file -->
1950         <file category="header"  name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
1951         <!-- startup / system file -->
1952         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.c" version="1.0.0" attr="config" condition="GCC"/>
1953         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1954         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/system_ARMCM3.c"      version="1.0.0" attr="config"/>
1955       </files>
1956     </component>
1957
1958     <!-- Cortex-M4 -->
1959     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM4 CMSIS">
1960       <description>System and Startup for Generic ARM Cortex-M4 device</description>
1961       <files>
1962         <!-- include folder / device header file -->
1963         <file category="include" name="Device/ARM/ARMCM4/Include/"/>
1964         <!-- startup / system file -->
1965         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/ARM/startup_ARMCM4.s" version="1.0.0" attr="config" condition="ARMCC"/>
1966         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.S" version="1.0.0" attr="config" condition="GCC"/>
1967         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1968         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/IAR/startup_ARMCM4.s" version="1.0.0" attr="config" condition="IAR"/>
1969         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/system_ARMCM4.c"      version="1.0.0" attr="config"/>
1970       </files>
1971     </component>
1972     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS GCC">
1973       <description>System and Startup for Generic ARM Cortex-M4 device</description>
1974       <files>
1975         <!-- include folder / device header file -->
1976         <file category="include" name="Device/ARM/ARMCM4/Include/"/>
1977         <!-- startup / system file -->
1978         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.c" version="1.0.0" attr="config" condition="GCC"/>
1979         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1980         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/system_ARMCM4.c"      version="1.0.0" attr="config"/>
1981       </files>
1982     </component>
1983
1984     <!-- Cortex-M7 -->
1985     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCM7 CMSIS">
1986       <description>System and Startup for Generic ARM Cortex-M7 device</description>
1987       <files>
1988         <!-- include folder / device header file -->
1989         <file category="include"  name="Device/ARM/ARMCM7/Include/"/>
1990         <!-- startup / system file -->
1991         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/ARM/startup_ARMCM7.s" version="1.0.0" attr="config" condition="ARMCC"/>
1992         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.S" version="1.0.0" attr="config" condition="GCC"/>
1993         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
1994         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/IAR/startup_ARMCM7.s" version="1.0.0" attr="config" condition="IAR"/>
1995         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/system_ARMCM7.c"      version="1.0.0" attr="config"/>
1996       </files>
1997     </component>
1998     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS GCC">
1999       <description>System and Startup for Generic ARM Cortex-M7 device</description>
2000       <files>
2001         <!-- include folder / device header file -->
2002         <file category="include"  name="Device/ARM/ARMCM7/Include/"/>
2003         <!-- startup / system file -->
2004         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.c" version="1.0.0" attr="config" condition="GCC"/>
2005         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld"       version="1.0.0" attr="config" condition="GCC"/>
2006         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/system_ARMCM7.c"      version="1.0.0" attr="config"/>
2007       </files>
2008     </component>
2009
2010     <!-- Cortex-M23 -->
2011     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCM23 CMSIS">
2012       <description>System and Startup for Generic ARM Cortex-M23 device</description>
2013       <files>
2014         <!-- include folder / device header file -->
2015         <file category="include"      name="Device/ARM/ARMCM23/Include/"/>
2016         <!-- startup / system file -->
2017         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/ARM/startup_ARMCM23.s" version="1.0.0" attr="config" condition="ARMCC"/>
2018         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.S" version="1.0.0" attr="config" condition="GCC"/>
2019         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld"        version="1.0.0" attr="config" condition="GCC"/>
2020         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/system_ARMCM23.c"      version="1.0.0" attr="config" condition="ARMCC GCC"/>
2021         <!-- SAU configuration -->
2022         <file category="header"       name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2023       </files>
2024     </component>
2025     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMCM23 CMSIS GCC">
2026       <description>System and Startup for Generic ARM Cortex-M23 device</description>
2027       <files>
2028         <!-- include folder / device header file -->
2029         <file category="include"  name="Device/ARM/ARMCM23/Include/"/>
2030         <!-- startup / system file -->
2031         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.c" version="1.0.0" attr="config" condition="GCC"/>
2032         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld"        version="1.0.0" attr="config" condition="GCC"/>
2033         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/system_ARMCM23.c"      version="1.0.0" attr="config"/>
2034         <!-- SAU configuration -->
2035         <file category="header"       name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2036       </files>
2037     </component>
2038
2039     <!-- Cortex-M33 -->
2040     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.0" condition="ARMCM33 CMSIS">
2041       <description>System and Startup for Generic ARM Cortex-M33 device</description>
2042       <files>
2043         <!-- include folder / device header file -->
2044         <file category="include"      name="Device/ARM/ARMCM33/Include/"/>
2045         <!-- startup / system file -->
2046         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/ARM/startup_ARMCM33.s"         version="1.0.0" attr="config" condition="ARMCC"/>
2047         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.S"         version="1.0.0" attr="config" condition="GCC"/>
2048         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld"                version="1.0.0" attr="config" condition="GCC"/>
2049         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/system_ARMCM33.c"              version="1.0.0" attr="config" condition="ARMCC GCC"/>
2050         <!-- SAU configuration -->
2051         <file category="header"       name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2052       </files>
2053     </component>
2054     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.1.0" condition="ARMCM33 CMSIS GCC">
2055       <description>System and Startup for Generic ARM Cortex-M33 device</description>
2056       <files>
2057         <!-- include folder / device header file -->
2058         <file category="include"  name="Device/ARM/ARMCM33/Include/"/>
2059         <!-- startup / system file -->
2060         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.c"         version="1.0.0" attr="config" condition="GCC"/>
2061         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld"                version="1.0.0" attr="config" condition="GCC"/>
2062         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/system_ARMCM33.c"              version="1.0.0" attr="config"/>
2063         <!-- SAU configuration -->
2064         <file category="header"       name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2065       </files>
2066     </component>
2067
2068     <!-- Cortex-SC000 -->
2069     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMSC000 CMSIS">
2070       <description>System and Startup for Generic ARM SC000 device</description>
2071       <files>
2072         <!-- include folder / device header file -->
2073         <file category="header"  name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
2074         <!-- startup / system file -->
2075         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/ARM/startup_ARMSC000.s" version="1.0.0" attr="config" condition="ARMCC"/>
2076         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.S" version="1.0.0" attr="config" condition="GCC"/>
2077         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2078         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/IAR/startup_ARMSC000.s" version="1.0.0" attr="config" condition="IAR"/>
2079         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/system_ARMSC000.c"      version="1.0.0" attr="config"/>
2080       </files>
2081     </component>
2082     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS GCC">
2083       <description>System and Startup for Generic ARM SC000 device</description>
2084       <files>
2085         <!-- include folder / device header file -->
2086         <file category="header"  name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
2087         <!-- startup / system file -->
2088         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.c" version="1.0.0" attr="config" condition="GCC"/>
2089         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2090         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/system_ARMSC000.c"      version="1.0.0" attr="config"/>
2091       </files>
2092     </component>
2093
2094     <!-- Cortex-SC300 -->
2095     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMSC300 CMSIS">
2096       <description>System and Startup for Generic ARM SC300 device</description>
2097       <files>
2098         <!-- include folder / device header file -->
2099         <file category="header"  name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
2100         <!-- startup / system file -->
2101         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/ARM/startup_ARMSC300.s" version="1.0.0" attr="config" condition="ARMCC"/>
2102         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.S" version="1.0.0" attr="config" condition="GCC"/>
2103         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2104         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/IAR/startup_ARMSC300.s" version="1.0.0" attr="config" condition="IAR"/>
2105         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/system_ARMSC300.c"      version="1.0.0" attr="config"/>
2106       </files>
2107     </component>
2108     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS GCC">
2109       <description>System and Startup for Generic ARM SC300 device</description>
2110       <files>
2111         <!-- include folder / device header file -->
2112         <file category="header"  name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
2113         <!-- startup / system file -->
2114         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.c" version="1.0.0" attr="config" condition="GCC"/>
2115         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2116         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/system_ARMSC300.c"      version="1.0.0" attr="config"/>
2117       </files>
2118     </component>
2119
2120     <!-- ARMv8MBL -->
2121     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMv8MBL CMSIS">
2122       <description>System and Startup for Generic ARM ARMv8MBL device</description>
2123       <files>
2124         <!-- include folder / device header file -->
2125         <file category="include"      name="Device/ARM/ARMv8MBL/Include/"/>
2126         <!-- startup / system file -->
2127         <file category="sourceAsm"    name="Device/ARM/ARMv8MBL/Source/ARM/startup_ARMv8MBL.s" version="1.0.0" attr="config" condition="ARMCC"/>
2128         <file category="sourceAsm"    name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.S" version="1.0.0" attr="config" condition="GCC"/>
2129         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2130         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c"      version="1.0.0" attr="config" condition="ARMCC GCC"/>
2131         <!-- SAU configuration -->
2132         <file category="header"       name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config"/>
2133       </files>
2134     </component>
2135     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS GCC">
2136       <description>System and Startup for Generic ARM ARMv8MBL device</description>
2137       <files>
2138         <!-- include folder / device header file -->
2139         <file category="include"  name="Device/ARM/ARMv8MBL/Include/"/>
2140         <!-- startup / system file -->
2141         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.c" version="1.0.0" attr="config" condition="GCC"/>
2142         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld"         version="1.0.0" attr="config" condition="GCC"/>
2143         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c"      version="1.0.0" attr="config"/>
2144         <!-- SAU configuration -->
2145         <file category="header"       name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2146       </files>
2147     </component>
2148
2149     <!-- ARMv8MML -->
2150     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.0" condition="ARMv8MML CMSIS">
2151       <description>System and Startup for Generic ARM ARMv8MML device</description>
2152       <files>
2153         <!-- include folder / device header file -->
2154         <file category="include"      name="Device/ARM/ARMv8MML/Include/"/>
2155         <!-- startup / system file -->
2156         <file category="sourceAsm"    name="Device/ARM/ARMv8MML/Source/ARM/startup_ARMv8MML.s"         version="1.0.0" attr="config" condition="ARMCC"/>
2157         <file category="sourceAsm"    name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.S"         version="1.0.0" attr="config" condition="GCC"/>
2158         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld"                 version="1.0.0" attr="config" condition="GCC"/>
2159         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c"              version="1.0.0" attr="config" condition="ARMCC GCC"/>
2160         <!-- SAU configuration -->
2161         <file category="header"       name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2162       </files>
2163     </component>
2164     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.1.0" condition="ARMv8MML CMSIS GCC">
2165       <description>System and Startup for Generic ARM ARMv8MML device</description>
2166       <files>
2167         <!-- include folder / device header file -->
2168         <file category="include"      name="Device/ARM/ARMv8MML/Include/"/>
2169         <!-- startup / system file -->
2170         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.c"         version="1.0.0" attr="config" condition="GCC"/>
2171         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld"                 version="1.0.0" attr="config" condition="GCC"/>
2172         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c"              version="1.0.0" attr="config"/>
2173         <!-- SAU configuration -->
2174         <file category="header"       name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
2175       </files>
2176     </component>
2177
2178     <!-- Cortex-A5 -->
2179     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCA5 CMSIS">
2180       <description>System and Startup for Generic ARM Cortex-A5 device</description>
2181       <files>
2182         <!-- include folder / device header file -->
2183         <file category="include"      name="Device/ARM/ARMCA5/Include/"/>
2184         <!-- startup / system / mmu files -->
2185         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/AC5/startup_ARMCA5.c" version="1.0.0" attr="config" condition="ARMCC5"/>             
2186         <file category="linkerScript" name="Device/ARM/ARMCA5/Source/AC5/ARMCA5.sct"       version="1.0.0" attr="config" condition="ARMCC5"/>         
2187         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/AC6/startup_ARMCA5.c" version="1.0.0" attr="config" condition="ARMCC6"/>             
2188         <file category="linkerScript" name="Device/ARM/ARMCA5/Source/AC6/ARMCA5.sct"       version="1.0.0" attr="config" condition="ARMCC6"/>         
2189         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/system_ARMCA5.c"      version="1.0.0" attr="config"/>
2190         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/mmu_ARMCA5.c"         version="1.0.0" attr="config"/>
2191         <file category="header"       name="Device/ARM/ARMCA5/Include/system_ARMCA5.h"     version="1.0.0" attr="config"/>
2192         <file category="header"       name="Device/ARM/ARMCA5/Include/mem_ARMCA5.h"        version="1.0.0" attr="config"/>
2193         
2194       </files>
2195     </component>
2196     
2197     <!-- Cortex-A7 -->
2198     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCA7 CMSIS">
2199       <description>System and Startup for Generic ARM Cortex-A7 device</description>
2200       <files>
2201         <!-- include folder / device header file -->
2202         <file category="include"      name="Device/ARM/ARMCA7/Include/"/>
2203         <!-- startup / system / mmu files -->
2204         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/AC5/startup_ARMCA7.c" version="1.0.0" attr="config" condition="ARMCC5"/>             
2205         <file category="linkerScript" name="Device/ARM/ARMCA7/Source/AC5/ARMCA7.sct"       version="1.0.0" attr="config" condition="ARMCC5"/> 
2206         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/AC6/startup_ARMCA7.c" version="1.0.0" attr="config" condition="ARMCC6"/>             
2207         <file category="linkerScript" name="Device/ARM/ARMCA7/Source/AC6/ARMCA7.sct"       version="1.0.0" attr="config" condition="ARMCC6"/> 
2208         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/system_ARMCA7.c"      version="1.0.0" attr="config"/>
2209         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/mmu_ARMCA7.c"         version="1.0.0" attr="config"/>
2210         <file category="header"       name="Device/ARM/ARMCA7/Include/system_ARMCA7.h"     version="1.0.0" attr="config"/>
2211         <file category="header"       name="Device/ARM/ARMCA7/Include/mem_ARMCA7.h"        version="1.0.0" attr="config"/>        
2212       </files>
2213     </component>
2214
2215     <!-- Cortex-A9 -->
2216     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCA9 CMSIS">
2217       <description>System and Startup for Generic ARM Cortex-A9 device</description>
2218       <files>
2219         <!-- include folder / device header file -->
2220         <file category="include"  name="Device/ARM/ARMCA9/Include/"/>
2221         <!-- startup / system / mmu files -->
2222         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/AC5/startup_ARMCA9.c" version="1.0.0" attr="config" condition="ARMCC5"/>
2223         <file category="linkerScript" name="Device/ARM/ARMCA9/Source/AC5/ARMCA9.sct"       version="1.0.0" attr="config" condition="ARMCC5"/>
2224         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/AC6/startup_ARMCA9.c" version="1.0.0" attr="config" condition="ARMCC6"/>
2225         <file category="linkerScript" name="Device/ARM/ARMCA9/Source/AC6/ARMCA9.sct"       version="1.0.0" attr="config" condition="ARMCC6"/>      
2226         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/GCC/startup_ARMCA9.c" version="1.0.0" attr="config" condition="GCC"/>
2227         <file category="other"        name="Device/ARM/ARMCA9/Source/GCC/ARMCA9.ld"        version="1.0.0" attr="config" condition="GCC"/>      
2228         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/system_ARMCA9.c"      version="1.0.0" attr="config"/>
2229         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/mmu_ARMCA9.c"         version="1.0.0" attr="config"/>
2230         <file category="header"       name="Device/ARM/ARMCA9/Include/system_ARMCA9.h"     version="1.0.0" attr="config"/>
2231         <file category="header"       name="Device/ARM/ARMCA9/Include/mem_ARMCA9.h"        version="1.0.0" attr="config"/>
2232       </files>
2233     </component>
2234
2235     <!-- IRQ Controller -->
2236     <component Cclass="Device" Cgroup="IRQ Controller" Csub="GIC" Capiversion="1.0.0" Cversion="1.0.0" condition="ARMv7-A Device">
2237       <description>IRQ Controller implementation using GIC</description>
2238       <files>
2239         <file category="sourceC" name="CMSIS/Core_A/Source/irq_ctrl_gic.c"/>
2240       </files>
2241     </component>
2242
2243     <!-- OS Tick -->
2244     <component Cclass="Device" Cgroup="OS Tick" Csub="Private Timer" Capiversion="1.0.0" Cversion="1.0.0" condition="OS Tick PTIM">
2245       <description>OS Tick implementation using Private Timer</description>
2246       <files>
2247         <file category="sourceC" name="CMSIS/RTOS2/Source/os_tick_ptim.c"/>
2248       </files>
2249     </component>
2250
2251     <component Cclass="Device" Cgroup="OS Tick" Csub="Generic Physical Timer" Capiversion="1.0.0" Cversion="1.0.0" condition="OS Tick GTIM">
2252       <description>OS Tick implementation using Generic Physical Timer</description>
2253       <files>
2254         <file category="sourceC" name="CMSIS/RTOS2/Source/os_tick_gtim.c"/>
2255       </files>
2256     </component>
2257
2258     <!-- CMSIS-DSP component -->
2259     <component Cclass="CMSIS" Cgroup="DSP" Cversion="1.5.2" condition="CMSIS DSP">
2260       <description>CMSIS-DSP Library for Cortex-M, SC000, and SC300</description>
2261       <files>
2262         <!-- CPU independent -->
2263         <file category="doc" name="CMSIS/Documentation/DSP/html/index.html"/>
2264         <file category="header" name="CMSIS/Include/arm_math.h"/>
2265
2266         <!-- CPU and Compiler dependent -->
2267         <!-- ARMCC -->
2268         <file category="library" condition="CM0_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM0l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2269         <file category="library" condition="CM0_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM0b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2270         <file category="library" condition="CM3_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM3l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2271         <file category="library" condition="CM3_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM3b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2272         <file category="library" condition="CM4_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM4l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2273         <file category="library" condition="CM4_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM4b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2274         <file category="library" condition="CM4_FP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM4lf_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2275         <file category="library" condition="CM4_FP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM4bf_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2276         <file category="library" condition="CM7_LE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM7l_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2277         <file category="library" condition="CM7_BE_ARMCC"             name="CMSIS/Lib/ARM/arm_cortexM7b_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2278         <file category="library" condition="CM7_SP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7lfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2279         <file category="library" condition="CM7_SP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7bfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2280         <file category="library" condition="CM7_DP_LE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7lfdp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2281         <file category="library" condition="CM7_DP_BE_ARMCC"          name="CMSIS/Lib/ARM/arm_cortexM7bfdp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2282
2283         <file category="library" condition="CM23_LE_ARMCC"                  name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2284         <file category="library" condition="CM33_NODSP_NOFPU_LE_ARMCC"      name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2285         <file category="library" condition="CM33_DSP_NOFPU_LE_ARMCC"        name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2286         <file category="library" condition="CM33_NODSP_SP_LE_ARMCC"         name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2287         <file category="library" condition="CM33_DSP_SP_LE_ARMCC"           name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP_Lib/Source/ARM"/>
2288         <file category="library" condition="ARMv8MBL_LE_ARMCC"              name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2289         <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_ARMCC"  name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP_Lib/Source/ARM"/>
2290         <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_ARMCC"    name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP_Lib/Source/ARM"/>
2291         <file category="library" condition="ARMv8MML_NODSP_SP_LE_ARMCC"     name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/>
2292         <file category="library" condition="ARMv8MML_DSP_SP_LE_ARMCC"       name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP_Lib/Source/ARM"/>
2293         <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_ARMCC"     name="CMSIS/Lib/ARM/arm_ARMv8MMLlfdp_math.lib"   src="CMSIS/DSP_Lib/Source/ARM"/-->
2294         <!--file category="library" condition="ARMv8MML_DSP_DP_LE_ARMCC"       name="CMSIS/Lib/ARM/arm_ARMv8MMLldfdp_math.lib"  src="CMSIS/DSP_Lib/Source/ARM"/-->
2295
2296         <!-- GCC -->
2297         <file category="library" condition="CM0_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM0l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2298         <file category="library" condition="CM3_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM3l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2299         <file category="library" condition="CM4_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM4l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2300         <file category="library" condition="CM4_FP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM4lf_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2301         <file category="library" condition="CM7_LE_GCC"               name="CMSIS/Lib/GCC/libarm_cortexM7l_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2302         <file category="library" condition="CM7_SP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM7lfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2303         <file category="library" condition="CM7_DP_LE_GCC"            name="CMSIS/Lib/GCC/libarm_cortexM7lfdp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2304
2305         <file category="library" condition="CM23_LE_GCC"                    name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2306         <file category="library" condition="CM33_NODSP_NOFPU_LE_GCC"        name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2307         <file category="library" condition="CM33_DSP_NOFPU_LE_GCC"          name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2308         <file category="library" condition="CM33_NODSP_SP_LE_GCC"           name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2309         <file category="library" condition="CM33_DSP_SP_LE_GCC"             name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
2310         <file category="library" condition="ARMv8MBL_LE_GCC"                name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2311         <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_GCC"    name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP_Lib/Source/GCC"/>
2312         <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_GCC"      name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP_Lib/Source/GCC"/>
2313         <file category="library" condition="ARMv8MML_NODSP_SP_LE_GCC"       name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/>
2314         <file category="library" condition="ARMv8MML_DSP_SP_LE_GCC"         name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
2315         <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_GCC"       name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfdp_math.a"  src="CMSIS/DSP_Lib/Source/GCC"/-->
2316         <!--file category="library" condition="ARMv8MML_DSP_DP_LE_GCC"         name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfdp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/-->
2317
2318       </files>
2319     </component>
2320
2321     <!-- CMSIS-RTOS Keil RTX component -->
2322     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cversion="4.81.1" Capiversion="1.0.0" isDefaultVariant="1" condition="RTOS RTX">
2323       <description>CMSIS-RTOS RTX implementation for Cortex-M, SC000, and SC300</description>
2324       <RTE_Components_h>
2325         <!-- the following content goes into file 'RTE_Components.h' -->
2326         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
2327         #define RTE_CMSIS_RTOS_RTX              /* CMSIS-RTOS Keil RTX */
2328       </RTE_Components_h>
2329       <files>
2330         <!-- CPU independent -->
2331         <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
2332         <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
2333         <file category="source" attr="config"   name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
2334
2335         <!-- RTX templates -->
2336         <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
2337         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c"      select="CMSIS-RTOS 'main' function"/>
2338         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
2339         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c"   select="CMSIS-RTOS Memory Pool"/>
2340         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c"  select="CMSIS-RTOS Message Queue"/>
2341         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c"     select="CMSIS-RTOS Mutex"/>
2342         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
2343         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c"    select="CMSIS-RTOS Thread"/>
2344         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c"     select="CMSIS-RTOS Timer"/>
2345         <!-- tool-chain specific template file -->
2346         <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2347         <file category="source" attr="template" condition="GCC"   name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
2348         <file category="source" attr="template" condition="IAR"   name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2349
2350         <!-- CPU and Compiler dependent -->
2351         <!-- ARMCC -->
2352         <file category="library" condition="CM0_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2353         <file category="library" condition="CM0_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2354         <file category="library" condition="CM3_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2355         <file category="library" condition="CM3_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2356         <file category="library" condition="CM4_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2357         <file category="library" condition="CM4_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2358         <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2359         <file category="library" condition="CM4_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2360         <file category="library" condition="CM7_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2361         <file category="library" condition="CM7_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2362         <file category="library" condition="CM7_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
2363         <file category="library" condition="CM7_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2364         <!-- GCC -->
2365         <file category="library" condition="CM0_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2366         <file category="library" condition="CM0_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2367         <file category="library" condition="CM3_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2368         <file category="library" condition="CM3_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2369         <file category="library" condition="CM4_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2370         <file category="library" condition="CM4_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2371         <file category="library" condition="CM4_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2372         <file category="library" condition="CM4_FP_BE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2373         <file category="library" condition="CM7_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2374         <file category="library" condition="CM7_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2375         <file category="library" condition="CM7_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
2376         <file category="library" condition="CM7_FP_BE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2377         <!-- IAR -->
2378         <file category="library" condition="CM0_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2379         <file category="library" condition="CM0_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2380         <file category="library" condition="CM3_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2381         <file category="library" condition="CM3_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2382         <file category="library" condition="CM4_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2383         <file category="library" condition="CM4_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2384         <file category="library" condition="CM4_FP_LE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2385         <file category="library" condition="CM4_FP_BE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2386         <file category="library" condition="CM7_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2387         <file category="library" condition="CM7_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2388         <file category="library" condition="CM7_FP_LE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
2389         <file category="library" condition="CM7_FP_BE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
2390       </files>
2391     </component>
2392     <!-- CMSIS-RTOS Keil RTX component (IFX variant) -->
2393     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cvariant="IFX" Cversion="4.81.1" Capiversion="1.0.0" condition="RTOS RTX IFX">
2394       <description>CMSIS-RTOS RTX implementation for Infineon XMC4 series affected by PMU_CM.001 errata</description>
2395       <RTE_Components_h>
2396         <!-- the following content goes into file 'RTE_Components.h' -->
2397         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
2398         #define RTE_CMSIS_RTOS_RTX              /* CMSIS-RTOS Keil RTX */
2399       </RTE_Components_h>
2400       <files>
2401         <!-- CPU independent -->
2402         <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
2403         <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
2404         <file category="source" attr="config"   name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
2405
2406         <!-- RTX templates -->
2407         <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
2408         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c"      select="CMSIS-RTOS 'main' function"/>
2409         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
2410         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c"   select="CMSIS-RTOS Memory Pool"/>
2411         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c"  select="CMSIS-RTOS Message Queue"/>
2412         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c"     select="CMSIS-RTOS Mutex"/>
2413         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
2414         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c"    select="CMSIS-RTOS Thread"/>
2415         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c"     select="CMSIS-RTOS Timer"/>
2416         <!-- tool-chain specific template file -->
2417         <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2418         <file category="source" attr="template" condition="GCC"   name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
2419         <file category="source" attr="template" condition="IAR"   name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
2420
2421         <!-- CPU and Compiler dependent -->
2422         <!-- ARMCC -->
2423         <file category="library" condition="CM4_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_IFX.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2424         <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_IFX.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
2425         <!-- GCC -->
2426         <file category="library" condition="CM4_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2427         <file category="library" condition="CM4_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
2428         <!-- IAR -->
2429       </files>
2430     </component>
2431
2432     <!-- CMSIS-RTOS Keil RTX5 component -->
2433     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX5" Cversion="5.2.1" Capiversion="1.0.0" condition="RTOS RTX5">
2434       <description>CMSIS-RTOS RTX5 implementation for Cortex-M, SC000, and SC300</description>
2435       <RTE_Components_h>
2436         <!-- the following content goes into file 'RTE_Components.h' -->
2437         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
2438         #define RTE_CMSIS_RTOS_RTX5             /* CMSIS-RTOS Keil RTX5 */
2439       </RTE_Components_h>
2440       <files>
2441         <!-- RTX header file -->
2442         <file category="header" name="CMSIS/RTOS2/RTX/Include1/cmsis_os.h"/>
2443         <!-- RTX compatibility module for API V1 -->
2444         <file category="source" name="CMSIS/RTOS2/RTX/Library/cmsis_os1.c"/>
2445       </files>
2446     </component>
2447
2448     <!-- CMSIS-RTOS2 Keil RTX5 component -->
2449     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library" Cversion="5.2.1" Capiversion="2.1.1" condition="RTOS2 RTX5 Lib">
2450       <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and ARMv8-M (Library)</description>
2451       <RTE_Components_h>
2452         <!-- the following content goes into file 'RTE_Components.h' -->
2453         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2454         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2455       </RTE_Components_h>
2456       <files>
2457         <!-- RTX documentation -->
2458         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2459
2460         <!-- RTX header files -->
2461         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2462
2463         <!-- RTX configuration -->
2464         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2465         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2466
2467         <!-- RTX templates -->
2468         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2469         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2470         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2471         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2472         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2473         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2474         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2475         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2476         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2477         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2478
2479         <!-- RTX library configuration -->
2480         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2481
2482         <!-- RTX libraries (CPU and Compiler dependent) -->
2483         <!-- ARMCC -->
2484         <file category="library" condition="CM0_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM0.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2485         <file category="library" condition="CM3_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2486         <file category="library" condition="CM4_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2487         <file category="library" condition="CM4_FP_LE_ARMCC"      name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2488         <file category="library" condition="CM7_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
2489         <file category="library" condition="CM7_FP_LE_ARMCC"      name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2490         <file category="library" condition="CM23_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2491         <file category="library" condition="CM33_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2492         <file category="library" condition="CM33_FP_LE_ARMCC"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2493         <file category="library" condition="ARMv8MBL_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2494         <file category="library" condition="ARMv8MML_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2495         <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2496         <!-- GCC -->
2497         <file category="library" condition="CM0_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM0.a"   src="CMSIS/RTOS2/RTX/Source"/>
2498         <file category="library" condition="CM3_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2499         <file category="library" condition="CM4_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2500         <file category="library" condition="CM4_FP_LE_GCC"        name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a"  src="CMSIS/RTOS2/RTX/Source"/>
2501         <file category="library" condition="CM7_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
2502         <file category="library" condition="CM7_FP_LE_GCC"        name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a"  src="CMSIS/RTOS2/RTX/Source"/>
2503         <file category="library" condition="CM23_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a"  src="CMSIS/RTOS2/RTX/Source"/>
2504         <file category="library" condition="CM33_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
2505         <file category="library" condition="CM33_FP_LE_GCC"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
2506         <file category="library" condition="ARMv8MBL_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a"  src="CMSIS/RTOS2/RTX/Source"/>
2507         <file category="library" condition="ARMv8MML_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
2508         <file category="library" condition="ARMv8MML_FP_LE_GCC"   name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
2509         <!-- IAR -->
2510         <file category="library" condition="CM0_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM0.a"      src="CMSIS/RTOS2/RTX/Source"/>
2511         <file category="library" condition="CM3_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2512         <file category="library" condition="CM4_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2513         <file category="library" condition="CM4_FP_LE_IAR"        name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a"     src="CMSIS/RTOS2/RTX/Source"/>
2514         <file category="library" condition="CM7_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
2515         <file category="library" condition="CM7_FP_LE_IAR"        name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a"     src="CMSIS/RTOS2/RTX/Source"/>
2516       </files>
2517     </component>
2518     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library_NS" Cversion="5.2.1" Capiversion="2.1.1" condition="RTOS2 RTX5 NS">
2519       <description>CMSIS-RTOS2 RTX5 for ARMv8-M Non-Secure Domain (Library)</description>
2520       <RTE_Components_h>
2521         <!-- the following content goes into file 'RTE_Components.h' -->
2522         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2523         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2524         #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS  /* CMSIS-RTOS2 Keil RTX5 ARMv8-M Non-secure domain */
2525       </RTE_Components_h>
2526       <files>
2527         <!-- RTX documentation -->
2528         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2529
2530         <!-- RTX header files -->
2531         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2532
2533         <!-- RTX configuration -->
2534         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2535         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2536
2537         <!-- RTX templates -->
2538         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2539         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2540         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2541         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2542         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2543         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2544         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2545         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2546         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2547         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2548
2549         <!-- RTX library configuration -->
2550         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2551
2552         <!-- RTX libraries (CPU and Compiler dependent) -->
2553         <!-- ARMCC -->
2554         <file category="library" condition="CM23_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2555         <file category="library" condition="CM33_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2556         <file category="library" condition="CM33_FP_LE_ARMCC"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2557         <file category="library" condition="ARMv8MBL_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2558         <file category="library" condition="ARMv8MML_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
2559         <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
2560         <!-- GCC -->
2561         <file category="library" condition="CM23_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2562         <file category="library" condition="CM33_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2563         <file category="library" condition="CM33_FP_LE_GCC"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
2564         <file category="library" condition="ARMv8MBL_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2565         <file category="library" condition="ARMv8MML_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
2566         <file category="library" condition="ARMv8MML_FP_LE_GCC"   name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
2567       </files>
2568     </component>
2569     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.2.1" Capiversion="2.1.1" condition="RTOS2 RTX5">
2570       <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and ARMv8-M (Source)</description>
2571       <RTE_Components_h>
2572         <!-- the following content goes into file 'RTE_Components.h' -->
2573         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2574         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2575         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
2576       </RTE_Components_h>
2577       <files>
2578         <!-- RTX documentation -->
2579         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2580
2581         <!-- RTX header files -->
2582         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2583
2584         <!-- RTX configuration -->
2585         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2586         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2587
2588         <!-- RTX templates -->
2589         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2590         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2591         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2592         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2593         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2594         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2595         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2596         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2597         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2598         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2599
2600         <!-- RTX sources (core) -->
2601         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
2602         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
2603         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
2604         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
2605         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
2606         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
2607         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
2608         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
2609         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
2610         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
2611         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
2612         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
2613         <!-- RTX sources (library configuration) -->
2614         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2615         <!-- RTX sources (handlers ARMCC) -->
2616         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm0.s"         condition="CM0_ARMCC"/>
2617         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM3_ARMCC"/>
2618         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM4_ARMCC"/>
2619         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s"        condition="CM4_FP_ARMCC"/>
2620         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM7_ARMCC"/>
2621         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s"        condition="CM7_FP_ARMCC"/>
2622         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s"    condition="CM23_ARMCC"/>
2623         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM33_ARMCC"/>
2624         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM33_FP_ARMCC"/>
2625         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s"    condition="ARMv8MBL_ARMCC"/>
2626         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="ARMv8MML_ARMCC"/>
2627         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="ARMv8MML_FP_ARMCC"/>
2628         <!-- RTX sources (handlers GCC) -->
2629         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm0.S"         condition="CM0_GCC"/>
2630         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM3_GCC"/>
2631         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM4_GCC"/>
2632         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S"        condition="CM4_FP_GCC"/>
2633         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM7_GCC"/>
2634         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S"        condition="CM7_FP_GCC"/>
2635         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S"    condition="CM23_GCC"/>
2636         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="CM33_GCC"/>
2637         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="CM33_FP_GCC"/>
2638         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S"    condition="ARMv8MBL_GCC"/>
2639         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="ARMv8MML_GCC"/>
2640         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="ARMv8MML_FP_GCC"/>
2641         <!-- RTX sources (handlers IAR) -->
2642         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm0.s"         condition="CM0_IAR"/>
2643         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM3_IAR"/>
2644         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM4_IAR"/>
2645         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s"        condition="CM4_FP_IAR"/>
2646         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM7_IAR"/>
2647         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s"        condition="CM7_FP_IAR"/>
2648         <!-- OS Tick (SysTick) -->
2649         <file category="source" name="CMSIS/RTOS2/Source/os_systick.c"/>
2650       </files>
2651     </component>
2652     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.2.1" Capiversion="2.1.1" condition="RTOS2 RTX5 v7-A">
2653       <description>CMSIS-RTOS2 RTX5 for ARMv7-A (Source)</description>
2654       <RTE_Components_h>
2655         <!-- the following content goes into file 'RTE_Components.h' -->
2656         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2657         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2658         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
2659       </RTE_Components_h>
2660       <files>
2661         <!-- RTX documentation -->
2662         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2663
2664         <!-- RTX header files -->
2665         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2666
2667         <!-- RTX configuration -->
2668         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2669         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2670
2671         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/handlers.c"    version="5.1.0"/>
2672
2673         <!-- RTX templates -->
2674         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2675         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2676         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2677         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2678         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2679         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2680         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2681         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2682         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2683         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2684
2685         <!-- RTX sources (core) -->
2686         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
2687         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
2688         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
2689         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
2690         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
2691         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
2692         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
2693         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
2694         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
2695         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
2696         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
2697         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
2698         <!-- RTX sources (library configuration) -->
2699         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2700         <!-- RTX sources (handlers ARMCC) -->
2701         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_ca.s"          condition="CA_ARMCC5"/>
2702         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_ca.S"          condition="CA_ARMCC6"/>
2703         <!-- RTX sources (handlers GCC) -->
2704         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_ca.S"          condition="CA_GCC"/>
2705         <!-- RTX sources (handlers IAR) -->
2706         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_ca.s"          condition="CA_IAR"/>
2707       </files>
2708     </component>
2709     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source_NS" Cversion="5.2.1" Capiversion="2.1.1" condition="RTOS2 RTX5 NS">
2710       <description>CMSIS-RTOS2 RTX5 for ARMv8-M Non-Secure Domain (Source)</description>
2711       <RTE_Components_h>
2712         <!-- the following content goes into file 'RTE_Components.h' -->
2713         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
2714         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
2715         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
2716         #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS  /* CMSIS-RTOS2 Keil RTX5 ARMv8-M Non-secure domain */
2717       </RTE_Components_h>
2718       <files>
2719         <!-- RTX documentation -->
2720         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
2721
2722         <!-- RTX header files -->
2723         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
2724
2725         <!-- RTX configuration -->
2726         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.1.0"/>
2727         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
2728
2729         <!-- RTX templates -->
2730         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
2731         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
2732         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
2733         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
2734         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
2735         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
2736         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
2737         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
2738         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
2739         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
2740
2741         <!-- RTX sources (core) -->
2742         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
2743         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
2744         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
2745         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
2746         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
2747         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
2748         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
2749         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
2750         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
2751         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
2752         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
2753         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
2754         <!-- RTX sources (library configuration) -->
2755         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
2756         <!-- RTX sources (ARMCC handlers) -->
2757         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s"    condition="CM23_ARMCC"/>
2758         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM33_ARMCC"/>
2759         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM33_FP_ARMCC"/>
2760         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s"    condition="ARMv8MBL_ARMCC"/>
2761         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="ARMv8MML_ARMCC"/>
2762         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="ARMv8MML_FP_ARMCC"/>
2763         <!-- RTX sources (GCC handlers) -->
2764         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S"    condition="CM23_GCC"/>
2765         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="CM33_GCC"/>
2766         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="CM33_FP_GCC"/>
2767         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S"    condition="ARMv8MBL_GCC"/>
2768         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="ARMv8MML_GCC"/>
2769         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="ARMv8MML_FP_GCC"/>
2770         <!-- OS Tick (SysTick) -->
2771         <file category="source" name="CMSIS/RTOS2/Source/os_systick.c"/>
2772       </files>
2773     </component>
2774
2775   </components>
2776
2777   <boards>
2778     <board name="uVision Simulator" vendor="Keil">
2779       <description>uVision Simulator</description>
2780       <mountedDevice    deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0"/>
2781       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P"/>
2782       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM3"/>
2783       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4"/>
2784       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4_FP"/>
2785       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7"/>
2786       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_SP"/>
2787       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_DP"/>
2788       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MBL"/>
2789       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML"/>
2790       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_SP"/>
2791       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_DP"/>
2792       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23"/>
2793       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23_TZ"/>
2794       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33"/>
2795       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_TZ"/>
2796       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP"/>
2797       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP_TZ"/>
2798     </board>
2799    
2800     <board name="Fixed Virtual Platform" vendor="ARM">
2801       <description>Fixed Virtual Platform</description>
2802       <mountedDevice    deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA5"/>
2803       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA7"/>
2804       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA9"/>
2805     </board>
2806   </boards>
2807
2808   <examples>
2809     <example name="DSP_Lib Class Marks example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_class_marks_example">
2810       <description>DSP_Lib Class Marks example</description>
2811       <board name="uVision Simulator" vendor="Keil"/>
2812       <project>
2813         <environment name="uv" load="arm_class_marks_example.uvprojx"/>
2814       </project>
2815       <attributes>
2816         <component Cclass="CMSIS" Cgroup="CORE"/>
2817         <component Cclass="CMSIS" Cgroup="DSP"/>
2818         <component Cclass="Device" Cgroup="Startup"/>
2819         <category>Getting Started</category>
2820       </attributes>
2821     </example>
2822
2823     <example name="DSP_Lib Convolution example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_convolution_example">
2824       <description>DSP_Lib Convolution example</description>
2825       <board name="uVision Simulator" vendor="Keil"/>
2826       <project>
2827         <environment name="uv" load="arm_convolution_example.uvprojx"/>
2828       </project>
2829       <attributes>
2830         <component Cclass="CMSIS" Cgroup="CORE"/>
2831         <component Cclass="CMSIS" Cgroup="DSP"/>
2832         <component Cclass="Device" Cgroup="Startup"/>
2833         <category>Getting Started</category>
2834       </attributes>
2835     </example>
2836
2837     <example name="DSP_Lib Dotproduct example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_dotproduct_example">
2838       <description>DSP_Lib Dotproduct example</description>
2839       <board name="uVision Simulator" vendor="Keil"/>
2840       <project>
2841         <environment name="uv" load="arm_dotproduct_example.uvprojx"/>
2842       </project>
2843       <attributes>
2844         <component Cclass="CMSIS" Cgroup="CORE"/>
2845         <component Cclass="CMSIS" Cgroup="DSP"/>
2846         <component Cclass="Device" Cgroup="Startup"/>
2847         <category>Getting Started</category>
2848       </attributes>
2849     </example>
2850
2851     <example name="DSP_Lib FFT Bin example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fft_bin_example">
2852       <description>DSP_Lib FFT Bin example</description>
2853       <board name="uVision Simulator" vendor="Keil"/>
2854       <project>
2855         <environment name="uv" load="arm_fft_bin_example.uvprojx"/>
2856       </project>
2857       <attributes>
2858         <component Cclass="CMSIS" Cgroup="CORE"/>
2859         <component Cclass="CMSIS" Cgroup="DSP"/>
2860         <component Cclass="Device" Cgroup="Startup"/>
2861         <category>Getting Started</category>
2862       </attributes>
2863     </example>
2864
2865     <example name="DSP_Lib FIR example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fir_example">
2866       <description>DSP_Lib FIR example</description>
2867       <board name="uVision Simulator" vendor="Keil"/>
2868       <project>
2869         <environment name="uv" load="arm_fir_example.uvprojx"/>
2870       </project>
2871       <attributes>
2872         <component Cclass="CMSIS" Cgroup="CORE"/>
2873         <component Cclass="CMSIS" Cgroup="DSP"/>
2874         <component Cclass="Device" Cgroup="Startup"/>
2875         <category>Getting Started</category>
2876       </attributes>
2877     </example>
2878
2879     <example name="DSP_Lib Graphic Equalizer example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_graphic_equalizer_example">
2880       <description>DSP_Lib Graphic Equalizer example</description>
2881       <board name="uVision Simulator" vendor="Keil"/>
2882       <project>
2883         <environment name="uv" load="arm_graphic_equalizer_example.uvprojx"/>
2884       </project>
2885       <attributes>
2886         <component Cclass="CMSIS" Cgroup="CORE"/>
2887         <component Cclass="CMSIS" Cgroup="DSP"/>
2888         <component Cclass="Device" Cgroup="Startup"/>
2889         <category>Getting Started</category>
2890       </attributes>
2891     </example>
2892
2893     <example name="DSP_Lib Linear Interpolation example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_linear_interp_example">
2894       <description>DSP_Lib Linear Interpolation example</description>
2895       <board name="uVision Simulator" vendor="Keil"/>
2896       <project>
2897         <environment name="uv" load="arm_linear_interp_example.uvprojx"/>
2898       </project>
2899       <attributes>
2900         <component Cclass="CMSIS" Cgroup="CORE"/>
2901         <component Cclass="CMSIS" Cgroup="DSP"/>
2902         <component Cclass="Device" Cgroup="Startup"/>
2903         <category>Getting Started</category>
2904       </attributes>
2905     </example>
2906
2907     <example name="DSP_Lib Matrix example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_matrix_example">
2908       <description>DSP_Lib Matrix example</description>
2909       <board name="uVision Simulator" vendor="Keil"/>
2910       <project>
2911         <environment name="uv" load="arm_matrix_example.uvprojx"/>
2912       </project>
2913       <attributes>
2914         <component Cclass="CMSIS" Cgroup="CORE"/>
2915         <component Cclass="CMSIS" Cgroup="DSP"/>
2916         <component Cclass="Device" Cgroup="Startup"/>
2917         <category>Getting Started</category>
2918       </attributes>
2919     </example>
2920
2921     <example name="DSP_Lib Signal Convergence example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_signal_converge_example">
2922       <description>DSP_Lib Signal Convergence example</description>
2923       <board name="uVision Simulator" vendor="Keil"/>
2924       <project>
2925         <environment name="uv" load="arm_signal_converge_example.uvprojx"/>
2926       </project>
2927       <attributes>
2928         <component Cclass="CMSIS" Cgroup="CORE"/>
2929         <component Cclass="CMSIS" Cgroup="DSP"/>
2930         <component Cclass="Device" Cgroup="Startup"/>
2931         <category>Getting Started</category>
2932       </attributes>
2933     </example>
2934
2935     <example name="DSP_Lib Sinus/Cosinus example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_sin_cos_example">
2936       <description>DSP_Lib Sinus/Cosinus example</description>
2937       <board name="uVision Simulator" vendor="Keil"/>
2938       <project>
2939         <environment name="uv" load="arm_sin_cos_example.uvprojx"/>
2940       </project>
2941       <attributes>
2942         <component Cclass="CMSIS" Cgroup="CORE"/>
2943         <component Cclass="CMSIS" Cgroup="DSP"/>
2944         <component Cclass="Device" Cgroup="Startup"/>
2945         <category>Getting Started</category>
2946       </attributes>
2947     </example>
2948
2949     <example name="DSP_Lib Variance example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_variance_example">
2950       <description>DSP_Lib Variance example</description>
2951       <board name="uVision Simulator" vendor="Keil"/>
2952       <project>
2953         <environment name="uv" load="arm_variance_example.uvprojx"/>
2954       </project>
2955       <attributes>
2956         <component Cclass="CMSIS" Cgroup="CORE"/>
2957         <component Cclass="CMSIS" Cgroup="DSP"/>
2958         <component Cclass="Device" Cgroup="Startup"/>
2959         <category>Getting Started</category>
2960       </attributes>
2961     </example>
2962
2963     <example name="CMSIS-RTOS2 Blinky" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Blinky">
2964       <description>CMSIS-RTOS2 Blinky example</description>
2965       <board name="uVision Simulator" vendor="Keil"/>
2966       <project>
2967         <environment name="uv" load="Blinky.uvprojx"/>
2968       </project>
2969       <attributes>
2970         <component Cclass="CMSIS" Cgroup="CORE"/>
2971         <component Cclass="CMSIS" Cgroup="RTOS2"/>
2972         <component Cclass="Device" Cgroup="Startup"/>
2973         <category>Getting Started</category>
2974       </attributes>
2975     </example>
2976
2977     <example name="CMSIS-RTOS2 RTX5 Migration" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Migration">
2978       <description>CMSIS-RTOS2 mixed API v1 and v2</description>
2979       <board name="uVision Simulator" vendor="Keil"/>
2980       <project>
2981         <environment name="uv" load="Blinky.uvprojx"/>
2982       </project>
2983       <attributes>
2984         <component Cclass="CMSIS" Cgroup="CORE"/>
2985         <component Cclass="CMSIS" Cgroup="RTOS2"/>
2986         <component Cclass="Device" Cgroup="Startup"/>
2987         <category>Getting Started</category>
2988       </attributes>
2989     </example>
2990
2991     <example name="CMSIS-RTOS2 RTX5 Message Queue" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/MsgQueue">
2992       <description>CMSIS-RTOS2 Message Queue Example</description>
2993       <board name="uVision Simulator" vendor="Keil"/>
2994       <project>
2995         <environment name="uv" load="MsqQueue.uvprojx"/>
2996       </project>
2997       <attributes>
2998         <component Cclass="CMSIS" Cgroup="CORE"/>
2999         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3000         <component Cclass="Compiler" Cgroup="EventRecorder"/>
3001         <component Cclass="Device" Cgroup="Startup"/>
3002         <category>Getting Started</category>
3003       </attributes>
3004     </example>
3005
3006     <example name="CMSIS-RTOS2 RTX5 Memory Pool" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/MemPool">
3007       <description>CMSIS-RTOS2 Memory Pool Example</description>
3008       <board name="Fixed Virtual Platform" vendor="ARM"/>
3009       <project>
3010         <environment name="uv" load="MemPool.uvprojx"/>
3011       </project>
3012       <attributes>
3013         <component Cclass="CMSIS" Cgroup="CORE"/>
3014         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3015         <component Cclass="Compiler" Cgroup="EventRecorder"/>
3016         <component Cclass="Device" Cgroup="Startup"/>
3017         <category>Getting Started</category>
3018       </attributes>
3019     </example>
3020     
3021     <example name="TrustZone for ARMv8-M No RTOS" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/NoRTOS">
3022       <description>Bare-metal secure/non-secure example without RTOS</description>
3023       <board name="uVision Simulator" vendor="Keil"/>
3024       <project>
3025         <environment name="uv" load="NoRTOS.uvmpw"/>
3026       </project>
3027       <attributes>
3028         <component Cclass="CMSIS" Cgroup="CORE"/>
3029         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3030         <component Cclass="Device" Cgroup="Startup"/>
3031         <category>Getting Started</category>
3032       </attributes>
3033     </example>
3034
3035     <example name="TrustZone for ARMv8-M RTOS"  doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS">
3036       <description>Secure/non-secure RTOS example with thread context management</description>
3037       <board name="uVision Simulator" vendor="Keil"/>
3038       <project>
3039         <environment name="uv" load="RTOS.uvmpw"/>
3040       </project>
3041       <attributes>
3042         <component Cclass="CMSIS" Cgroup="CORE"/>
3043         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3044         <component Cclass="Device" Cgroup="Startup"/>
3045         <category>Getting Started</category>
3046       </attributes>
3047     </example>
3048
3049     <example name="TrustZone for ARMv8-M RTOS Security Tests"  doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS_Faults">
3050       <description>Secure/non-secure RTOS example with security test cases and system recovery</description>
3051       <board name="uVision Simulator" vendor="Keil"/>
3052       <project>
3053         <environment name="uv" load="RTOS_Faults.uvmpw"/>
3054       </project>
3055       <attributes>
3056         <component Cclass="CMSIS" Cgroup="CORE"/>
3057         <component Cclass="CMSIS" Cgroup="RTOS2"/>
3058         <component Cclass="Device" Cgroup="Startup"/>
3059         <category>Getting Started</category>
3060       </attributes>
3061     </example>
3062
3063   </examples>
3064
3065 </package>