1 /**************************************************************************//**
3 * @brief CMSIS Cortex-M Core Function/Instruction Header File
5 * @date 15. November 2016
6 ******************************************************************************/
8 * Copyright (c) 2009-2016 ARM Limited. All rights reserved.
10 * SPDX-License-Identifier: Apache-2.0
12 * Licensed under the Apache License, Version 2.0 (the License); you may
13 * not use this file except in compliance with the License.
14 * You may obtain a copy of the License at
16 * www.apache.org/licenses/LICENSE-2.0
18 * Unless required by applicable law or agreed to in writing, software
19 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
20 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
21 * See the License for the specific language governing permissions and
22 * limitations under the License.
25 #ifndef __CMSIS_ARMCC_H
26 #define __CMSIS_ARMCC_H
29 #if defined(__ARMCC_VERSION) && (__ARMCC_VERSION < 400677)
30 #error "Please use ARM Compiler Toolchain V4.0.677 or later!"
33 /* CMSIS compiler control architecture macros */
34 #if ((defined (__TARGET_ARCH_6_M ) && (__TARGET_ARCH_6_M == 1)) || \
35 (defined (__TARGET_ARCH_6S_M ) && (__TARGET_ARCH_6S_M == 1)) )
36 #define __ARM_ARCH_6M__ 1
39 #if (defined (__TARGET_ARCH_7_M ) && (__TARGET_ARCH_7_M == 1))
40 #define __ARM_ARCH_7M__ 1
43 #if (defined (__TARGET_ARCH_7E_M) && (__TARGET_ARCH_7E_M == 1))
44 #define __ARM_ARCH_7EM__ 1
47 /* __ARM_ARCH_8M_BASE__ not applicable */
48 /* __ARM_ARCH_8M_MAIN__ not applicable */
51 /* CMSIS compiler specific defines */
56 #define __INLINE __inline
58 #ifndef __STATIC_INLINE
59 #define __STATIC_INLINE static __inline
62 #define __NO_RETURN __declspec(noreturn)
65 #define __USED __attribute__((used))
68 #define __WEAK __attribute__((weak))
70 #ifndef __UNALIGNED_UINT32
71 #define __UNALIGNED_UINT32(x) (*((__packed uint32_t *)(x)))
74 #define __ALIGNED(x) __attribute__((aligned(x)))
77 #define __PACKED __attribute__((packed))
81 /* ########################### Core Function Access ########################### */
82 /** \ingroup CMSIS_Core_FunctionInterface
83 \defgroup CMSIS_Core_RegAccFunctions CMSIS Core Register Access Functions
88 \brief Enable IRQ Interrupts
89 \details Enables IRQ interrupts by clearing the I-bit in the CPSR.
90 Can only be executed in Privileged modes.
92 /* intrinsic void __enable_irq(); */
96 \brief Disable IRQ Interrupts
97 \details Disables IRQ interrupts by setting the I-bit in the CPSR.
98 Can only be executed in Privileged modes.
100 /* intrinsic void __disable_irq(); */
103 \brief Get Control Register
104 \details Returns the content of the Control Register.
105 \return Control Register value
107 __STATIC_INLINE uint32_t __get_CONTROL(void)
109 register uint32_t __regControl __ASM("control");
110 return(__regControl);
115 \brief Set Control Register
116 \details Writes the given value to the Control Register.
117 \param [in] control Control Register value to set
119 __STATIC_INLINE void __set_CONTROL(uint32_t control)
121 register uint32_t __regControl __ASM("control");
122 __regControl = control;
127 \brief Get IPSR Register
128 \details Returns the content of the IPSR Register.
129 \return IPSR Register value
131 __STATIC_INLINE uint32_t __get_IPSR(void)
133 register uint32_t __regIPSR __ASM("ipsr");
139 \brief Get APSR Register
140 \details Returns the content of the APSR Register.
141 \return APSR Register value
143 __STATIC_INLINE uint32_t __get_APSR(void)
145 register uint32_t __regAPSR __ASM("apsr");
151 \brief Get xPSR Register
152 \details Returns the content of the xPSR Register.
153 \return xPSR Register value
155 __STATIC_INLINE uint32_t __get_xPSR(void)
157 register uint32_t __regXPSR __ASM("xpsr");
163 \brief Get Process Stack Pointer
164 \details Returns the current value of the Process Stack Pointer (PSP).
165 \return PSP Register value
167 __STATIC_INLINE uint32_t __get_PSP(void)
169 register uint32_t __regProcessStackPointer __ASM("psp");
170 return(__regProcessStackPointer);
175 \brief Set Process Stack Pointer
176 \details Assigns the given value to the Process Stack Pointer (PSP).
177 \param [in] topOfProcStack Process Stack Pointer value to set
179 __STATIC_INLINE void __set_PSP(uint32_t topOfProcStack)
181 register uint32_t __regProcessStackPointer __ASM("psp");
182 __regProcessStackPointer = topOfProcStack;
187 \brief Get Main Stack Pointer
188 \details Returns the current value of the Main Stack Pointer (MSP).
189 \return MSP Register value
191 __STATIC_INLINE uint32_t __get_MSP(void)
193 register uint32_t __regMainStackPointer __ASM("msp");
194 return(__regMainStackPointer);
199 \brief Set Main Stack Pointer
200 \details Assigns the given value to the Main Stack Pointer (MSP).
201 \param [in] topOfMainStack Main Stack Pointer value to set
203 __STATIC_INLINE void __set_MSP(uint32_t topOfMainStack)
205 register uint32_t __regMainStackPointer __ASM("msp");
206 __regMainStackPointer = topOfMainStack;
211 \brief Get Priority Mask
212 \details Returns the current state of the priority mask bit from the Priority Mask Register.
213 \return Priority Mask value
215 __STATIC_INLINE uint32_t __get_PRIMASK(void)
217 register uint32_t __regPriMask __ASM("primask");
218 return(__regPriMask);
223 \brief Set Priority Mask
224 \details Assigns the given value to the Priority Mask Register.
225 \param [in] priMask Priority Mask
227 __STATIC_INLINE void __set_PRIMASK(uint32_t priMask)
229 register uint32_t __regPriMask __ASM("primask");
230 __regPriMask = (priMask);
234 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
235 (defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) )
239 \details Enables FIQ interrupts by clearing the F-bit in the CPSR.
240 Can only be executed in Privileged modes.
242 #define __enable_fault_irq __enable_fiq
247 \details Disables FIQ interrupts by setting the F-bit in the CPSR.
248 Can only be executed in Privileged modes.
250 #define __disable_fault_irq __disable_fiq
254 \brief Get Base Priority
255 \details Returns the current value of the Base Priority register.
256 \return Base Priority register value
258 __STATIC_INLINE uint32_t __get_BASEPRI(void)
260 register uint32_t __regBasePri __ASM("basepri");
261 return(__regBasePri);
266 \brief Set Base Priority
267 \details Assigns the given value to the Base Priority register.
268 \param [in] basePri Base Priority value to set
270 __STATIC_INLINE void __set_BASEPRI(uint32_t basePri)
272 register uint32_t __regBasePri __ASM("basepri");
273 __regBasePri = (basePri & 0xFFU);
278 \brief Set Base Priority with condition
279 \details Assigns the given value to the Base Priority register only if BASEPRI masking is disabled,
280 or the new value increases the BASEPRI priority level.
281 \param [in] basePri Base Priority value to set
283 __STATIC_INLINE void __set_BASEPRI_MAX(uint32_t basePri)
285 register uint32_t __regBasePriMax __ASM("basepri_max");
286 __regBasePriMax = (basePri & 0xFFU);
291 \brief Get Fault Mask
292 \details Returns the current value of the Fault Mask register.
293 \return Fault Mask register value
295 __STATIC_INLINE uint32_t __get_FAULTMASK(void)
297 register uint32_t __regFaultMask __ASM("faultmask");
298 return(__regFaultMask);
303 \brief Set Fault Mask
304 \details Assigns the given value to the Fault Mask register.
305 \param [in] faultMask Fault Mask value to set
307 __STATIC_INLINE void __set_FAULTMASK(uint32_t faultMask)
309 register uint32_t __regFaultMask __ASM("faultmask");
310 __regFaultMask = (faultMask & (uint32_t)1U);
313 #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
314 (defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) ) */
317 #if ((defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) )
321 \details Returns the current value of the Floating Point Status/Control register.
322 \return Floating Point Status/Control register value
324 __STATIC_INLINE uint32_t __get_FPSCR(void)
326 #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
327 (defined (__FPU_USED ) && (__FPU_USED == 1U)) )
328 register uint32_t __regfpscr __ASM("fpscr");
338 \details Assigns the given value to the Floating Point Status/Control register.
339 \param [in] fpscr Floating Point Status/Control value to set
341 __STATIC_INLINE void __set_FPSCR(uint32_t fpscr)
343 #if ((defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)) && \
344 (defined (__FPU_USED ) && (__FPU_USED == 1U)) )
345 register uint32_t __regfpscr __ASM("fpscr");
346 __regfpscr = (fpscr);
352 #endif /* ((defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) ) */
356 /*@} end of CMSIS_Core_RegAccFunctions */
359 /* ########################## Core Instruction Access ######################### */
360 /** \defgroup CMSIS_Core_InstructionInterface CMSIS Core Instruction Interface
361 Access to dedicated instructions
367 \details No Operation does nothing. This instruction can be used for code alignment purposes.
373 \brief Wait For Interrupt
374 \details Wait For Interrupt is a hint instruction that suspends execution until one of a number of events occurs.
380 \brief Wait For Event
381 \details Wait For Event is a hint instruction that permits the processor to enter
382 a low-power state until one of a number of events occurs.
389 \details Send Event is a hint instruction. It causes an event to be signaled to the CPU.
395 \brief Instruction Synchronization Barrier
396 \details Instruction Synchronization Barrier flushes the pipeline in the processor,
397 so that all instructions following the ISB are fetched from cache or memory,
398 after the instruction has been completed.
400 #define __ISB() do {\
401 __schedule_barrier();\
403 __schedule_barrier();\
407 \brief Data Synchronization Barrier
408 \details Acts as a special kind of Data Memory Barrier.
409 It completes when all explicit memory accesses before this instruction complete.
411 #define __DSB() do {\
412 __schedule_barrier();\
414 __schedule_barrier();\
418 \brief Data Memory Barrier
419 \details Ensures the apparent order of the explicit memory operations before
420 and after the instruction, without ensuring their completion.
422 #define __DMB() do {\
423 __schedule_barrier();\
425 __schedule_barrier();\
429 \brief Reverse byte order (32 bit)
430 \details Reverses the byte order in integer value.
431 \param [in] value Value to reverse
432 \return Reversed value
438 \brief Reverse byte order (16 bit)
439 \details Reverses the byte order in two unsigned short values.
440 \param [in] value Value to reverse
441 \return Reversed value
443 #ifndef __NO_EMBEDDED_ASM
444 __attribute__((section(".rev16_text"))) __STATIC_INLINE __ASM uint32_t __REV16(uint32_t value)
453 \brief Reverse byte order in signed short value
454 \details Reverses the byte order in a signed short value with sign extension to integer.
455 \param [in] value Value to reverse
456 \return Reversed value
458 #ifndef __NO_EMBEDDED_ASM
459 __attribute__((section(".revsh_text"))) __STATIC_INLINE __ASM int32_t __REVSH(int32_t value)
468 \brief Rotate Right in unsigned value (32 bit)
469 \details Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
470 \param [in] op1 Value to rotate
471 \param [in] op2 Number of Bits to rotate
472 \return Rotated value
479 \details Causes the processor to enter Debug state.
480 Debug tools can use this to investigate system state when the instruction at a particular address is reached.
481 \param [in] value is ignored by the processor.
482 If required, a debugger can use it to store additional information about the breakpoint.
484 #define __BKPT(value) __breakpoint(value)
488 \brief Reverse bit order of value
489 \details Reverses the bit order of the given value.
490 \param [in] value Value to reverse
491 \return Reversed value
493 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
494 (defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) )
495 #define __RBIT __rbit
497 __attribute__((always_inline)) __STATIC_INLINE uint32_t __RBIT(uint32_t value)
500 int32_t s = (4 /*sizeof(v)*/ * 8) - 1; /* extra shift needed at end */
502 result = value; /* r will be reversed bits of v; first get LSB of v */
503 for (value >>= 1U; value; value >>= 1U)
506 result |= value & 1U;
509 result <<= s; /* shift when v's highest bits are zero */
516 \brief Count leading zeros
517 \details Counts the number of leading zeros of a data value.
518 \param [in] value Value to count the leading zeros
519 \return number of leading zeros in value
524 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
525 (defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) )
528 \brief LDR Exclusive (8 bit)
529 \details Executes a exclusive LDR instruction for 8 bit value.
530 \param [in] ptr Pointer to data
531 \return value of type uint8_t at (*ptr)
533 #if defined(__ARMCC_VERSION) && (__ARMCC_VERSION < 5060020)
534 #define __LDREXB(ptr) ((uint8_t ) __ldrex(ptr))
536 #define __LDREXB(ptr) _Pragma("push") _Pragma("diag_suppress 3731") ((uint8_t ) __ldrex(ptr)) _Pragma("pop")
541 \brief LDR Exclusive (16 bit)
542 \details Executes a exclusive LDR instruction for 16 bit values.
543 \param [in] ptr Pointer to data
544 \return value of type uint16_t at (*ptr)
546 #if defined(__ARMCC_VERSION) && (__ARMCC_VERSION < 5060020)
547 #define __LDREXH(ptr) ((uint16_t) __ldrex(ptr))
549 #define __LDREXH(ptr) _Pragma("push") _Pragma("diag_suppress 3731") ((uint16_t) __ldrex(ptr)) _Pragma("pop")
554 \brief LDR Exclusive (32 bit)
555 \details Executes a exclusive LDR instruction for 32 bit values.
556 \param [in] ptr Pointer to data
557 \return value of type uint32_t at (*ptr)
559 #if defined(__ARMCC_VERSION) && (__ARMCC_VERSION < 5060020)
560 #define __LDREXW(ptr) ((uint32_t ) __ldrex(ptr))
562 #define __LDREXW(ptr) _Pragma("push") _Pragma("diag_suppress 3731") ((uint32_t ) __ldrex(ptr)) _Pragma("pop")
567 \brief STR Exclusive (8 bit)
568 \details Executes a exclusive STR instruction for 8 bit values.
569 \param [in] value Value to store
570 \param [in] ptr Pointer to location
571 \return 0 Function succeeded
572 \return 1 Function failed
574 #if defined(__ARMCC_VERSION) && (__ARMCC_VERSION < 5060020)
575 #define __STREXB(value, ptr) __strex(value, ptr)
577 #define __STREXB(value, ptr) _Pragma("push") _Pragma("diag_suppress 3731") __strex(value, ptr) _Pragma("pop")
582 \brief STR Exclusive (16 bit)
583 \details Executes a exclusive STR instruction for 16 bit values.
584 \param [in] value Value to store
585 \param [in] ptr Pointer to location
586 \return 0 Function succeeded
587 \return 1 Function failed
589 #if defined(__ARMCC_VERSION) && (__ARMCC_VERSION < 5060020)
590 #define __STREXH(value, ptr) __strex(value, ptr)
592 #define __STREXH(value, ptr) _Pragma("push") _Pragma("diag_suppress 3731") __strex(value, ptr) _Pragma("pop")
597 \brief STR Exclusive (32 bit)
598 \details Executes a exclusive STR instruction for 32 bit values.
599 \param [in] value Value to store
600 \param [in] ptr Pointer to location
601 \return 0 Function succeeded
602 \return 1 Function failed
604 #if defined(__ARMCC_VERSION) && (__ARMCC_VERSION < 5060020)
605 #define __STREXW(value, ptr) __strex(value, ptr)
607 #define __STREXW(value, ptr) _Pragma("push") _Pragma("diag_suppress 3731") __strex(value, ptr) _Pragma("pop")
612 \brief Remove the exclusive lock
613 \details Removes the exclusive lock which is created by LDREX.
615 #define __CLREX __clrex
619 \brief Signed Saturate
620 \details Saturates a signed value.
621 \param [in] value Value to be saturated
622 \param [in] sat Bit position to saturate to (1..32)
623 \return Saturated value
625 #define __SSAT __ssat
629 \brief Unsigned Saturate
630 \details Saturates an unsigned value.
631 \param [in] value Value to be saturated
632 \param [in] sat Bit position to saturate to (0..31)
633 \return Saturated value
635 #define __USAT __usat
639 \brief Rotate Right with Extend (32 bit)
640 \details Moves each bit of a bitstring right by one bit.
641 The carry input is shifted in at the left end of the bitstring.
642 \param [in] value Value to rotate
643 \return Rotated value
645 #ifndef __NO_EMBEDDED_ASM
646 __attribute__((section(".rrx_text"))) __STATIC_INLINE __ASM uint32_t __RRX(uint32_t value)
655 \brief LDRT Unprivileged (8 bit)
656 \details Executes a Unprivileged LDRT instruction for 8 bit value.
657 \param [in] ptr Pointer to data
658 \return value of type uint8_t at (*ptr)
660 #define __LDRBT(ptr) ((uint8_t ) __ldrt(ptr))
664 \brief LDRT Unprivileged (16 bit)
665 \details Executes a Unprivileged LDRT instruction for 16 bit values.
666 \param [in] ptr Pointer to data
667 \return value of type uint16_t at (*ptr)
669 #define __LDRHT(ptr) ((uint16_t) __ldrt(ptr))
673 \brief LDRT Unprivileged (32 bit)
674 \details Executes a Unprivileged LDRT instruction for 32 bit values.
675 \param [in] ptr Pointer to data
676 \return value of type uint32_t at (*ptr)
678 #define __LDRT(ptr) ((uint32_t ) __ldrt(ptr))
682 \brief STRT Unprivileged (8 bit)
683 \details Executes a Unprivileged STRT instruction for 8 bit values.
684 \param [in] value Value to store
685 \param [in] ptr Pointer to location
687 #define __STRBT(value, ptr) __strt(value, ptr)
691 \brief STRT Unprivileged (16 bit)
692 \details Executes a Unprivileged STRT instruction for 16 bit values.
693 \param [in] value Value to store
694 \param [in] ptr Pointer to location
696 #define __STRHT(value, ptr) __strt(value, ptr)
700 \brief STRT Unprivileged (32 bit)
701 \details Executes a Unprivileged STRT instruction for 32 bit values.
702 \param [in] value Value to store
703 \param [in] ptr Pointer to location
705 #define __STRT(value, ptr) __strt(value, ptr)
707 #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
708 (defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) ) */
710 /*@}*/ /* end of group CMSIS_Core_InstructionInterface */
713 /* ################### Compiler specific Intrinsics ########################### */
714 /** \defgroup CMSIS_SIMD_intrinsics CMSIS SIMD Intrinsics
715 Access to dedicated SIMD instructions
719 #if ((defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) )
721 #define __SADD8 __sadd8
722 #define __QADD8 __qadd8
723 #define __SHADD8 __shadd8
724 #define __UADD8 __uadd8
725 #define __UQADD8 __uqadd8
726 #define __UHADD8 __uhadd8
727 #define __SSUB8 __ssub8
728 #define __QSUB8 __qsub8
729 #define __SHSUB8 __shsub8
730 #define __USUB8 __usub8
731 #define __UQSUB8 __uqsub8
732 #define __UHSUB8 __uhsub8
733 #define __SADD16 __sadd16
734 #define __QADD16 __qadd16
735 #define __SHADD16 __shadd16
736 #define __UADD16 __uadd16
737 #define __UQADD16 __uqadd16
738 #define __UHADD16 __uhadd16
739 #define __SSUB16 __ssub16
740 #define __QSUB16 __qsub16
741 #define __SHSUB16 __shsub16
742 #define __USUB16 __usub16
743 #define __UQSUB16 __uqsub16
744 #define __UHSUB16 __uhsub16
745 #define __SASX __sasx
746 #define __QASX __qasx
747 #define __SHASX __shasx
748 #define __UASX __uasx
749 #define __UQASX __uqasx
750 #define __UHASX __uhasx
751 #define __SSAX __ssax
752 #define __QSAX __qsax
753 #define __SHSAX __shsax
754 #define __USAX __usax
755 #define __UQSAX __uqsax
756 #define __UHSAX __uhsax
757 #define __USAD8 __usad8
758 #define __USADA8 __usada8
759 #define __SSAT16 __ssat16
760 #define __USAT16 __usat16
761 #define __UXTB16 __uxtb16
762 #define __UXTAB16 __uxtab16
763 #define __SXTB16 __sxtb16
764 #define __SXTAB16 __sxtab16
765 #define __SMUAD __smuad
766 #define __SMUADX __smuadx
767 #define __SMLAD __smlad
768 #define __SMLADX __smladx
769 #define __SMLALD __smlald
770 #define __SMLALDX __smlaldx
771 #define __SMUSD __smusd
772 #define __SMUSDX __smusdx
773 #define __SMLSD __smlsd
774 #define __SMLSDX __smlsdx
775 #define __SMLSLD __smlsld
776 #define __SMLSLDX __smlsldx
778 #define __QADD __qadd
779 #define __QSUB __qsub
781 #define __PKHBT(ARG1,ARG2,ARG3) ( ((((uint32_t)(ARG1)) ) & 0x0000FFFFUL) | \
782 ((((uint32_t)(ARG2)) << (ARG3)) & 0xFFFF0000UL) )
784 #define __PKHTB(ARG1,ARG2,ARG3) ( ((((uint32_t)(ARG1)) ) & 0xFFFF0000UL) | \
785 ((((uint32_t)(ARG2)) >> (ARG3)) & 0x0000FFFFUL) )
787 #define __SMMLA(ARG1,ARG2,ARG3) ( (int32_t)((((int64_t)(ARG1) * (ARG2)) + \
788 ((int64_t)(ARG3) << 32U) ) >> 32U))
790 #endif /* ((defined (__ARM_ARCH_7EM__) && (__ARM_ARCH_7EM__ == 1)) ) */
791 /*@} end of group CMSIS_SIMD_intrinsics */
794 #endif /* __CMSIS_ARMCC_H */