1 /**************************************************************************//**
3 * @brief Interrupt Controller API header file
6 ******************************************************************************/
8 * Copyright (c) 2017 ARM Limited. All rights reserved.
10 * SPDX-License-Identifier: Apache-2.0
12 * Licensed under the Apache License, Version 2.0 (the License); you may
13 * not use this file except in compliance with the License.
14 * You may obtain a copy of the License at
16 * www.apache.org/licenses/LICENSE-2.0
18 * Unless required by applicable law or agreed to in writing, software
19 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
20 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
21 * See the License for the specific language governing permissions and
22 * limitations under the License.
32 /// Interrupt handler data type
33 typedef void (*IRQHandler_t) (void);
38 /// Interrupt ID number data type
39 typedef int32_t IRQn_ID_t;
42 /* Interrupt mode bit-masks */
43 #define IRQ_MODE_TRIG_Pos (0U)
44 #define IRQ_MODE_TRIG_Msk (0x07UL /*<< IRQ_MODE_TRIG_Pos*/)
45 #define IRQ_MODE_TRIG_LEVEL (0x00UL /*<< IRQ_MODE_TRIG_Pos*/) ///< Trigger: level triggered interrupt
46 #define IRQ_MODE_TRIG_LEVEL_LOW (0x01UL /*<< IRQ_MODE_TRIG_Pos*/) ///< Trigger: low level triggered interrupt
47 #define IRQ_MODE_TRIG_LEVEL_HIGH (0x02UL /*<< IRQ_MODE_TRIG_Pos*/) ///< Trigger: high level triggered interrupt
48 #define IRQ_MODE_TRIG_EDGE (0x04UL /*<< IRQ_MODE_TRIG_Pos*/) ///< Trigger: edge triggered interrupt
49 #define IRQ_MODE_TRIG_EDGE_RISING (0x05UL /*<< IRQ_MODE_TRIG_Pos*/) ///< Trigger: rising edge triggered interrupt
50 #define IRQ_MODE_TRIG_EDGE_FALLING (0x06UL /*<< IRQ_MODE_TRIG_Pos*/) ///< Trigger: falling edge triggered interrupt
51 #define IRQ_MODE_TRIG_EDGE_BOTH (0x07UL /*<< IRQ_MODE_TRIG_Pos*/) ///< Trigger: rising and falling edge triggered interrupt
53 #define IRQ_MODE_TYPE_Pos (3U)
54 #define IRQ_MODE_TYPE_Msk (0x01UL << IRQ_MODE_TYPE_Pos)
55 #define IRQ_MODE_TYPE_IRQ (0x00UL << IRQ_MODE_TYPE_Pos) ///< Type: interrupt source triggers CPU IRQ line
56 #define IRQ_MODE_TYPE_FIQ (0x01UL << IRQ_MODE_TYPE_Pos) ///< Type: interrupt source triggers CPU FIQ line
58 #define IRQ_MODE_DOMAIN_Pos (4U)
59 #define IRQ_MODE_DOMAIN_Msk (0x01UL << IRQ_MODE_DOMAIN_Pos)
60 #define IRQ_MODE_DOMAIN_NONSECURE (0x00UL << IRQ_MODE_DOMAIN_Pos) ///< Domain: interrupt is targeting non-secure domain
61 #define IRQ_MODE_DOMAIN_SECURE (0x01UL << IRQ_MODE_DOMAIN_Pos) ///< Domain: interrupt is targeting secure domain
63 #define IRQ_MODE_CPU_Pos (5U)
64 #define IRQ_MODE_CPU_Msk (0xFFUL << IRQ_MODE_CPU_Pos)
65 #define IRQ_MODE_CPU_ALL (0x00UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets all CPUs
66 #define IRQ_MODE_CPU_0 (0x01UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets CPU 0
67 #define IRQ_MODE_CPU_1 (0x02UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets CPU 1
68 #define IRQ_MODE_CPU_2 (0x04UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets CPU 2
69 #define IRQ_MODE_CPU_3 (0x08UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets CPU 3
70 #define IRQ_MODE_CPU_4 (0x10UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets CPU 4
71 #define IRQ_MODE_CPU_5 (0x20UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets CPU 5
72 #define IRQ_MODE_CPU_6 (0x40UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets CPU 6
73 #define IRQ_MODE_CPU_7 (0x80UL << IRQ_MODE_CPU_Pos) ///< CPU: interrupt targets CPU 7
75 #define IRQ_MODE_ERROR (0x80000000UL) ///< Bit indicating mode value error
77 /* Interrupt priority bit-masks */
78 #define IRQ_PRIORITY_Msk (0x0000FFFFUL) ///< Interrupt priority value bit-mask
79 #define IRQ_PRIORITY_ERROR (0x80000000UL) ///< Bit indicating priority value error
81 /// Initialize interrupt controller.
82 /// \return 0 on success, -1 on error.
83 int32_t IRQ_Initialize (void);
85 /// Register interrupt handler.
86 /// \param[in] irqn interrupt ID number
87 /// \param[in] handler interrupt handler function address
88 /// \return 0 on success, -1 on error.
89 int32_t IRQ_SetHandler (IRQn_ID_t irqn, IRQHandler_t handler);
91 /// Get the registered interrupt handler.
92 /// \param[in] irqn interrupt ID number
93 /// \return registered interrupt handler function address.
94 IRQHandler_t IRQ_GetHandler (IRQn_ID_t irqn);
97 /// \param[in] irqn interrupt ID number
98 /// \return 0 on success, -1 on error.
99 int32_t IRQ_Enable (IRQn_ID_t irqn);
101 /// Disable interrupt.
102 /// \param[in] irqn interrupt ID number
103 /// \return 0 on success, -1 on error.
104 int32_t IRQ_Disable (IRQn_ID_t irqn);
106 /// Get interrupt enable state.
107 /// \param[in] irqn interrupt ID number
108 /// \return 0 - interrupt is disabled, 1 - interrupt is enabled.
109 uint32_t IRQ_GetEnableState (IRQn_ID_t irqn);
111 /// Configure interrupt request mode.
112 /// \param[in] irqn interrupt ID number
113 /// \param[in] mode mode configuration
114 /// \return 0 on success, -1 on error.
115 int32_t IRQ_SetMode (IRQn_ID_t irqn, uint32_t mode);
117 /// Get interrupt mode configuration.
118 /// \param[in] irqn interrupt ID number
119 /// \return current interrupt mode configuration with optional IRQ_MODE_ERROR bit set.
120 uint32_t IRQ_GetMode (IRQn_ID_t irqn);
122 /// Get ID number of current interrupt request (IRQ).
123 /// \return interrupt ID number.
124 IRQn_ID_t IRQ_GetActiveIRQ (void);
126 /// Get ID number of current fast interrupt request (FIQ).
127 /// \return interrupt ID number.
128 IRQn_ID_t IRQ_GetActiveFIQ (void);
130 /// Signal end of interrupt processing.
131 /// \param[in] irqn interrupt ID number
132 /// \return 0 on success, -1 on error.
133 int32_t IRQ_EndOfInterrupt (IRQn_ID_t irqn);
135 /// Set interrupt pending flag.
136 /// \param[in] irqn interrupt ID number
137 /// \return 0 on success, -1 on error.
138 int32_t IRQ_SetPending (IRQn_ID_t irqn);
140 /// Get interrupt pending flag.
141 /// \param[in] irqn interrupt ID number
142 /// \return 0 - interrupt is not pending, 1 - interrupt is pending.
143 uint32_t IRQ_GetPending (IRQn_ID_t irqn);
145 /// Clear interrupt pending flag.
146 /// \param[in] irqn interrupt ID number
147 /// \return 0 on success, -1 on error.
148 int32_t IRQ_ClearPending (IRQn_ID_t irqn);
150 /// Set interrupt priority value.
151 /// \param[in] irqn interrupt ID number
152 /// \param[in] priority interrupt priority value
153 /// \return 0 on success, -1 on error.
154 int32_t IRQ_SetPriority (IRQn_ID_t irqn, uint32_t priority);
156 /// Get interrupt priority.
157 /// \param[in] irqn interrupt ID number
158 /// \return current interrupt priority value with optional IRQ_PRIORITY_ERROR bit set.
159 uint32_t IRQ_GetPriority (IRQn_ID_t irqn);
161 /// Set priority masking threshold.
162 /// \param[in] priority priority masking threshold value
163 /// \return 0 on success, -1 on error.
164 int32_t IRQ_SetPriorityMask (uint32_t priority);
166 /// Get priority masking threshold
167 /// \return current priority masking threshold value with optional IRQ_PRIORITY_ERROR bit set.
168 uint32_t IRQ_GetPriorityMask (void);
170 /// Set priority grouping field split point
171 /// \param[in] bits number of MSB bits included in the group priority field comparison
172 /// \return 0 on success, -1 on error.
173 int32_t IRQ_SetPriorityGroupBits (uint32_t bits);
175 /// Get priority grouping field split point
176 /// \return current number of MSB bits included in the group priority field comparison with
177 /// optional IRQ_PRIORITY_ERROR bit set.
178 uint32_t IRQ_GetPriorityGroupBits (void);
180 #endif // IRQ_CTRL_H_