]> begriffs open source - cmsis/blob - ARM.CMSIS.pdsc
CMSIS-NN List source files and update revision number
[cmsis] / ARM.CMSIS.pdsc
1 <?xml version="1.0" encoding="UTF-8"?>
2
3 <package schemaVersion="1.3" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="PACK.xsd">
4   <name>CMSIS</name>
5   <description>CMSIS (Cortex Microcontroller Software Interface Standard)</description>
6   <vendor>ARM</vendor>
7   <!-- <license>license.txt</license> -->
8   <url>http://www.keil.com/pack/</url>
9
10   <releases>
11     <release version="5.7.0-dev5">
12       CMSIS-NN: 1.3.0 (see revision history for details)
13         - Added MVE support
14         - Further optimizations for kernels using DSP extension
15     </release>
16     <release version="5.7.0-dev4">
17       Active development...
18       CMSIS-DSP: 1.8.0 (see revision history for details)
19         - Added new functions and function groups
20         - Added MVE support
21     </release>
22     <release version="5.7.0-dev3">
23       CMSIS-Core(M):
24         - L1 Cache functions for Armv7-M and later
25       Devices:
26         - Include L1 Cache functions in ARMv8MML/ARMv81MML devices
27     </release>
28     <release version="5.7.0-dev2">
29       CMSIS-Core(M):
30         - Cortex-M55 cpu support
31         - Cortex-M55 core header file
32         - PMU header file (place holder)
33       Devices:
34         - ARMCM55 device
35     </release>
36     <release version="5.7.0-dev1">
37       Active development...
38       CMSIS-Core(M): 5.4.0 (see revision history for details)
39          - Enhanced MVE support for Armv8.1-MML
40       CMSIS-RTOS2:
41         - RTX 5.5.2 (see revision history for details)
42       CMSIS-Driver: 2.8.0
43         - removed volatile from status related typedefs in APIs
44         - enhanced WiFi Interface API with support for polling Socket Receive/Send
45       CMSIS-Pack: 
46         - added custom attribute to components that require custom implementation
47       Devices:
48         - ARMv81MML startup code recognizing __MVE_USED macro
49         - Refactored vector table references for all Cortex-M devices
50     </release>
51     <release version="5.6.0" date="2019-07-10">
52       CMSIS-Core(M): 5.3.0 (see revision history for details)
53         - Added provisions for compiler-independent C startup code.
54       CMSIS-Core(A): 1.1.4 (see revision history for details)
55         - Fixed __FPU_Enable.
56       CMSIS-DSP: 1.7.0 (see revision history for details)
57         - New Neon versions of f32 functions
58         - Python wrapper
59         - Preliminary cmake build
60         - Compilation flags for FFTs
61         - Changes to arm_math.h
62       CMSIS-NN: 1.2.0 (see revision history for details)
63         - New function for depthwise convolution with asymmetric quantization.
64         - New support functions for requantization.
65       CMSIS-RTOS:
66         - RTX 4.82.0 (updated provisions for Arm Compiler 6 when using Cortex-M0/M0+)
67       CMSIS-RTOS2:
68         - RTX 5.5.1 (see revision history for details)
69       CMSIS-Driver: 2.7.1
70         - WiFi Interface API 1.0.0
71       Devices:
72         - Generalized C startup code for all Cortex-M familiy devices.
73         - Updated Cortex-A default memory regions and MMU configurations
74         - Moved Cortex-A memory and system config files to avoid include path issues
75     </release>
76     <release version="5.5.1" date="2019-03-20">
77       The following folders are deprecated
78         - CMSIS/Include/ (superseded by CMSIS/DSP/Include/ and CMSIS/Core/Include/)
79
80       CMSIS-Core(M): 5.2.1 (see revision history for details)
81         - Fixed compilation issue in cmsis_armclang_ltm.h
82     </release>
83     <release version="5.5.0" date="2019-03-18">
84       The following folders have been removed:
85         - CMSIS/Lib/ (superseded by CMSIS/DSP/Lib/)
86         - CMSIS/DSP_Lib/ (superseded by CMSIS/DSP/)
87       The following folders are deprecated
88         - CMSIS/Include/ (superseded by CMSIS/DSP/Include/ and CMSIS/Core/Include/)
89
90       CMSIS-Core(M): 5.2.0 (see revision history for details)
91         - Reworked Stack/Heap configuration for ARM startup files.
92         - Added Cortex-M35P device support.
93         - Added generic Armv8.1-M Mainline device support.
94       CMSIS-Core(A): 1.1.3 (see revision history for details)
95       CMSIS-DSP: 1.6.0 (see revision history for details)
96         - reworked DSP library source files
97         - reworked DSP library documentation
98         - Changed DSP folder structure
99         - moved DSP libraries to folder ./DSP/Lib
100         - ARM DSP Libraries are built with ARMCLANG
101         - Added DSP Libraries Source variant
102       CMSIS-RTOS2:
103         - RTX 5.5.0 (see revision history for details)
104       CMSIS-Driver: 2.7.0
105         - Added WiFi Interface API 1.0.0-beta
106         - Added components for project specific driver implementations
107       CMSIS-Pack: 1.6.0 (see revision history for details)
108       Devices:
109         - Added Cortex-M35P and ARMv81MML device templates.
110         - Fixed C-Startup Code for GCC (aligned with other compilers)
111       Utilities:
112         - SVDConv 3.3.25
113         - PackChk 1.3.82
114     </release>
115     <release version="5.4.0" date="2018-08-01">
116       Aligned pack structure with repository.
117       The following folders are deprecated:
118         - CMSIS/Include/
119         - CMSIS/DSP_Lib/
120
121       CMSIS-Core(M): 5.1.2 (see revision history for details)
122         - Added Cortex-M1 support (beta).
123       CMSIS-Core(A): 1.1.2 (see revision history for details)
124       CMSIS-NN: 1.1.0
125         - Added new math functions.
126       CMSIS-RTOS2:
127         - API 2.1.3 (see revision history for details)
128         - RTX 5.4.0 (see revision history for details)
129           * Updated exception handling on Cortex-A
130       CMSIS-Driver:
131         - Flash Driver API V2.2.0
132       Utilities:
133         - SVDConv 3.3.21
134         - PackChk 1.3.71
135     </release>
136     <release version="5.3.0" date="2018-02-22">
137       Updated Arm company brand.
138       CMSIS-Core(M): 5.1.1 (see revision history for details)
139       CMSIS-Core(A): 1.1.1 (see revision history for details)
140       CMSIS-DAP: 2.0.0 (see revision history for details)
141       CMSIS-NN: 1.0.0
142         - Initial contribution of the bare metal Neural Network Library.
143       CMSIS-RTOS2:
144         - RTX 5.3.0 (see revision history for details)
145         - OS Tick API 1.0.1
146     </release>
147     <release version="5.2.0" date="2017-11-16">
148       CMSIS-Core(M): 5.1.0 (see revision history for details)
149         - Added MPU Functions for ARMv8-M for Cortex-M23/M33.
150         - Added compiler_iccarm.h to replace compiler_iar.h shipped with the compiler.
151       CMSIS-Core(A): 1.1.0 (see revision history for details)
152         - Added compiler_iccarm.h.
153         - Added additional access functions for physical timer.
154       CMSIS-DAP: 1.2.0 (see revision history for details)
155       CMSIS-DSP: 1.5.2 (see revision history for details)
156       CMSIS-Driver: 2.6.0 (see revision history for details)
157         - CAN Driver API V1.2.0
158         - NAND Driver API V2.3.0
159       CMSIS-RTOS:
160         - RTX: added variant for Infineon XMC4 series affected by PMU_CM.001 errata.
161       CMSIS-RTOS2:
162         - API 2.1.2 (see revision history for details)
163         - RTX 5.2.3 (see revision history for details)
164       Devices:
165         - Added GCC startup and linker script for Cortex-A9.
166         - Added device ARMCM0plus_MPU for Cortex-M0+ with MPU.
167         - Added IAR startup code for Cortex-A9
168     </release>
169     <release version="5.1.1" date="2017-09-19">
170       CMSIS-RTOS2:
171       - RTX 5.2.1 (see revision history for details)
172     </release>
173     <release version="5.1.0" date="2017-08-04">
174       CMSIS-Core(M): 5.0.2 (see revision history for details)
175       - Changed Version Control macros to be core agnostic.
176       - Added MPU Functions for ARMv7-M for Cortex-M0+/M3/M4/M7.
177       CMSIS-Core(A): 1.0.0 (see revision history for details)
178       - Initial release
179       - IRQ Controller API 1.0.0
180       CMSIS-Driver: 2.05 (see revision history for details)
181       - All typedefs related to status have been made volatile.
182       CMSIS-RTOS2:
183       - API 2.1.1 (see revision history for details)
184       - RTX 5.2.0 (see revision history for details)
185       - OS Tick API 1.0.0
186       CMSIS-DSP: 1.5.2 (see revision history for details)
187       - Fixed GNU Compiler specific diagnostics.
188       CMSIS-Pack: 1.5.0 (see revision history for details)
189       - added System Description File (*.SDF) Format
190       CMSIS-Zone: 0.0.1 (Preview)
191       - Initial specification draft
192     </release>
193     <release version="5.0.1" date="2017-02-03">
194       Package Description:
195       - added taxonomy for Cclass RTOS
196       CMSIS-RTOS2:
197       - API 2.1   (see revision history for details)
198       - RTX 5.1.0 (see revision history for details)
199       CMSIS-Core: 5.0.1 (see revision history for details)
200       - Added __PACKED_STRUCT macro
201       - Added uVisior support
202       - Updated cmsis_armcc.h: corrected macro __ARM_ARCH_6M__
203       - Updated template for secure main function (main_s.c)
204       - Updated template for Context Management for ARMv8-M TrustZone (tz_context.c)
205       CMSIS-DSP: 1.5.1 (see revision history for details)
206       - added ARMv8M DSP libraries.
207       CMSIS-Pack:1.4.9 (see revision history for details)
208       - added Pack Index File specification and schema file
209     </release>
210     <release version="5.0.0" date="2016-11-11">
211       Changed open source license to Apache 2.0
212       CMSIS_Core:
213        - Added support for Cortex-M23 and Cortex-M33.
214        - Added ARMv8-M device configurations for mainline and baseline.
215        - Added CMSE support and thread context management for TrustZone for ARMv8-M
216        - Added cmsis_compiler.h to unify compiler behaviour.
217        - Updated function SCB_EnableICache (for Cortex-M7).
218        - Added functions: NVIC_GetEnableIRQ, SCB_GetFPUType
219       CMSIS-RTOS:
220         - bug fix in RTX 4.82 (see revision history for details)
221       CMSIS-RTOS2:
222         - new API including compatibility layer to CMSIS-RTOS
223         - reference implementation based on RTX5
224         - supports all Cortex-M variants including TrustZone for ARMv8-M
225       CMSIS-SVD:
226        - reworked SVD format documentation
227        - removed SVD file database documentation as SVD files are distributed in packs
228        - updated SVDConv for Win32 and Linux
229       CMSIS-DSP:
230        - Moved DSP libraries from CMSIS/DSP/Lib to CMSIS/Lib.
231        - Added DSP libraries build projects to CMSIS pack.
232     </release>
233     <release version="4.5.0" date="2015-10-28">
234       - CMSIS-Core     4.30.0  (see revision history for details)
235       - CMSIS-DAP      1.1.0   (unchanged)
236       - CMSIS-Driver   2.04.0  (see revision history for details)
237       - CMSIS-DSP      1.4.7   (no source code change [still labeled 1.4.5], see revision history for details)
238       - CMSIS-Pack     1.4.1   (see revision history for details)
239       - CMSIS-RTOS     4.80.0  Restored time delay parameter 'millisec' old behavior (prior V4.79) for software compatibility. (see revision history for details)
240       - CMSIS-SVD      1.3.1   (see revision history for details)
241     </release>
242     <release version="4.4.0" date="2015-09-11">
243       - CMSIS-Core     4.20   (see revision history for details)
244       - CMSIS-DSP      1.4.6  (no source code change [still labeled 1.4.5], see revision history for details)
245       - CMSIS-Pack     1.4.0  (adding memory attributes, algorithm style)
246       - CMSIS-Driver   2.03.0 (adding CAN [Controller Area Network] API)
247       - CMSIS-RTOS
248         -- API         1.02   (unchanged)
249         -- RTX         4.79   (see revision history for details)
250       - CMSIS-SVD      1.3.0  (see revision history for details)
251       - CMSIS-DAP      1.1.0  (extended with SWO support)
252     </release>
253     <release version="4.3.0" date="2015-03-20">
254       - CMSIS-Core     4.10   (Cortex-M7 extended Cache Maintenance functions)
255       - CMSIS-DSP      1.4.5  (see revision history for details)
256       - CMSIS-Driver   2.02   (adding SAI (Serial Audio Interface) API)
257       - CMSIS-Pack     1.3.3  (Semantic Versioning, Generator extensions)
258       - CMSIS-RTOS
259         -- API         1.02   (unchanged)
260         -- RTX         4.78   (see revision history for details)
261       - CMSIS-SVD      1.2    (unchanged)
262     </release>
263     <release version="4.2.0" date="2014-09-24">
264       Adding Cortex-M7 support
265       - CMSIS-Core     4.00  (Cortex-M7 support, corrected C++ include guards in core header files)
266       - CMSIS-DSP      1.4.4 (Cortex-M7 support and corrected out of bound issues)
267       - CMSIS-Pack     1.3.1 (Cortex-M7 updates, clarification, corrected batch files in Tutorial)
268       - CMSIS-SVD      1.2   (Cortex-M7 extensions)
269       - CMSIS-RTOS RTX 4.75  (see revision history for details)
270     </release>
271     <release version="4.1.1" date="2014-06-30">
272       - fixed conditions preventing the inclusion of the DSP library in projects for Infineon XMC4000 series devices
273     </release>
274     <release version="4.1.0" date="2014-06-12">
275       - CMSIS-Driver   2.02  (incompatible update)
276       - CMSIS-Pack     1.3   (see revision history for details)
277       - CMSIS-DSP      1.4.2 (unchanged)
278       - CMSIS-Core     3.30  (unchanged)
279       - CMSIS-RTOS RTX 4.74  (unchanged)
280       - CMSIS-RTOS API 1.02  (unchanged)
281       - CMSIS-SVD      1.10  (unchanged)
282       PACK:
283       - removed G++ specific files from PACK
284       - added Component Startup variant "C Startup"
285       - added Pack Checking Utility
286       - updated conditions to reflect tool-chain dependency
287       - added Taxonomy for Graphics
288       - updated Taxonomy for unified drivers from "Drivers" to "CMSIS Drivers"
289     </release>
290     <!-- release version="4.0.0">
291       - CMSIS-Driver   2.00  Preliminary (incompatible update)
292       - CMSIS-Pack     1.1   Preliminary
293       - CMSIS-DSP      1.4.2 (see revision history for details)
294       - CMSIS-Core     3.30  (see revision history for details)
295       - CMSIS-RTOS RTX 4.74  (see revision history for details)
296       - CMSIS-RTOS API 1.02  (unchanged)
297       - CMSIS-SVD      1.10  (unchanged)
298     </release -->
299     <release version="3.20.4" date="2014-02-20">
300       - CMSIS-RTOS 4.74 (see revision history for details)
301       - PACK Extensions (Boards, Device Features, Flash Programming, Generators, Configuration Wizard). Schema version 1.1.
302     </release>
303     <!-- release version="3.20.3">
304       - CMSIS-Driver API Version 1.10 ARM prefix added (incompatible change)
305       - CMSIS-RTOS 4.73 (see revision history for details)
306     </release -->
307     <!-- release version="3.20.2">
308       - CMSIS-Pack documentation has been added
309       - CMSIS-Drivers header and documentation have been added to PACK
310       - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
311     </release -->
312     <!-- release version="3.20.1">
313       - CMSIS-RTOS Keil RTX V4.72 has been added to PACK
314       - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
315     </release -->
316     <!-- release version="3.20.0">
317       The software portions that are deployed in the application program are now under a BSD license which allows usage
318       of CMSIS components in any commercial or open source projects.  The Pack Description file Arm.CMSIS.pdsc describes the use cases
319       The individual components have been update as listed below:
320       - CMSIS-CORE adds functions for setting breakpoints, supports the latest GCC Compiler, and contains several corrections.
321       - CMSIS-DSP library is optimized for more performance and contains several bug fixes.
322       - CMSIS-RTOS API is extended with capabilities for short timeouts, Kernel initialization, and prepared for a C++ interface.
323       - CMSIS-SVD is unchanged.
324     </release -->
325   </releases>
326
327   <taxonomy>
328     <description Cclass="Audio">Software components for audio processing</description>
329     <description Cclass="Board Support">Generic Interfaces for Evaluation and Development Boards</description>
330     <description Cclass="Board Part">Drivers that support an external component available on an evaluation board</description>
331     <description Cclass="Compiler">Compiler Software Extensions</description>
332     <description Cclass="CMSIS" doc="CMSIS/Documentation/General/html/index.html">Cortex Microcontroller Software Interface Components</description>
333     <description Cclass="CMSIS Driver" doc="CMSIS/Documentation/Driver/html/index.html">Unified Device Drivers compliant to CMSIS-Driver Specifications</description>
334     <description Cclass="Device" doc="CMSIS/Documentation/Core/html/index.html">Startup, System Setup</description>
335     <description Cclass="Data Exchange">Data exchange or data formatter</description>
336     <description Cclass="Extension Board">Drivers that support an extension board or shield</description>
337     <description Cclass="File System">File Drive Support and File System</description>
338     <description Cclass="IoT Client">IoT cloud client connector</description>
339     <description Cclass="IoT Service">IoT specific services</description>
340     <description Cclass="IoT Utility">IoT specific software utility</description>
341     <description Cclass="Graphics">Graphical User Interface</description>
342     <description Cclass="Network">Network Stack using Internet Protocols</description>
343     <description Cclass="RTOS">Real-time Operating System</description>
344     <description Cclass="Security">Encryption for secure communication or storage</description>
345     <description Cclass="USB">Universal Serial Bus Stack</description>
346     <description Cclass="Utility">Generic software utility components</description>
347   </taxonomy>
348
349   <devices>
350     <!-- ******************************  Cortex-M0  ****************************** -->
351     <family Dfamily="ARM Cortex M0" Dvendor="ARM:82">
352       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0497a/index.html" title="Cortex-M0 Device Generic Users Guide"/>
353       <description>
354 The Cortex-M0 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
355 - simple, easy-to-use programmers model
356 - highly efficient ultra-low power operation
357 - excellent code density
358 - deterministic, high-performance interrupt handling
359 - upward compatibility with the rest of the Cortex-M processor family.
360       </description>
361       <!-- debug svd="Device/ARM/SVD/ARMCM0.svd"/ SVD files do not contain any peripheral -->
362       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
363       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
364       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
365
366       <device Dname="ARMCM0">
367         <processor Dcore="Cortex-M0" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
368         <compile header="Device/ARM/ARMCM0/Include/ARMCM0.h" define="ARMCM0"/>
369       </device>
370     </family>
371
372     <!-- ******************************  Cortex-M0P  ****************************** -->
373     <family Dfamily="ARM Cortex M0 plus" Dvendor="ARM:82">
374       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0662b/index.html" title="Cortex-M0+ Device Generic Users Guide"/>
375       <description>
376 The Cortex-M0+ processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
377 - simple, easy-to-use programmers model
378 - highly efficient ultra-low power operation
379 - excellent code density
380 - deterministic, high-performance interrupt handling
381 - upward compatibility with the rest of the Cortex-M processor family.
382       </description>
383       <!-- debug svd="Device/ARM/SVD/ARMCM0P.svd"/ SVD files do not contain any peripheral -->
384       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
385       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
386       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
387
388       <device Dname="ARMCM0P">
389         <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
390         <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h" define="ARMCM0P"/>
391       </device>
392
393       <device Dname="ARMCM0P_MPU">
394         <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
395         <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus_MPU.h" define="ARMCM0P_MPU"/>
396       </device>
397     </family>
398
399     <!-- ******************************  Cortex-M1  ****************************** -->
400     <family Dfamily="ARM Cortex M1" Dvendor="ARM:82">
401       <!--book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0497a/index.html" title="Cortex-M1 Device Generic Users Guide"/-->
402       <description>
403 The ARM Cortex-M1 FPGA processor is intended for deeply embedded applications that require a small processor integrated into an FPGA.
404 The ARM Cortex-M1 processor implements the ARMv6-M architecture profile.
405       </description>
406       <!-- debug svd="Device/ARM/SVD/ARMCM0.svd"/ SVD files do not contain any peripheral -->
407       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
408       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
409       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
410
411       <device Dname="ARMCM1">
412         <processor Dcore="Cortex-M1" DcoreVersion="r1p0" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
413         <compile header="Device/ARM/ARMCM1/Include/ARMCM1.h" define="ARMCM1"/>
414       </device>
415     </family>
416
417     <!-- ******************************  Cortex-M3  ****************************** -->
418     <family Dfamily="ARM Cortex M3" Dvendor="ARM:82">
419       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0552a/index.html" title="Cortex-M3 Device Generic Users Guide"/>
420       <description>
421 The Cortex-M3 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
422 - simple, easy-to-use programmers model
423 - highly efficient ultra-low power operation
424 - excellent code density
425 - deterministic, high-performance interrupt handling
426 - upward compatibility with the rest of the Cortex-M processor family.
427       </description>
428       <!-- debug svd="Device/ARM/SVD/ARMCM3.svd"/ SVD files do not contain any peripheral -->
429       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
430       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
431       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
432
433       <device Dname="ARMCM3">
434         <processor Dcore="Cortex-M3" DcoreVersion="r2p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
435         <compile header="Device/ARM/ARMCM3/Include/ARMCM3.h" define="ARMCM3"/>
436       </device>
437     </family>
438
439     <!-- ******************************  Cortex-M4  ****************************** -->
440     <family Dfamily="ARM Cortex M4" Dvendor="ARM:82">
441       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0553a/index.html" title="Cortex-M4 Device Generic Users Guide"/>
442       <description>
443 The Cortex-M4 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
444 - simple, easy-to-use programmers model
445 - highly efficient ultra-low power operation
446 - excellent code density
447 - deterministic, high-performance interrupt handling
448 - upward compatibility with the rest of the Cortex-M processor family.
449       </description>
450       <!-- debug svd="Device/ARM/SVD/ARMCM4.svd"/ SVD files do not contain any peripheral -->
451       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
452       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
453       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
454
455       <device Dname="ARMCM4">
456         <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
457         <compile header="Device/ARM/ARMCM4/Include/ARMCM4.h"    define="ARMCM4"/>
458       </device>
459
460       <device Dname="ARMCM4_FP">
461         <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
462         <compile header="Device/ARM/ARMCM4/Include/ARMCM4_FP.h" define="ARMCM4_FP"/>
463       </device>
464     </family>
465
466     <!-- ******************************  Cortex-M7  ****************************** -->
467     <family Dfamily="ARM Cortex M7" Dvendor="ARM:82">
468       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0646b/index.html" title="Cortex-M7 Device Generic Users Guide"/>
469       <description>
470 The Cortex-M7 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
471 - simple, easy-to-use programmers model
472 - highly efficient ultra-low power operation
473 - excellent code density
474 - deterministic, high-performance interrupt handling
475 - upward compatibility with the rest of the Cortex-M processor family.
476       </description>
477       <!-- debug svd="Device/ARM/SVD/ARMCM7.svd"/ SVD files do not contain any peripheral -->
478       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
479       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
480       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
481
482       <device Dname="ARMCM7">
483         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
484         <compile header="Device/ARM/ARMCM7/Include/ARMCM7.h" define="ARMCM7"/>
485       </device>
486
487       <device Dname="ARMCM7_SP">
488         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
489         <compile header="Device/ARM/ARMCM7/Include/ARMCM7_SP.h" define="ARMCM7_SP"/>
490       </device>
491
492       <device Dname="ARMCM7_DP">
493         <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
494         <compile header="Device/ARM/ARMCM7/Include/ARMCM7_DP.h" define="ARMCM7_DP"/>
495       </device>
496     </family>
497
498     <!-- ******************************  Cortex-M23  ********************** -->
499     <family Dfamily="ARM Cortex M23" Dvendor="ARM:82">
500       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
501       <description>
502 The Arm Cortex-M23 is based on the Armv8-M baseline architecture.
503 It is the smallest and most energy efficient Arm processor with Arm TrustZone technology.
504 Cortex-M23 is the ideal processor for constrained embedded applications requiring efficient security.
505       </description>
506       <!-- debug svd="Device/ARM/SVD/ARMCM23.svd"/ SVD files do not contain any peripheral -->
507       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
508       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
509       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
510       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
511       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
512
513       <device Dname="ARMCM23">
514         <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
515         <compile header="Device/ARM/ARMCM23/Include/ARMCM23.h" define="ARMCM23"/>
516       </device>
517
518       <device Dname="ARMCM23_TZ">
519         <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
520         <compile header="Device/ARM/ARMCM23/Include/ARMCM23_TZ.h" define="ARMCM23_TZ"/>
521       </device>
522     </family>
523
524     <!-- ******************************  Cortex-M33  ****************************** -->
525     <family Dfamily="ARM Cortex M33" Dvendor="ARM:82">
526       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
527       <description>
528 The Arm Cortex-M33 is the most configurable of all Cortex-M processors. It is a full featured microcontroller
529 class processor based on the Armv8-M mainline architecture with Arm TrustZone security.
530       </description>
531       <!-- debug svd="Device/ARM/SVD/ARMCM33.svd"/ SVD files do not contain any peripheral -->
532       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
533       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
534       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
535       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
536       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"          default="1"/-->
537
538       <device Dname="ARMCM33">
539         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
540         <description>
541           no DSP Instructions, no Floating Point Unit, no TrustZone
542         </description>
543         <compile header="Device/ARM/ARMCM33/Include/ARMCM33.h" define="ARMCM33"/>
544       </device>
545
546       <device Dname="ARMCM33_TZ">
547         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
548         <description>
549           no DSP Instructions, no Floating Point Unit, TrustZone
550         </description>
551         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_TZ.h" define="ARMCM33_TZ"/>
552       </device>
553
554       <device Dname="ARMCM33_DSP_FP">
555         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
556         <description>
557           DSP Instructions, Single Precision Floating Point Unit, no TrustZone
558         </description>
559         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP.h" define="ARMCM33_DSP_FP"/>
560       </device>
561
562       <device Dname="ARMCM33_DSP_FP_TZ">
563         <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
564         <description>
565           DSP Instructions, Single Precision Floating Point Unit, TrustZone
566         </description>
567         <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP_TZ.h" define="ARMCM33_DSP_FP_TZ"/>
568       </device>
569     </family>
570
571     <!-- ******************************  Cortex-M35P  ****************************** -->
572     <family Dfamily="ARM Cortex M35P" Dvendor="ARM:82">
573       <!--book name="Device/ARM/Documents/??_dgug.pdf"       title="?? Device Generic Users Guide"/-->
574       <description>
575 The Arm Cortex-M35P is the most configurable of all Cortex-M processors. It is a full featured microcontroller
576 class processor based on the Armv8-M mainline architecture with Arm TrustZone security designed for a broad range of secure embedded applications.
577       </description>
578
579       <!-- debug svd="Device/ARM/SVD/ARMCM35P.svd"/ SVD files do not contain any peripheral -->
580       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
581       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
582       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
583       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
584       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"          default="1"/-->
585
586       <device Dname="ARMCM35P">
587         <processor Dcore="Cortex-M35P" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
588         <description>
589           no DSP Instructions, no Floating Point Unit, no TrustZone
590         </description>
591         <compile header="Device/ARM/ARMCM35P/Include/ARMCM35P.h" define="ARMCM35P"/>
592       </device>
593
594       <device Dname="ARMCM35P_TZ">
595         <processor Dcore="Cortex-M35P" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
596         <description>
597           no DSP Instructions, no Floating Point Unit, TrustZone
598         </description>
599         <compile header="Device/ARM/ARMCM35P/Include/ARMCM35P_TZ.h" define="ARMCM35P_TZ"/>
600       </device>
601
602       <device Dname="ARMCM35P_DSP_FP">
603         <processor Dcore="Cortex-M35P" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
604         <description>
605           DSP Instructions, Single Precision Floating Point Unit, no TrustZone
606         </description>
607         <compile header="Device/ARM/ARMCM35P/Include/ARMCM35P_DSP_FP.h" define="ARMCM35P_DSP_FP"/>
608       </device>
609
610       <device Dname="ARMCM35P_DSP_FP_TZ">
611         <processor Dcore="Cortex-M35P" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
612         <description>
613           DSP Instructions, Single Precision Floating Point Unit, TrustZone
614         </description>
615         <compile header="Device/ARM/ARMCM35P/Include/ARMCM35P_DSP_FP_TZ.h" define="ARMCM35P_DSP_FP_TZ"/>
616       </device>
617     </family>
618
619     <!-- ******************************  Cortex-M55  ****************************** -->
620     <family Dfamily="ARM Cortex M55" Dvendor="ARM:82">
621       <!--book name="Device/ARM/Documents/Arm Cortex-M55 Processor Datasheet.pdf" title="Arm Cortex-M55 Processor Datasheet"/-->
622       <description>
623 The Arm Cortex-M55 processor is a fully synthesizable, mid-range, microcontroller-class processor that implements the Armv8.1-M mainline architecture and includes support for the M-profile Vector Extension (MVE), also known as Arm Helium technology.
624 It is Arm's most AI-capable Cortex-M processor, delivering enhanced, energy-efficient digital signal processing (DSP) and machine learning (ML) performance.
625 The Cortex-M55 processor achieves high compute performance across scalar and vector operations, while maintaining low energy consumption.
626       </description>
627
628       <!-- debug svd="Device/ARM/SVD/ARMCM55.svd"/ SVD files do not contain any peripheral -->
629       <memory id="IROM1"                                start="0x10000000" size="0x00200000" startup="1" default="1"/>
630       <memory id="IROM2"                                start="0x00000000" size="0x00200000" startup="0" default="0"/>
631       <memory id="IRAM1"                                start="0x30000000" size="0x00020000" init   ="0" default="1"/>
632       <memory id="IRAM2"                                start="0x20000000" size="0x00020000" init   ="0" default="0"/>
633       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
634
635       <device Dname="ARMCM55">
636         <processor Dcore="Cortex-M55" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="MPU" Dmve="FP_MVE" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
637         <description>
638           Floating Point Vector Extensions, DSP Instructions, Double Precision Floating Point Unit, TrustZone
639         </description>
640         <compile header="Device/ARM/ARMCM55/Include/ARMCM55.h" define="ARMCM55"/>
641       </device>
642     </family>
643
644     <!-- ******************************  ARMSC000  ****************************** -->
645     <family Dfamily="ARM SC000" Dvendor="ARM:82">
646       <description>
647 The Arm SC000 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
648 - simple, easy-to-use programmers model
649 - highly efficient ultra-low power operation
650 - excellent code density
651 - deterministic, high-performance interrupt handling
652       </description>
653       <!-- debug svd="Device/ARM/SVD/ARMSC000.svd"/ SVD files do not contain any peripheral -->
654       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
655       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
656       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
657
658       <device Dname="ARMSC000">
659         <processor Dcore="SC000" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
660         <compile header="Device/ARM/ARMSC000/Include/ARMSC000.h" define="ARMSC000"/>
661       </device>
662     </family>
663
664     <!-- ******************************  ARMSC300  ****************************** -->
665     <family Dfamily="ARM SC300" Dvendor="ARM:82">
666       <description>
667 The ARM SC300 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
668 - simple, easy-to-use programmers model
669 - highly efficient ultra-low power operation
670 - excellent code density
671 - deterministic, high-performance interrupt handling
672       </description>
673       <!-- debug svd="Device/ARM/SVD/ARMSC300.svd"/ SVD files do not contain any peripheral -->
674       <memory id="IROM1"                                start="0x00000000" size="0x00040000" startup="1" default="1"/>
675       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
676       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
677
678       <device Dname="ARMSC300">
679         <processor Dcore="SC300" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
680         <compile header="Device/ARM/ARMSC300/Include/ARMSC300.h" define="ARMSC300"/>
681       </device>
682     </family>
683
684     <!-- ******************************  ARMv8-M Baseline  ********************** -->
685     <family Dfamily="ARMv8-M Baseline" Dvendor="ARM:82">
686       <!--book name="Device/ARM/Documents/ARMv8MBL_dgug.pdf"       title="ARMv8MBL Device Generic Users Guide"/-->
687       <description>
688 Armv8-M Baseline based device with TrustZone
689       </description>
690       <!-- debug svd="Device/ARM/SVD/ARMv8MBL.svd"/ SVD files do not contain any peripheral -->
691       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
692       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
693       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
694       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
695       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
696
697       <device Dname="ARMv8MBL">
698         <processor Dcore="ARMV8MBL" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
699         <compile header="Device/ARM/ARMv8MBL/Include/ARMv8MBL.h" define="ARMv8MBL"/>
700       </device>
701     </family>
702
703     <!-- ******************************  ARMv8-M Mainline  ****************************** -->
704     <family Dfamily="ARMv8-M Mainline" Dvendor="ARM:82">
705       <!--book name="Device/ARM/Documents/ARMv8MML_dgug.pdf"       title="ARMv8MML Device Generic Users Guide"/-->
706       <description>
707 Armv8-M Mainline based device with TrustZone
708       </description>
709       <!-- debug svd="Device/ARM/SVD/ARMv8MML.svd"/ SVD files do not contain any peripheral -->
710       <memory id="IROM1"                                start="0x00000000" size="0x00200000" startup="1" default="1"/>
711       <memory id="IROM2"                                start="0x00200000" size="0x00200000" startup="0" default="0"/>
712       <memory id="IRAM1"                                start="0x20000000" size="0x00020000" init   ="0" default="1"/>
713       <memory id="IRAM2"                                start="0x20200000" size="0x00020000" init   ="0" default="0"/>
714       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
715
716       <device Dname="ARMv8MML">
717         <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
718         <description>
719           no DSP Instructions, no Floating Point Unit, TrustZone
720         </description>
721         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML.h" define="ARMv8MML"/>
722       </device>
723
724       <device Dname="ARMv8MML_DSP">
725         <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
726         <description>
727           DSP Instructions, no Floating Point Unit, TrustZone
728         </description>
729         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP.h" define="ARMv8MML_DSP"/>
730       </device>
731
732       <device Dname="ARMv8MML_SP">
733         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
734         <description>
735           no DSP Instructions, Single Precision Floating Point Unit, TrustZone
736         </description>
737         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_SP.h" define="ARMv8MML_SP"/>
738       </device>
739
740       <device Dname="ARMv8MML_DSP_SP">
741         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
742         <description>
743           DSP Instructions, Single Precision Floating Point Unit, TrustZone
744         </description>
745         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_SP.h" define="ARMv8MML_DSP_SP"/>
746       </device>
747
748       <device Dname="ARMv8MML_DP">
749         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
750         <description>
751           no DSP Instructions, Double Precision Floating Point Unit, TrustZone
752         </description>
753         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DP.h" define="ARMv8MML_DP"/>
754       </device>
755
756       <device Dname="ARMv8MML_DSP_DP">
757         <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
758         <description>
759           DSP Instructions, Double Precision Floating Point Unit, TrustZone
760         </description>
761         <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_DP.h" define="ARMv8MML_DSP_DP"/>
762       </device>
763     </family>
764
765     <!-- ******************************  ARMv8.1-M Mainline  ****************************** -->
766     <family Dfamily="ARMv8.1-M Mainline" Dvendor="ARM:82">
767       <!--book name="Device/ARM/Documents/ARMv8MML_dgug.pdf"       title="ARMv8MML Device Generic Users Guide"/-->
768       <description>
769 Armv8.1-M Mainline based device with TrustZone and MVE
770       </description>
771       <!-- <debug svd="Device/ARM/SVD/ARMv8MML.svd"/> -->
772       <memory id="IROM1"                                start="0x10000000" size="0x00200000" startup="1" default="1"/>
773       <memory id="IROM2"                                start="0x00000000" size="0x00200000" startup="0" default="0"/>
774       <memory id="IRAM1"                                start="0x30000000" size="0x00020000" init   ="0" default="1"/>
775       <memory id="IRAM2"                                start="0x20000000" size="0x00020000" init   ="0" default="0"/>
776       <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000"             default="1"/-->
777
778
779       <device Dname="ARMv81MML_DSP_DP_MVE_FP">
780         <processor Dcore="ARMV81MML" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="MPU" Dmve="FP_MVE" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
781         <description>
782           Double Precision Vector Extensions, DSP Instructions, Double Precision Floating Point Unit, TrustZone
783         </description>
784         <compile header="Device/ARM/ARMv81MML/Include/ARMv81MML_DSP_DP_MVE_FP.h" define="ARMv81MML_DSP_DP_MVE_FP"/>
785       </device>
786     </family>
787
788     <!-- ******************************  Cortex-A5  ****************************** -->
789     <family Dfamily="ARM Cortex A5" Dvendor="ARM:82">
790       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.ddi0433c/index.html" title="Cortex-A5 Technical Reference Manual"/>
791       <description>
792 The Arm Cortex-A5 processor is a high-performance, low-power, Arm macrocell with an L1 cache subsystem that provides full
793 virtual memory capabilities. The Cortex-A5 processor implements the Armv7-A architecture profile and can execute 32-bit
794 Arm instructions and 16-bit and 32-bit Thumb instructions. The Cortex-A5 is the smallest member of the Cortex-A processor family.
795       </description>
796
797       <memory id="IROM1"                                start="0x00000000" size="0x04000000" startup="1" default="1"/> <!-- 64MB NOR -->
798       <memory id="IROM2"                                start="0x0C000000" size="0x04000000" startup="0" default="0"/> <!-- 64MB NOR -->
799       <memory id="IRAM1"                                start="0x14000000" size="0x02000000" init   ="0" default="1"/> <!-- 32MB SRAM -->
800       <memory id="IRAM2"                                start="0x80000000" size="0x40000000" init   ="0" default="0"/> <!-- 1GB DRAM -->
801
802       <device Dname="ARMCA5">
803         <processor Dcore="Cortex-A5" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="12000000"/>
804         <compile header="Device/ARM/ARMCA5/Include/ARMCA5.h" define="ARMCA5"/>
805       </device>
806     </family>
807
808     <!-- ******************************  Cortex-A7  ****************************** -->
809     <family Dfamily="ARM Cortex A7" Dvendor="ARM:82">
810       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.ddi0464f/index.html" title="Cortex-A7 MPCore Technical Reference Manual"/>
811       <description>
812 The Cortex-A7 MPCore processor is a high-performance, low-power processor that implements the Armv7-A architecture.
813 The Cortex-A7 MPCore processor has one to four processors in a single multiprocessor device with a L1 cache subsystem,
814 an optional integrated GIC, and an optional L2 cache controller.
815       </description>
816
817       <memory id="IROM1"                                start="0x00000000" size="0x04000000" startup="1" default="1"/> <!-- 64MB NOR -->
818       <memory id="IROM2"                                start="0x0C000000" size="0x04000000" startup="0" default="0"/> <!-- 64MB NOR -->
819       <memory id="IRAM1"                                start="0x14000000" size="0x02000000" init   ="0" default="1"/> <!-- 32MB SRAM -->
820       <memory id="IRAM2"                                start="0x80000000" size="0x40000000" init   ="0" default="0"/> <!-- 1GB DRAM -->
821
822       <device Dname="ARMCA7">
823         <processor Dcore="Cortex-A7" DcoreVersion="r0p5" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="12000000"/>
824         <compile header="Device/ARM/ARMCA7/Include/ARMCA7.h" define="ARMCA7"/>
825       </device>
826     </family>
827
828     <!-- ******************************  Cortex-A9  ****************************** -->
829     <family Dfamily="ARM Cortex A9" Dvendor="ARM:82">
830       <book name="http://infocenter.arm.com/help/topic/com.arm.doc.100511_0401_10_en/index.html" title="Cortex-A9 Technical Reference Manual"/>
831       <description>
832 The Cortex-A9 processor is a high-performance, low-power, Arm macrocell with an L1 cache subsystem that provides full virtual memory capabilities.
833 The Cortex-A9 processor implements the Armv7-A architecture and runs 32-bit Arm instructions, 16-bit and 32-bit Thumb instructions,
834 and 8-bit Java bytecodes in Jazelle state.
835       </description>
836
837       <memory id="IROM1"                                start="0x00000000" size="0x04000000" startup="1" default="1"/> <!-- 64MB NOR -->
838       <memory id="IROM2"                                start="0x0C000000" size="0x04000000" startup="0" default="0"/> <!-- 64MB NOR -->
839       <memory id="IRAM1"                                start="0x14000000" size="0x02000000" init   ="0" default="1"/> <!-- 32MB SRAM -->
840       <memory id="IRAM2"                                start="0x80000000" size="0x40000000" init   ="0" default="0"/> <!-- 1GB DRAM -->
841
842       <device Dname="ARMCA9">
843         <processor Dcore="Cortex-A9" DcoreVersion="r4p1" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="12000000"/>
844         <compile header="Device/ARM/ARMCA9/Include/ARMCA9.h" define="ARMCA9"/>
845       </device>
846     </family>
847   </devices>
848
849
850   <apis>
851     <!-- CMSIS Device API -->
852     <api Cclass="Device" Cgroup="IRQ Controller" Capiversion="1.0.0" exclusive="1">
853       <description>Device interrupt controller interface</description>
854       <files>
855         <file category="header" name="CMSIS/Core_A/Include/irq_ctrl.h"/>
856       </files>
857     </api>
858     <api Cclass="Device" Cgroup="OS Tick" Capiversion="1.0.1" exclusive="1">
859       <description>RTOS Kernel system tick timer interface</description>
860       <files>
861         <file category="header" name="CMSIS/RTOS2/Include/os_tick.h"/>
862       </files>
863     </api>
864     <!-- CMSIS-RTOS API -->
865     <api Cclass="CMSIS" Cgroup="RTOS" Capiversion="1.0.0" exclusive="1">
866       <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
867       <files>
868         <file category="doc" name="CMSIS/Documentation/RTOS/html/index.html"/>
869       </files>
870     </api>
871     <api Cclass="CMSIS" Cgroup="RTOS2" Capiversion="2.1.3" exclusive="1">
872       <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
873       <files>
874         <file category="doc" name="CMSIS/Documentation/RTOS2/html/index.html"/>
875         <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
876       </files>
877     </api>
878     <!-- CMSIS Driver API -->
879     <api Cclass="CMSIS Driver" Cgroup="USART" Capiversion="2.4.0" exclusive="0">
880       <description>USART Driver API for Cortex-M</description>
881       <files>
882         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usart__interface__gr.html" />
883         <file category="header" name="CMSIS/Driver/Include/Driver_USART.h" />
884       </files>
885     </api>
886     <api Cclass="CMSIS Driver" Cgroup="SPI" Capiversion="2.3.0" exclusive="0">
887       <description>SPI Driver API for Cortex-M</description>
888       <files>
889         <file category="doc" name="CMSIS/Documentation/Driver/html/group__spi__interface__gr.html" />
890         <file category="header" name="CMSIS/Driver/Include/Driver_SPI.h" />
891       </files>
892     </api>
893     <api Cclass="CMSIS Driver" Cgroup="SAI" Capiversion="1.2.0" exclusive="0">
894       <description>SAI Driver API for Cortex-M</description>
895       <files>
896         <file category="doc" name="CMSIS/Documentation/Driver/html/group__sai__interface__gr.html"/>
897         <file category="header" name="CMSIS/Driver/Include/Driver_SAI.h" />
898       </files>
899     </api>
900     <api Cclass="CMSIS Driver" Cgroup="I2C" Capiversion="2.4.0" exclusive="0">
901       <description>I2C Driver API for Cortex-M</description>
902       <files>
903         <file category="doc" name="CMSIS/Documentation/Driver/html/group__i2c__interface__gr.html"/>
904         <file category="header" name="CMSIS/Driver/Include/Driver_I2C.h" />
905       </files>
906     </api>
907     <api Cclass="CMSIS Driver" Cgroup="CAN" Capiversion="1.3.0" exclusive="0">
908       <description>CAN Driver API for Cortex-M</description>
909       <files>
910         <file category="doc" name="CMSIS/Documentation/Driver/html/group__can__interface__gr.html"/>
911         <file category="header" name="CMSIS/Driver/Include/Driver_CAN.h" />
912       </files>
913     </api>
914     <api Cclass="CMSIS Driver" Cgroup="Flash" Capiversion="2.3.0" exclusive="0">
915       <description>Flash Driver API for Cortex-M</description>
916       <files>
917         <file category="doc" name="CMSIS/Documentation/Driver/html/group__flash__interface__gr.html" />
918         <file category="header" name="CMSIS/Driver/Include/Driver_Flash.h" />
919       </files>
920     </api>
921     <api Cclass="CMSIS Driver" Cgroup="MCI" Capiversion="2.4.0" exclusive="0">
922       <description>MCI Driver API for Cortex-M</description>
923       <files>
924         <file category="doc" name="CMSIS/Documentation/Driver/html/group__mci__interface__gr.html" />
925         <file category="header" name="CMSIS/Driver/Include/Driver_MCI.h" />
926       </files>
927     </api>
928     <api Cclass="CMSIS Driver" Cgroup="NAND" Capiversion="2.4.0" exclusive="0">
929       <description>NAND Flash Driver API for Cortex-M</description>
930       <files>
931         <file category="doc" name="CMSIS/Documentation/Driver/html/group__nand__interface__gr.html" />
932         <file category="header" name="CMSIS/Driver/Include/Driver_NAND.h" />
933       </files>
934     </api>
935     <api Cclass="CMSIS Driver" Cgroup="Ethernet" Capiversion="2.2.0" exclusive="0">
936       <description>Ethernet MAC and PHY Driver API for Cortex-M</description>
937       <files>
938         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__interface__gr.html" />
939         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
940         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
941       </files>
942     </api>
943     <api Cclass="CMSIS Driver" Cgroup="Ethernet MAC" Capiversion="2.2.0" exclusive="0">
944       <description>Ethernet MAC Driver API for Cortex-M</description>
945       <files>
946         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__mac__interface__gr.html" />
947         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
948       </files>
949     </api>
950     <api Cclass="CMSIS Driver" Cgroup="Ethernet PHY" Capiversion="2.2.0" exclusive="0">
951       <description>Ethernet PHY Driver API for Cortex-M</description>
952       <files>
953         <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__phy__interface__gr.html" />
954         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
955       </files>
956     </api>
957     <api Cclass="CMSIS Driver" Cgroup="USB Device" Capiversion="2.3.0" exclusive="0">
958       <description>USB Device Driver API for Cortex-M</description>
959       <files>
960         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbd__interface__gr.html" />
961         <file category="header" name="CMSIS/Driver/Include/Driver_USBD.h" />
962       </files>
963     </api>
964     <api Cclass="CMSIS Driver" Cgroup="USB Host" Capiversion="2.3.0" exclusive="0">
965       <description>USB Host Driver API for Cortex-M</description>
966       <files>
967         <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbh__interface__gr.html" />
968         <file category="header" name="CMSIS/Driver/Include/Driver_USBH.h" />
969       </files>
970     </api>
971     <api Cclass="CMSIS Driver" Cgroup="WiFi" Capiversion="1.1.0" exclusive="0">
972       <description>WiFi driver</description>
973       <files>
974         <file category="doc"  name="CMSIS/Documentation/Driver/html/group__wifi__interface__gr.html" />
975         <file category="header" name="CMSIS/Driver/Include/Driver_WiFi.h" />
976       </files>
977     </api>
978   </apis>
979
980   <!-- conditions are dependency rules that can apply to a component or an individual file -->
981   <conditions>
982     <!-- compiler -->
983     <condition id="ARMCC6">
984       <accept Tcompiler="ARMCC" Toptions="AC6"/>
985       <accept Tcompiler="ARMCC" Toptions="AC6LTO"/>
986     </condition>
987     <condition id="ARMCC5">
988       <require Tcompiler="ARMCC" Toptions="AC5"/>
989     </condition>
990     <condition id="ARMCC">
991       <require Tcompiler="ARMCC"/>
992     </condition>
993     <condition id="GCC">
994       <require Tcompiler="GCC"/>
995     </condition>
996     <condition id="IAR">
997       <require Tcompiler="IAR"/>
998     </condition>
999     <condition id="ARMCC GCC">
1000       <accept Tcompiler="ARMCC"/>
1001       <accept Tcompiler="GCC"/>
1002     </condition>
1003     <condition id="ARMCC GCC IAR">
1004       <accept Tcompiler="ARMCC"/>
1005       <accept Tcompiler="GCC"/>
1006       <accept Tcompiler="IAR"/>
1007     </condition>
1008
1009     <!-- Arm architecture -->
1010     <condition id="ARMv6-M Device">
1011       <description>Armv6-M architecture based device</description>
1012       <accept Dcore="Cortex-M0"/>
1013       <accept Dcore="Cortex-M1"/>
1014       <accept Dcore="Cortex-M0+"/>
1015       <accept Dcore="SC000"/>
1016     </condition>
1017     <condition id="ARMv7-M Device">
1018       <description>Armv7-M architecture based device</description>
1019       <accept Dcore="Cortex-M3"/>
1020       <accept Dcore="Cortex-M4"/>
1021       <accept Dcore="Cortex-M7"/>
1022       <accept Dcore="SC300"/>
1023     </condition>
1024     <condition id="ARMv8-M Device">
1025       <description>Armv8-M architecture based device</description>
1026       <accept Dcore="ARMV8MBL"/>
1027       <accept Dcore="ARMV8MML"/>
1028       <accept Dcore="ARMV81MML"/>
1029       <accept Dcore="Cortex-M23"/>
1030       <accept Dcore="Cortex-M33"/>
1031       <accept Dcore="Cortex-M35P"/>
1032       <accept Dcore="Cortex-M55"/>
1033     </condition>
1034     <condition id="ARMv8-M TZ Device">
1035       <description>Armv8-M architecture based device with TrustZone</description>
1036       <require condition="ARMv8-M Device"/>
1037       <require Dtz="TZ"/>
1038     </condition>
1039     <condition id="ARMv6_7-M Device">
1040       <description>Armv6_7-M architecture based device</description>
1041       <accept condition="ARMv6-M Device"/>
1042       <accept condition="ARMv7-M Device"/>
1043     </condition>
1044     <condition id="ARMv6_7_8-M Device">
1045       <description>Armv6_7_8-M architecture based device</description>
1046       <accept condition="ARMv6-M Device"/>
1047       <accept condition="ARMv7-M Device"/>
1048       <accept condition="ARMv8-M Device"/>
1049     </condition>
1050     <condition id="ARMv7-A Device">
1051       <description>Armv7-A architecture based device</description>
1052       <accept Dcore="Cortex-A5"/>
1053       <accept Dcore="Cortex-A7"/>
1054       <accept Dcore="Cortex-A9"/>
1055     </condition>
1056
1057     <!-- ARM core -->
1058     <condition id="CM0">
1059       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device</description>
1060       <accept Dcore="Cortex-M0"/>
1061       <accept Dcore="Cortex-M0+"/>
1062       <accept Dcore="SC000"/>
1063     </condition>
1064     <condition id="CM1">
1065       <description>Cortex-M1</description>
1066       <require Dcore="Cortex-M1"/>
1067     </condition>
1068     <condition id="CM3">
1069       <description>Cortex-M3 or SC300 processor based device</description>
1070       <accept Dcore="Cortex-M3"/>
1071       <accept Dcore="SC300"/>
1072     </condition>
1073     <condition id="CM4">
1074       <description>Cortex-M4 processor based device</description>
1075       <require Dcore="Cortex-M4" Dfpu="NO_FPU"/>
1076     </condition>
1077     <condition id="CM4_FP">
1078       <description>Cortex-M4 processor based device using Floating Point Unit</description>
1079       <accept Dcore="Cortex-M4" Dfpu="FPU"/>
1080       <accept Dcore="Cortex-M4" Dfpu="SP_FPU"/>
1081       <accept Dcore="Cortex-M4" Dfpu="DP_FPU"/>
1082     </condition>
1083     <condition id="CM7">
1084       <description>Cortex-M7 processor based device</description>
1085       <require Dcore="Cortex-M7" Dfpu="NO_FPU"/>
1086     </condition>
1087     <condition id="CM7_FP">
1088       <description>Cortex-M7 processor based device using Floating Point Unit</description>
1089       <accept Dcore="Cortex-M7" Dfpu="SP_FPU"/>
1090       <accept Dcore="Cortex-M7" Dfpu="DP_FPU"/>
1091     </condition>
1092     <condition id="CM7_SP">
1093       <description>Cortex-M7 processor based device using Floating Point Unit (SP)</description>
1094       <require Dcore="Cortex-M7" Dfpu="SP_FPU"/>
1095     </condition>
1096     <condition id="CM7_DP">
1097       <description>Cortex-M7 processor based device using Floating Point Unit (DP)</description>
1098       <require Dcore="Cortex-M7" Dfpu="DP_FPU"/>
1099     </condition>
1100     <condition id="CM23">
1101       <description>Cortex-M23 processor based device</description>
1102       <require Dcore="Cortex-M23"/>
1103     </condition>
1104     <condition id="CM33">
1105       <description>Cortex-M33 processor based device</description>
1106       <require Dcore="Cortex-M33" Dfpu="NO_FPU"/>
1107     </condition>
1108     <condition id="CM33_FP">
1109       <description>Cortex-M33 processor based device using Floating Point Unit</description>
1110       <require Dcore="Cortex-M33" Dfpu="SP_FPU"/>
1111     </condition>
1112     <condition id="CM35P">
1113       <description>Cortex-M35P processor based device</description>
1114       <require Dcore="Cortex-M35P" Dfpu="NO_FPU"/>
1115     </condition>
1116     <condition id="CM35P_FP">
1117       <description>Cortex-M35P processor based device using Floating Point Unit</description>
1118       <require Dcore="Cortex-M35P" Dfpu="SP_FPU"/>
1119     </condition>
1120     <condition id="CM55">
1121       <description>Cortex-M55 processor based device</description>
1122       <require Dcore="Cortex-M55"/>
1123     </condition>
1124     <condition id="ARMv8MBL">
1125       <description>Armv8-M Baseline processor based device</description>
1126       <require Dcore="ARMV8MBL"/>
1127     </condition>
1128     <condition id="ARMv8MML">
1129       <description>Armv8-M Mainline processor based device</description>
1130       <require Dcore="ARMV8MML" Dfpu="NO_FPU"/>
1131     </condition>
1132     <condition id="ARMv8MML_FP">
1133       <description>Armv8-M Mainline processor based device using Floating Point Unit</description>
1134       <accept Dcore="ARMV8MML" Dfpu="SP_FPU"/>
1135       <accept Dcore="ARMV8MML" Dfpu="DP_FPU"/>
1136     </condition>
1137
1138     <condition id="CM33_NODSP_NOFPU">
1139       <description>CM33, no DSP, no FPU</description>
1140       <require Dcore="Cortex-M33" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
1141     </condition>
1142     <condition id="CM33_DSP_NOFPU">
1143       <description>CM33, DSP, no FPU</description>
1144       <require Dcore="Cortex-M33" Ddsp="DSP" Dfpu="NO_FPU"/>
1145     </condition>
1146     <condition id="CM33_NODSP_SP">
1147       <description>CM33, no DSP, SP FPU</description>
1148       <require Dcore="Cortex-M33" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
1149     </condition>
1150     <condition id="CM33_DSP_SP">
1151       <description>CM33, DSP, SP FPU</description>
1152       <require Dcore="Cortex-M33" Ddsp="DSP" Dfpu="SP_FPU"/>
1153     </condition>
1154
1155     <condition id="CM35P_NODSP_NOFPU">
1156       <description>CM35P, no DSP, no FPU</description>
1157       <require Dcore="Cortex-M35P" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
1158     </condition>
1159     <condition id="CM35P_DSP_NOFPU">
1160       <description>CM35P, DSP, no FPU</description>
1161       <require Dcore="Cortex-M35P" Ddsp="DSP" Dfpu="NO_FPU"/>
1162     </condition>
1163     <condition id="CM35P_NODSP_SP">
1164       <description>CM35P, no DSP, SP FPU</description>
1165       <require Dcore="Cortex-M35P" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
1166     </condition>
1167     <condition id="CM35P_DSP_SP">
1168       <description>CM35P, DSP, SP FPU</description>
1169       <require Dcore="Cortex-M35P" Ddsp="DSP" Dfpu="SP_FPU"/>
1170     </condition>
1171
1172     <condition id="ARMv8MML_NODSP_NOFPU">
1173       <description>Armv8-M Mainline, no DSP, no FPU</description>
1174       <require Dcore="ARMV8MML" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
1175     </condition>
1176     <condition id="ARMv8MML_DSP_NOFPU">
1177       <description>Armv8-M Mainline, DSP, no FPU</description>
1178       <require Dcore="ARMV8MML" Ddsp="DSP" Dfpu="NO_FPU"/>
1179     </condition>
1180     <condition id="ARMv8MML_NODSP_SP">
1181       <description>Armv8-M Mainline, no DSP, SP FPU</description>
1182       <require Dcore="ARMV8MML" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
1183     </condition>
1184     <condition id="ARMv8MML_DSP_SP">
1185       <description>Armv8-M Mainline, DSP, SP FPU</description>
1186       <require Dcore="ARMV8MML" Ddsp="DSP" Dfpu="SP_FPU"/>
1187     </condition>
1188
1189     <condition id="CA5_CA9">
1190       <description>Cortex-A5 or Cortex-A9 processor based device</description>
1191       <accept Dcore="Cortex-A5"/>
1192       <accept Dcore="Cortex-A9"/>
1193     </condition>
1194
1195     <condition id="CA7">
1196       <description>Cortex-A7 processor based device</description>
1197       <accept Dcore="Cortex-A7"/>
1198     </condition>
1199
1200     <!-- ARMCC compiler -->
1201     <condition id="CA_ARMCC5">
1202       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the Arm Compiler 5</description>
1203       <require condition="ARMv7-A Device"/>
1204       <require condition="ARMCC5"/>
1205     </condition>
1206     <condition id="CA_ARMCC6">
1207       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the Arm Compiler 6</description>
1208       <require condition="ARMv7-A Device"/>
1209       <require condition="ARMCC6"/>
1210     </condition>
1211
1212     <condition id="CM0_ARMCC">
1213       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the Arm Compiler</description>
1214       <require condition="CM0"/>
1215       <require Tcompiler="ARMCC"/>
1216     </condition>
1217     <condition id="CM0_LE_ARMCC">
1218       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the Arm Compiler</description>
1219       <require condition="CM0_ARMCC"/>
1220       <require Dendian="Little-endian"/>
1221     </condition>
1222     <condition id="CM0_BE_ARMCC">
1223       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the Arm Compiler</description>
1224       <require condition="CM0_ARMCC"/>
1225       <require Dendian="Big-endian"/>
1226     </condition>
1227
1228     <condition id="CM1_ARMCC">
1229       <description>Cortex-M1 based device for the Arm Compiler</description>
1230       <require condition="CM1"/>
1231       <require Tcompiler="ARMCC"/>
1232     </condition>
1233     <condition id="CM1_LE_ARMCC">
1234       <description>Cortex-M1 based device in little endian mode for the Arm Compiler</description>
1235       <require condition="CM1_ARMCC"/>
1236       <require Dendian="Little-endian"/>
1237     </condition>
1238     <condition id="CM1_BE_ARMCC">
1239       <description>Cortex-M1 based device in big endian mode for the Arm Compiler</description>
1240       <require condition="CM1_ARMCC"/>
1241       <require Dendian="Big-endian"/>
1242     </condition>
1243
1244     <condition id="CM3_ARMCC">
1245       <description>Cortex-M3 or SC300 processor based device for the Arm Compiler</description>
1246       <require condition="CM3"/>
1247       <require Tcompiler="ARMCC"/>
1248     </condition>
1249     <condition id="CM3_LE_ARMCC">
1250       <description>Cortex-M3 or SC300 processor based device in little endian mode for the Arm Compiler</description>
1251       <require condition="CM3_ARMCC"/>
1252       <require Dendian="Little-endian"/>
1253     </condition>
1254     <condition id="CM3_BE_ARMCC">
1255       <description>Cortex-M3 or SC300 processor based device in big endian mode for the Arm Compiler</description>
1256       <require condition="CM3_ARMCC"/>
1257       <require Dendian="Big-endian"/>
1258     </condition>
1259
1260     <condition id="CM4_ARMCC">
1261       <description>Cortex-M4 processor based device for the Arm Compiler</description>
1262       <require condition="CM4"/>
1263       <require Tcompiler="ARMCC"/>
1264     </condition>
1265     <condition id="CM4_LE_ARMCC">
1266       <description>Cortex-M4 processor based device in little endian mode for the Arm Compiler</description>
1267       <require condition="CM4_ARMCC"/>
1268       <require Dendian="Little-endian"/>
1269     </condition>
1270     <condition id="CM4_BE_ARMCC">
1271       <description>Cortex-M4 processor based device in big endian mode for the Arm Compiler</description>
1272       <require condition="CM4_ARMCC"/>
1273       <require Dendian="Big-endian"/>
1274     </condition>
1275
1276     <condition id="CM4_FP_ARMCC">
1277       <description>Cortex-M4 processor based device using Floating Point Unit for the Arm Compiler</description>
1278       <require condition="CM4_FP"/>
1279       <require Tcompiler="ARMCC"/>
1280     </condition>
1281     <condition id="CM4_FP_LE_ARMCC">
1282       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
1283       <require condition="CM4_FP_ARMCC"/>
1284       <require Dendian="Little-endian"/>
1285     </condition>
1286     <condition id="CM4_FP_BE_ARMCC">
1287       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the Arm Compiler</description>
1288       <require condition="CM4_FP_ARMCC"/>
1289       <require Dendian="Big-endian"/>
1290     </condition>
1291
1292     <condition id="CM7_ARMCC">
1293       <description>Cortex-M7 processor based device for the Arm Compiler</description>
1294       <require condition="CM7"/>
1295       <require Tcompiler="ARMCC"/>
1296     </condition>
1297     <condition id="CM7_LE_ARMCC">
1298       <description>Cortex-M7 processor based device in little endian mode for the Arm Compiler</description>
1299       <require condition="CM7_ARMCC"/>
1300       <require Dendian="Little-endian"/>
1301     </condition>
1302     <condition id="CM7_BE_ARMCC">
1303       <description>Cortex-M7 processor based device in big endian mode for the Arm Compiler</description>
1304       <require condition="CM7_ARMCC"/>
1305       <require Dendian="Big-endian"/>
1306     </condition>
1307
1308     <condition id="CM7_FP_ARMCC">
1309       <description>Cortex-M7 processor based device using Floating Point Unit for the Arm Compiler</description>
1310       <require condition="CM7_FP"/>
1311       <require Tcompiler="ARMCC"/>
1312     </condition>
1313     <condition id="CM7_FP_LE_ARMCC">
1314       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
1315       <require condition="CM7_FP_ARMCC"/>
1316       <require Dendian="Little-endian"/>
1317     </condition>
1318     <condition id="CM7_FP_BE_ARMCC">
1319       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the Arm Compiler</description>
1320       <require condition="CM7_FP_ARMCC"/>
1321       <require Dendian="Big-endian"/>
1322     </condition>
1323
1324     <condition id="CM7_SP_ARMCC">
1325       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the Arm Compiler</description>
1326       <require condition="CM7_SP"/>
1327       <require Tcompiler="ARMCC"/>
1328     </condition>
1329     <condition id="CM7_SP_LE_ARMCC">
1330       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the Arm Compiler</description>
1331       <require condition="CM7_SP_ARMCC"/>
1332       <require Dendian="Little-endian"/>
1333     </condition>
1334     <condition id="CM7_SP_BE_ARMCC">
1335       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the Arm Compiler</description>
1336       <require condition="CM7_SP_ARMCC"/>
1337       <require Dendian="Big-endian"/>
1338     </condition>
1339
1340     <condition id="CM7_DP_ARMCC">
1341       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the Arm Compiler</description>
1342       <require condition="CM7_DP"/>
1343       <require Tcompiler="ARMCC"/>
1344     </condition>
1345     <condition id="CM7_DP_LE_ARMCC">
1346       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the Arm Compiler</description>
1347       <require condition="CM7_DP_ARMCC"/>
1348       <require Dendian="Little-endian"/>
1349     </condition>
1350     <condition id="CM7_DP_BE_ARMCC">
1351       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the Arm Compiler</description>
1352       <require condition="CM7_DP_ARMCC"/>
1353       <require Dendian="Big-endian"/>
1354     </condition>
1355
1356     <condition id="CM23_ARMCC">
1357       <description>Cortex-M23 processor based device for the Arm Compiler</description>
1358       <require condition="CM23"/>
1359       <require Tcompiler="ARMCC"/>
1360     </condition>
1361     <condition id="CM23_LE_ARMCC">
1362       <description>Cortex-M23 processor based device in little endian mode for the Arm Compiler</description>
1363       <require condition="CM23_ARMCC"/>
1364       <require Dendian="Little-endian"/>
1365     </condition>
1366
1367     <condition id="CM33_ARMCC">
1368       <description>Cortex-M33 processor based device for the Arm Compiler</description>
1369       <require condition="CM33"/>
1370       <require Tcompiler="ARMCC"/>
1371     </condition>
1372     <condition id="CM33_LE_ARMCC">
1373       <description>Cortex-M33 processor based device in little endian mode for the Arm Compiler</description>
1374       <require condition="CM33_ARMCC"/>
1375       <require Dendian="Little-endian"/>
1376     </condition>
1377
1378     <condition id="CM33_FP_ARMCC">
1379       <description>Cortex-M33 processor based device using Floating Point Unit for the Arm Compiler</description>
1380       <require condition="CM33_FP"/>
1381       <require Tcompiler="ARMCC"/>
1382     </condition>
1383     <condition id="CM33_FP_LE_ARMCC">
1384       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
1385       <require condition="CM33_FP_ARMCC"/>
1386       <require Dendian="Little-endian"/>
1387     </condition>
1388
1389     <condition id="CM33_NODSP_NOFPU_ARMCC">
1390       <description>Cortex-M33 processor, no DSP, no FPU, Arm Compiler</description>
1391       <require condition="CM33_NODSP_NOFPU"/>
1392       <require Tcompiler="ARMCC"/>
1393     </condition>
1394     <condition id="CM33_DSP_NOFPU_ARMCC">
1395       <description>Cortex-M33 processor, DSP, no FPU, Arm Compiler</description>
1396       <require condition="CM33_DSP_NOFPU"/>
1397       <require Tcompiler="ARMCC"/>
1398     </condition>
1399     <condition id="CM33_NODSP_SP_ARMCC">
1400       <description>Cortex-M33 processor, no DSP, SP FPU, Arm Compiler</description>
1401       <require condition="CM33_NODSP_SP"/>
1402       <require Tcompiler="ARMCC"/>
1403     </condition>
1404     <condition id="CM33_DSP_SP_ARMCC">
1405       <description>Cortex-M33 processor, DSP, SP FPU, Arm Compiler</description>
1406       <require condition="CM33_DSP_SP"/>
1407       <require Tcompiler="ARMCC"/>
1408     </condition>
1409     <condition id="CM33_NODSP_NOFPU_LE_ARMCC">
1410       <description>Cortex-M33 processor, little endian, no DSP, no FPU, Arm Compiler</description>
1411       <require condition="CM33_NODSP_NOFPU_ARMCC"/>
1412       <require Dendian="Little-endian"/>
1413     </condition>
1414     <condition id="CM33_DSP_NOFPU_LE_ARMCC">
1415       <description>Cortex-M33 processor, little endian, DSP, no FPU, Arm Compiler</description>
1416       <require condition="CM33_DSP_NOFPU_ARMCC"/>
1417       <require Dendian="Little-endian"/>
1418     </condition>
1419     <condition id="CM33_NODSP_SP_LE_ARMCC">
1420       <description>Cortex-M33 processor, little endian, no DSP, SP FPU, Arm Compiler</description>
1421       <require condition="CM33_NODSP_SP_ARMCC"/>
1422       <require Dendian="Little-endian"/>
1423     </condition>
1424     <condition id="CM33_DSP_SP_LE_ARMCC">
1425       <description>Cortex-M33 processor, little endian, DSP, SP FPU, Arm Compiler</description>
1426       <require condition="CM33_DSP_SP_ARMCC"/>
1427       <require Dendian="Little-endian"/>
1428     </condition>
1429
1430     <condition id="CM35P_ARMCC">
1431       <description>Cortex-M35P processor based device for the Arm Compiler</description>
1432       <require condition="CM35P"/>
1433       <require Tcompiler="ARMCC"/>
1434     </condition>
1435     <condition id="CM35P_LE_ARMCC">
1436       <description>Cortex-M35P processor based device in little endian mode for the Arm Compiler</description>
1437       <require condition="CM35P_ARMCC"/>
1438       <require Dendian="Little-endian"/>
1439     </condition>
1440
1441     <condition id="CM35P_FP_ARMCC">
1442       <description>Cortex-M35P processor based device using Floating Point Unit for the Arm Compiler</description>
1443       <require condition="CM35P_FP"/>
1444       <require Tcompiler="ARMCC"/>
1445     </condition>
1446     <condition id="CM35P_FP_LE_ARMCC">
1447       <description>Cortex-M35P processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
1448       <require condition="CM35P_FP_ARMCC"/>
1449       <require Dendian="Little-endian"/>
1450     </condition>
1451
1452     <condition id="CM35P_NODSP_NOFPU_ARMCC">
1453       <description>Cortex-M35P processor, no DSP, no FPU, Arm Compiler</description>
1454       <require condition="CM35P_NODSP_NOFPU"/>
1455       <require Tcompiler="ARMCC"/>
1456     </condition>
1457     <condition id="CM35P_DSP_NOFPU_ARMCC">
1458       <description>Cortex-M35P processor, DSP, no FPU, Arm Compiler</description>
1459       <require condition="CM35P_DSP_NOFPU"/>
1460       <require Tcompiler="ARMCC"/>
1461     </condition>
1462     <condition id="CM35P_NODSP_SP_ARMCC">
1463       <description>Cortex-M35P processor, no DSP, SP FPU, Arm Compiler</description>
1464       <require condition="CM35P_NODSP_SP"/>
1465       <require Tcompiler="ARMCC"/>
1466     </condition>
1467     <condition id="CM35P_DSP_SP_ARMCC">
1468       <description>Cortex-M35P processor, DSP, SP FPU, Arm Compiler</description>
1469       <require condition="CM35P_DSP_SP"/>
1470       <require Tcompiler="ARMCC"/>
1471     </condition>
1472     <condition id="CM35P_NODSP_NOFPU_LE_ARMCC">
1473       <description>Cortex-M35P processor, little endian, no DSP, no FPU, Arm Compiler</description>
1474       <require condition="CM35P_NODSP_NOFPU_ARMCC"/>
1475       <require Dendian="Little-endian"/>
1476     </condition>
1477     <condition id="CM35P_DSP_NOFPU_LE_ARMCC">
1478       <description>Cortex-M35P processor, little endian, DSP, no FPU, Arm Compiler</description>
1479       <require condition="CM35P_DSP_NOFPU_ARMCC"/>
1480       <require Dendian="Little-endian"/>
1481     </condition>
1482     <condition id="CM35P_NODSP_SP_LE_ARMCC">
1483       <description>Cortex-M35P processor, little endian, no DSP, SP FPU, Arm Compiler</description>
1484       <require condition="CM35P_NODSP_SP_ARMCC"/>
1485       <require Dendian="Little-endian"/>
1486     </condition>
1487     <condition id="CM35P_DSP_SP_LE_ARMCC">
1488       <description>Cortex-M35P processor, little endian, DSP, SP FPU, Arm Compiler</description>
1489       <require condition="CM35P_DSP_SP_ARMCC"/>
1490       <require Dendian="Little-endian"/>
1491     </condition>
1492
1493     <condition id="CM55_ARMCC">
1494       <description>Cortex-M55 processor based device for the Arm Compiler</description>
1495       <require condition="CM55"/>
1496       <require Tcompiler="ARMCC"/>
1497     </condition>
1498     <condition id="CM55_LE_ARMCC">
1499       <description>Cortex-M55 processor based device in little endian mode for the Arm Compiler</description>
1500       <require condition="CM55_ARMCC"/>
1501       <require Dendian="Little-endian"/>
1502     </condition>
1503
1504     <condition id="ARMv8MBL_ARMCC">
1505       <description>Armv8-M Baseline processor based device for the Arm Compiler</description>
1506       <require condition="ARMv8MBL"/>
1507       <require Tcompiler="ARMCC"/>
1508     </condition>
1509     <condition id="ARMv8MBL_LE_ARMCC">
1510       <description>Armv8-M Baseline processor based device in little endian mode for the Arm Compiler</description>
1511       <require condition="ARMv8MBL_ARMCC"/>
1512       <require Dendian="Little-endian"/>
1513     </condition>
1514
1515     <condition id="ARMv8MML_ARMCC">
1516       <description>Armv8-M Mainline processor based device for the Arm Compiler</description>
1517       <require condition="ARMv8MML"/>
1518       <require Tcompiler="ARMCC"/>
1519     </condition>
1520     <condition id="ARMv8MML_LE_ARMCC">
1521       <description>Armv8-M Mainline processor based device in little endian mode for the Arm Compiler</description>
1522       <require condition="ARMv8MML_ARMCC"/>
1523       <require Dendian="Little-endian"/>
1524     </condition>
1525
1526     <condition id="ARMv8MML_FP_ARMCC">
1527       <description>Armv8-M Mainline processor based device using Floating Point Unit for the Arm Compiler</description>
1528       <require condition="ARMv8MML_FP"/>
1529       <require Tcompiler="ARMCC"/>
1530     </condition>
1531     <condition id="ARMv8MML_FP_LE_ARMCC">
1532       <description>Armv8-M Mainline processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
1533       <require condition="ARMv8MML_FP_ARMCC"/>
1534       <require Dendian="Little-endian"/>
1535     </condition>
1536
1537     <condition id="ARMv8MML_NODSP_NOFPU_ARMCC">
1538       <description>Armv8-M Mainline, no DSP, no FPU, Arm Compiler</description>
1539       <require condition="ARMv8MML_NODSP_NOFPU"/>
1540       <require Tcompiler="ARMCC"/>
1541     </condition>
1542     <condition id="ARMv8MML_DSP_NOFPU_ARMCC">
1543       <description>Armv8-M Mainline, DSP, no FPU, Arm Compiler</description>
1544       <require condition="ARMv8MML_DSP_NOFPU"/>
1545       <require Tcompiler="ARMCC"/>
1546     </condition>
1547     <condition id="ARMv8MML_NODSP_SP_ARMCC">
1548       <description>Armv8-M Mainline, no DSP, SP FPU, Arm Compiler</description>
1549       <require condition="ARMv8MML_NODSP_SP"/>
1550       <require Tcompiler="ARMCC"/>
1551     </condition>
1552     <condition id="ARMv8MML_DSP_SP_ARMCC">
1553       <description>Armv8-M Mainline, DSP, SP FPU, Arm Compiler</description>
1554       <require condition="ARMv8MML_DSP_SP"/>
1555       <require Tcompiler="ARMCC"/>
1556     </condition>
1557     <condition id="ARMv8MML_NODSP_NOFPU_LE_ARMCC">
1558       <description>Armv8-M Mainline, little endian, no DSP, no FPU, Arm Compiler</description>
1559       <require condition="ARMv8MML_NODSP_NOFPU_ARMCC"/>
1560       <require Dendian="Little-endian"/>
1561     </condition>
1562     <condition id="ARMv8MML_DSP_NOFPU_LE_ARMCC">
1563       <description>Armv8-M Mainline, little endian, DSP, no FPU, Arm Compiler</description>
1564       <require condition="ARMv8MML_DSP_NOFPU_ARMCC"/>
1565       <require Dendian="Little-endian"/>
1566     </condition>
1567     <condition id="ARMv8MML_NODSP_SP_LE_ARMCC">
1568       <description>Armv8-M Mainline, little endian, no DSP, SP FPU, Arm Compiler</description>
1569       <require condition="ARMv8MML_NODSP_SP_ARMCC"/>
1570       <require Dendian="Little-endian"/>
1571     </condition>
1572     <condition id="ARMv8MML_DSP_SP_LE_ARMCC">
1573       <description>Armv8-M Mainline, little endian, DSP, SP FPU, Arm Compiler</description>
1574       <require condition="ARMv8MML_DSP_SP_ARMCC"/>
1575       <require Dendian="Little-endian"/>
1576     </condition>
1577
1578     <!-- GCC compiler -->
1579     <condition id="CA_GCC">
1580       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the GCC Compiler</description>
1581       <require condition="ARMv7-A Device"/>
1582       <require Tcompiler="GCC"/>
1583     </condition>
1584
1585     <condition id="CM0_GCC">
1586       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the GCC Compiler</description>
1587       <require condition="CM0"/>
1588       <require Tcompiler="GCC"/>
1589     </condition>
1590     <condition id="CM0_LE_GCC">
1591       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the GCC Compiler</description>
1592       <require condition="CM0_GCC"/>
1593       <require Dendian="Little-endian"/>
1594     </condition>
1595     <condition id="CM0_BE_GCC">
1596       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the GCC Compiler</description>
1597       <require condition="CM0_GCC"/>
1598       <require Dendian="Big-endian"/>
1599     </condition>
1600
1601     <condition id="CM1_GCC">
1602       <description>Cortex-M1 based device for the GCC Compiler</description>
1603       <require condition="CM1"/>
1604       <require Tcompiler="GCC"/>
1605     </condition>
1606     <condition id="CM1_LE_GCC">
1607       <description>Cortex-M1 based device in little endian mode for the GCC Compiler</description>
1608       <require condition="CM1_GCC"/>
1609       <require Dendian="Little-endian"/>
1610     </condition>
1611     <condition id="CM1_BE_GCC">
1612       <description>Cortex-M1 based device in big endian mode for the GCC Compiler</description>
1613       <require condition="CM1_GCC"/>
1614       <require Dendian="Big-endian"/>
1615     </condition>
1616
1617     <condition id="CM3_GCC">
1618       <description>Cortex-M3 or SC300 processor based device for the GCC Compiler</description>
1619       <require condition="CM3"/>
1620       <require Tcompiler="GCC"/>
1621     </condition>
1622     <condition id="CM3_LE_GCC">
1623       <description>Cortex-M3 or SC300 processor based device in little endian mode for the GCC Compiler</description>
1624       <require condition="CM3_GCC"/>
1625       <require Dendian="Little-endian"/>
1626     </condition>
1627     <condition id="CM3_BE_GCC">
1628       <description>Cortex-M3 or SC300 processor based device in big endian mode for the GCC Compiler</description>
1629       <require condition="CM3_GCC"/>
1630       <require Dendian="Big-endian"/>
1631     </condition>
1632
1633     <condition id="CM4_GCC">
1634       <description>Cortex-M4 processor based device for the GCC Compiler</description>
1635       <require condition="CM4"/>
1636       <require Tcompiler="GCC"/>
1637     </condition>
1638     <condition id="CM4_LE_GCC">
1639       <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler</description>
1640       <require condition="CM4_GCC"/>
1641       <require Dendian="Little-endian"/>
1642     </condition>
1643     <condition id="CM4_BE_GCC">
1644       <description>Cortex-M4 processor based device in big endian mode for the GCC Compiler</description>
1645       <require condition="CM4_GCC"/>
1646       <require Dendian="Big-endian"/>
1647     </condition>
1648
1649     <condition id="CM4_FP_GCC">
1650       <description>Cortex-M4 processor based device using Floating Point Unit for the GCC Compiler</description>
1651       <require condition="CM4_FP"/>
1652       <require Tcompiler="GCC"/>
1653     </condition>
1654     <condition id="CM4_FP_LE_GCC">
1655       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1656       <require condition="CM4_FP_GCC"/>
1657       <require Dendian="Little-endian"/>
1658     </condition>
1659     <condition id="CM4_FP_BE_GCC">
1660       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1661       <require condition="CM4_FP_GCC"/>
1662       <require Dendian="Big-endian"/>
1663     </condition>
1664
1665     <condition id="CM7_GCC">
1666       <description>Cortex-M7 processor based device for the GCC Compiler</description>
1667       <require condition="CM7"/>
1668       <require Tcompiler="GCC"/>
1669     </condition>
1670     <condition id="CM7_LE_GCC">
1671       <description>Cortex-M7 processor based device in little endian mode for the GCC Compiler</description>
1672       <require condition="CM7_GCC"/>
1673       <require Dendian="Little-endian"/>
1674     </condition>
1675     <condition id="CM7_BE_GCC">
1676       <description>Cortex-M7 processor based device in big endian mode for the GCC Compiler</description>
1677       <require condition="CM7_GCC"/>
1678       <require Dendian="Big-endian"/>
1679     </condition>
1680
1681     <condition id="CM7_FP_GCC">
1682       <description>Cortex-M7 processor based device using Floating Point Unit for the GCC Compiler</description>
1683       <require condition="CM7_FP"/>
1684       <require Tcompiler="GCC"/>
1685     </condition>
1686     <condition id="CM7_FP_LE_GCC">
1687       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1688       <require condition="CM7_FP_GCC"/>
1689       <require Dendian="Little-endian"/>
1690     </condition>
1691     <condition id="CM7_FP_BE_GCC">
1692       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
1693       <require condition="CM7_FP_GCC"/>
1694       <require Dendian="Big-endian"/>
1695     </condition>
1696
1697     <condition id="CM7_SP_GCC">
1698       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
1699       <require condition="CM7_SP"/>
1700       <require Tcompiler="GCC"/>
1701     </condition>
1702     <condition id="CM7_SP_LE_GCC">
1703       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
1704       <require condition="CM7_SP_GCC"/>
1705       <require Dendian="Little-endian"/>
1706     </condition>
1707
1708     <condition id="CM7_DP_GCC">
1709       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the GCC Compiler</description>
1710       <require condition="CM7_DP"/>
1711       <require Tcompiler="GCC"/>
1712     </condition>
1713     <condition id="CM7_DP_LE_GCC">
1714       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
1715       <require condition="CM7_DP_GCC"/>
1716       <require Dendian="Little-endian"/>
1717     </condition>
1718
1719     <condition id="CM23_GCC">
1720       <description>Cortex-M23 processor based device for the GCC Compiler</description>
1721       <require condition="CM23"/>
1722       <require Tcompiler="GCC"/>
1723     </condition>
1724     <condition id="CM23_LE_GCC">
1725       <description>Cortex-M23 processor based device in little endian mode for the GCC Compiler</description>
1726       <require condition="CM23_GCC"/>
1727       <require Dendian="Little-endian"/>
1728     </condition>
1729
1730     <condition id="CM33_GCC">
1731       <description>Cortex-M33 processor based device for the GCC Compiler</description>
1732       <require condition="CM33"/>
1733       <require Tcompiler="GCC"/>
1734     </condition>
1735     <condition id="CM33_LE_GCC">
1736       <description>Cortex-M33 processor based device in little endian mode for the GCC Compiler</description>
1737       <require condition="CM33_GCC"/>
1738       <require Dendian="Little-endian"/>
1739     </condition>
1740
1741     <condition id="CM33_FP_GCC">
1742       <description>Cortex-M33 processor based device using Floating Point Unit for the GCC Compiler</description>
1743       <require condition="CM33_FP"/>
1744       <require Tcompiler="GCC"/>
1745     </condition>
1746     <condition id="CM33_FP_LE_GCC">
1747       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1748       <require condition="CM33_FP_GCC"/>
1749       <require Dendian="Little-endian"/>
1750     </condition>
1751
1752     <condition id="CM33_NODSP_NOFPU_GCC">
1753       <description>CM33, no DSP, no FPU, GCC Compiler</description>
1754       <require condition="CM33_NODSP_NOFPU"/>
1755       <require Tcompiler="GCC"/>
1756     </condition>
1757     <condition id="CM33_DSP_NOFPU_GCC">
1758       <description>CM33, DSP, no FPU, GCC Compiler</description>
1759       <require condition="CM33_DSP_NOFPU"/>
1760       <require Tcompiler="GCC"/>
1761     </condition>
1762     <condition id="CM33_NODSP_SP_GCC">
1763       <description>CM33, no DSP, SP FPU, GCC Compiler</description>
1764       <require condition="CM33_NODSP_SP"/>
1765       <require Tcompiler="GCC"/>
1766     </condition>
1767     <condition id="CM33_DSP_SP_GCC">
1768       <description>CM33, DSP, SP FPU, GCC Compiler</description>
1769       <require condition="CM33_DSP_SP"/>
1770       <require Tcompiler="GCC"/>
1771     </condition>
1772     <condition id="CM33_NODSP_NOFPU_LE_GCC">
1773       <description>CM33, little endian, no DSP, no FPU, GCC Compiler</description>
1774       <require condition="CM33_NODSP_NOFPU_GCC"/>
1775       <require Dendian="Little-endian"/>
1776     </condition>
1777     <condition id="CM33_DSP_NOFPU_LE_GCC">
1778       <description>CM33, little endian, DSP, no FPU, GCC Compiler</description>
1779       <require condition="CM33_DSP_NOFPU_GCC"/>
1780       <require Dendian="Little-endian"/>
1781     </condition>
1782     <condition id="CM33_NODSP_SP_LE_GCC">
1783       <description>CM33, little endian, no DSP, SP FPU, GCC Compiler</description>
1784       <require condition="CM33_NODSP_SP_GCC"/>
1785       <require Dendian="Little-endian"/>
1786     </condition>
1787     <condition id="CM33_DSP_SP_LE_GCC">
1788       <description>CM33, little endian, DSP, SP FPU, GCC Compiler</description>
1789       <require condition="CM33_DSP_SP_GCC"/>
1790       <require Dendian="Little-endian"/>
1791     </condition>
1792
1793     <condition id="CM35P_GCC">
1794       <description>Cortex-M35P processor based device for the GCC Compiler</description>
1795       <require condition="CM35P"/>
1796       <require Tcompiler="GCC"/>
1797     </condition>
1798     <condition id="CM35P_LE_GCC">
1799       <description>Cortex-M35P processor based device in little endian mode for the GCC Compiler</description>
1800       <require condition="CM35P_GCC"/>
1801       <require Dendian="Little-endian"/>
1802     </condition>
1803
1804     <condition id="CM35P_FP_GCC">
1805       <description>Cortex-M35P processor based device using Floating Point Unit for the GCC Compiler</description>
1806       <require condition="CM35P_FP"/>
1807       <require Tcompiler="GCC"/>
1808     </condition>
1809     <condition id="CM35P_FP_LE_GCC">
1810       <description>Cortex-M35P processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1811       <require condition="CM35P_FP_GCC"/>
1812       <require Dendian="Little-endian"/>
1813     </condition>
1814
1815     <condition id="CM35P_NODSP_NOFPU_GCC">
1816       <description>CM35P, no DSP, no FPU, GCC Compiler</description>
1817       <require condition="CM35P_NODSP_NOFPU"/>
1818       <require Tcompiler="GCC"/>
1819     </condition>
1820     <condition id="CM35P_DSP_NOFPU_GCC">
1821       <description>CM35P, DSP, no FPU, GCC Compiler</description>
1822       <require condition="CM35P_DSP_NOFPU"/>
1823       <require Tcompiler="GCC"/>
1824     </condition>
1825     <condition id="CM35P_NODSP_SP_GCC">
1826       <description>CM35P, no DSP, SP FPU, GCC Compiler</description>
1827       <require condition="CM35P_NODSP_SP"/>
1828       <require Tcompiler="GCC"/>
1829     </condition>
1830     <condition id="CM35P_DSP_SP_GCC">
1831       <description>CM35P, DSP, SP FPU, GCC Compiler</description>
1832       <require condition="CM35P_DSP_SP"/>
1833       <require Tcompiler="GCC"/>
1834     </condition>
1835     <condition id="CM35P_NODSP_NOFPU_LE_GCC">
1836       <description>CM35P, little endian, no DSP, no FPU, GCC Compiler</description>
1837       <require condition="CM35P_NODSP_NOFPU_GCC"/>
1838       <require Dendian="Little-endian"/>
1839     </condition>
1840     <condition id="CM35P_DSP_NOFPU_LE_GCC">
1841       <description>CM35P, little endian, DSP, no FPU, GCC Compiler</description>
1842       <require condition="CM35P_DSP_NOFPU_GCC"/>
1843       <require Dendian="Little-endian"/>
1844     </condition>
1845     <condition id="CM35P_NODSP_SP_LE_GCC">
1846       <description>CM35P, little endian, no DSP, SP FPU, GCC Compiler</description>
1847       <require condition="CM35P_NODSP_SP_GCC"/>
1848       <require Dendian="Little-endian"/>
1849     </condition>
1850     <condition id="CM35P_DSP_SP_LE_GCC">
1851       <description>CM35P, little endian, DSP, SP FPU, GCC Compiler</description>
1852       <require condition="CM35P_DSP_SP_GCC"/>
1853       <require Dendian="Little-endian"/>
1854     </condition>
1855
1856     <condition id="CM55_GCC">
1857       <description>Cortex-M55 processor based device for the GCC Compiler</description>
1858       <require condition="CM55"/>
1859       <require Tcompiler="GCC"/>
1860     </condition>
1861     <condition id="CM55_LE_GCC">
1862       <description>Cortex-M55 processor based device in little endian mode for the GCC Compiler</description>
1863       <require condition="CM55_GCC"/>
1864       <require Dendian="Little-endian"/>
1865     </condition>
1866
1867     <condition id="ARMv8MBL_GCC">
1868       <description>Armv8-M Baseline processor based device for the GCC Compiler</description>
1869       <require condition="ARMv8MBL"/>
1870       <require Tcompiler="GCC"/>
1871     </condition>
1872     <condition id="ARMv8MBL_LE_GCC">
1873       <description>Armv8-M Baseline processor based device in little endian mode for the GCC Compiler</description>
1874       <require condition="ARMv8MBL_GCC"/>
1875       <require Dendian="Little-endian"/>
1876     </condition>
1877
1878     <condition id="ARMv8MML_GCC">
1879       <description>Armv8-M Mainline processor based device for the GCC Compiler</description>
1880       <require condition="ARMv8MML"/>
1881       <require Tcompiler="GCC"/>
1882     </condition>
1883     <condition id="ARMv8MML_LE_GCC">
1884       <description>Armv8-M Mainline processor based device in little endian mode for the GCC Compiler</description>
1885       <require condition="ARMv8MML_GCC"/>
1886       <require Dendian="Little-endian"/>
1887     </condition>
1888
1889     <condition id="ARMv8MML_FP_GCC">
1890       <description>Armv8-M Mainline processor based device using Floating Point Unit for the GCC Compiler</description>
1891       <require condition="ARMv8MML_FP"/>
1892       <require Tcompiler="GCC"/>
1893     </condition>
1894     <condition id="ARMv8MML_FP_LE_GCC">
1895       <description>Armv8-M Mainline processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1896       <require condition="ARMv8MML_FP_GCC"/>
1897       <require Dendian="Little-endian"/>
1898     </condition>
1899
1900     <condition id="ARMv8MML_NODSP_NOFPU_GCC">
1901       <description>Armv8-M Mainline, no DSP, no FPU, GCC Compiler</description>
1902       <require condition="ARMv8MML_NODSP_NOFPU"/>
1903       <require Tcompiler="GCC"/>
1904     </condition>
1905     <condition id="ARMv8MML_DSP_NOFPU_GCC">
1906       <description>Armv8-M Mainline, DSP, no FPU, GCC Compiler</description>
1907       <require condition="ARMv8MML_DSP_NOFPU"/>
1908       <require Tcompiler="GCC"/>
1909     </condition>
1910     <condition id="ARMv8MML_NODSP_SP_GCC">
1911       <description>Armv8-M Mainline, no DSP, SP FPU, GCC Compiler</description>
1912       <require condition="ARMv8MML_NODSP_SP"/>
1913       <require Tcompiler="GCC"/>
1914     </condition>
1915     <condition id="ARMv8MML_DSP_SP_GCC">
1916       <description>Armv8-M Mainline, DSP, SP FPU, GCC Compiler</description>
1917       <require condition="ARMv8MML_DSP_SP"/>
1918       <require Tcompiler="GCC"/>
1919     </condition>
1920     <condition id="ARMv8MML_NODSP_NOFPU_LE_GCC">
1921       <description>Armv8-M Mainline, little endian, no DSP, no FPU, GCC Compiler</description>
1922       <require condition="ARMv8MML_NODSP_NOFPU_GCC"/>
1923       <require Dendian="Little-endian"/>
1924     </condition>
1925     <condition id="ARMv8MML_DSP_NOFPU_LE_GCC">
1926       <description>Armv8-M Mainline, little endian, DSP, no FPU, GCC Compiler</description>
1927       <require condition="ARMv8MML_DSP_NOFPU_GCC"/>
1928       <require Dendian="Little-endian"/>
1929     </condition>
1930     <condition id="ARMv8MML_NODSP_SP_LE_GCC">
1931       <description>Armv8-M Mainline, little endian, no DSP, SP FPU, GCC Compiler</description>
1932       <require condition="ARMv8MML_NODSP_SP_GCC"/>
1933       <require Dendian="Little-endian"/>
1934     </condition>
1935     <condition id="ARMv8MML_DSP_SP_LE_GCC">
1936       <description>Armv8-M Mainline, little endian, DSP, SP FPU, GCC Compiler</description>
1937       <require condition="ARMv8MML_DSP_SP_GCC"/>
1938       <require Dendian="Little-endian"/>
1939     </condition>
1940
1941     <!-- IAR compiler -->
1942     <condition id="CA_IAR">
1943       <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the IAR Compiler</description>
1944       <require condition="ARMv7-A Device"/>
1945       <require Tcompiler="IAR"/>
1946     </condition>
1947
1948     <condition id="CM0_IAR">
1949       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the IAR Compiler</description>
1950       <require condition="CM0"/>
1951       <require Tcompiler="IAR"/>
1952     </condition>
1953     <condition id="CM0_LE_IAR">
1954       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the IAR Compiler</description>
1955       <require condition="CM0_IAR"/>
1956       <require Dendian="Little-endian"/>
1957     </condition>
1958     <condition id="CM0_BE_IAR">
1959       <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the IAR Compiler</description>
1960       <require condition="CM0_IAR"/>
1961       <require Dendian="Big-endian"/>
1962     </condition>
1963
1964     <condition id="CM1_IAR">
1965       <description>Cortex-M1 based device for the IAR Compiler</description>
1966       <require condition="CM1"/>
1967       <require Tcompiler="IAR"/>
1968     </condition>
1969     <condition id="CM1_LE_IAR">
1970       <description>Cortex-M1 based device in little endian mode for the IAR Compiler</description>
1971       <require condition="CM1_IAR"/>
1972       <require Dendian="Little-endian"/>
1973     </condition>
1974     <condition id="CM1_BE_IAR">
1975       <description>Cortex-M1 based device in big endian mode for the IAR Compiler</description>
1976       <require condition="CM1_IAR"/>
1977       <require Dendian="Big-endian"/>
1978     </condition>
1979
1980     <condition id="CM3_IAR">
1981       <description>Cortex-M3 or SC300 processor based device for the IAR Compiler</description>
1982       <require condition="CM3"/>
1983       <require Tcompiler="IAR"/>
1984     </condition>
1985     <condition id="CM3_LE_IAR">
1986       <description>Cortex-M3 or SC300 processor based device in little endian mode for the IAR Compiler</description>
1987       <require condition="CM3_IAR"/>
1988       <require Dendian="Little-endian"/>
1989     </condition>
1990     <condition id="CM3_BE_IAR">
1991       <description>Cortex-M3 or SC300 processor based device in big endian mode for the IAR Compiler</description>
1992       <require condition="CM3_IAR"/>
1993       <require Dendian="Big-endian"/>
1994     </condition>
1995
1996     <condition id="CM4_IAR">
1997       <description>Cortex-M4 processor based device for the IAR Compiler</description>
1998       <require condition="CM4"/>
1999       <require Tcompiler="IAR"/>
2000     </condition>
2001     <condition id="CM4_LE_IAR">
2002       <description>Cortex-M4 processor based device in little endian mode for the IAR Compiler</description>
2003       <require condition="CM4_IAR"/>
2004       <require Dendian="Little-endian"/>
2005     </condition>
2006     <condition id="CM4_BE_IAR">
2007       <description>Cortex-M4 processor based device in big endian mode for the IAR Compiler</description>
2008       <require condition="CM4_IAR"/>
2009       <require Dendian="Big-endian"/>
2010     </condition>
2011
2012     <condition id="CM4_FP_IAR">
2013       <description>Cortex-M4 processor based device using Floating Point Unit for the IAR Compiler</description>
2014       <require condition="CM4_FP"/>
2015       <require Tcompiler="IAR"/>
2016     </condition>
2017     <condition id="CM4_FP_LE_IAR">
2018       <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
2019       <require condition="CM4_FP_IAR"/>
2020       <require Dendian="Little-endian"/>
2021     </condition>
2022     <condition id="CM4_FP_BE_IAR">
2023       <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
2024       <require condition="CM4_FP_IAR"/>
2025       <require Dendian="Big-endian"/>
2026     </condition>
2027
2028     <condition id="CM7_IAR">
2029       <description>Cortex-M7 processor based device for the IAR Compiler</description>
2030       <require condition="CM7"/>
2031       <require Tcompiler="IAR"/>
2032     </condition>
2033     <condition id="CM7_LE_IAR">
2034       <description>Cortex-M7 processor based device in little endian mode for the IAR Compiler</description>
2035       <require condition="CM7_IAR"/>
2036       <require Dendian="Little-endian"/>
2037     </condition>
2038     <condition id="CM7_BE_IAR">
2039       <description>Cortex-M7 processor based device in big endian mode for the IAR Compiler</description>
2040       <require condition="CM7_IAR"/>
2041       <require Dendian="Big-endian"/>
2042     </condition>
2043
2044     <condition id="CM7_FP_IAR">
2045       <description>Cortex-M7 processor based device using Floating Point Unit for the IAR Compiler</description>
2046       <require condition="CM7_FP"/>
2047       <require Tcompiler="IAR"/>
2048     </condition>
2049     <condition id="CM7_FP_LE_IAR">
2050       <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
2051       <require condition="CM7_FP_IAR"/>
2052       <require Dendian="Little-endian"/>
2053     </condition>
2054     <condition id="CM7_FP_BE_IAR">
2055       <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
2056       <require condition="CM7_FP_IAR"/>
2057       <require Dendian="Big-endian"/>
2058     </condition>
2059
2060     <condition id="CM7_SP_IAR">
2061       <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the IAR Compiler</description>
2062       <require condition="CM7_SP"/>
2063       <require Tcompiler="IAR"/>
2064     </condition>
2065     <condition id="CM7_SP_LE_IAR">
2066       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the IAR Compiler</description>
2067       <require condition="CM7_SP_IAR"/>
2068       <require Dendian="Little-endian"/>
2069     </condition>
2070     <condition id="CM7_SP_BE_IAR">
2071       <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the IAR Compiler</description>
2072       <require condition="CM7_SP_IAR"/>
2073       <require Dendian="Big-endian"/>
2074     </condition>
2075
2076     <condition id="CM7_DP_IAR">
2077       <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the IAR Compiler</description>
2078       <require condition="CM7_DP"/>
2079       <require Tcompiler="IAR"/>
2080     </condition>
2081     <condition id="CM7_DP_LE_IAR">
2082       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the IAR Compiler</description>
2083       <require condition="CM7_DP_IAR"/>
2084       <require Dendian="Little-endian"/>
2085     </condition>
2086     <condition id="CM7_DP_BE_IAR">
2087       <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the IAR Compiler</description>
2088       <require condition="CM7_DP_IAR"/>
2089       <require Dendian="Big-endian"/>
2090     </condition>
2091
2092     <condition id="CM23_IAR">
2093       <description>Cortex-M23 processor based device for the IAR Compiler</description>
2094       <require condition="CM23"/>
2095       <require Tcompiler="IAR"/>
2096     </condition>
2097     <condition id="CM23_LE_IAR">
2098       <description>Cortex-M23 processor based device in little endian mode for the IAR Compiler</description>
2099       <require condition="CM23_IAR"/>
2100       <require Dendian="Little-endian"/>
2101     </condition>
2102
2103     <condition id="CM33_IAR">
2104       <description>Cortex-M33 processor based device for the IAR Compiler</description>
2105       <require condition="CM33"/>
2106       <require Tcompiler="IAR"/>
2107     </condition>
2108     <condition id="CM33_LE_IAR">
2109       <description>Cortex-M33 processor based device in little endian mode for the IAR Compiler</description>
2110       <require condition="CM33_IAR"/>
2111       <require Dendian="Little-endian"/>
2112     </condition>
2113
2114     <condition id="CM33_FP_IAR">
2115       <description>Cortex-M33 processor based device using Floating Point Unit for the IAR Compiler</description>
2116       <require condition="CM33_FP"/>
2117       <require Tcompiler="IAR"/>
2118     </condition>
2119     <condition id="CM33_FP_LE_IAR">
2120       <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
2121       <require condition="CM33_FP_IAR"/>
2122       <require Dendian="Little-endian"/>
2123     </condition>
2124
2125     <condition id="CM33_NODSP_NOFPU_IAR">
2126       <description>CM33, no DSP, no FPU, IAR Compiler</description>
2127       <require condition="CM33_NODSP_NOFPU"/>
2128       <require Tcompiler="IAR"/>
2129     </condition>
2130     <condition id="CM33_DSP_NOFPU_IAR">
2131       <description>CM33, DSP, no FPU, IAR Compiler</description>
2132       <require condition="CM33_DSP_NOFPU"/>
2133       <require Tcompiler="IAR"/>
2134     </condition>
2135     <condition id="CM33_NODSP_SP_IAR">
2136       <description>CM33, no DSP, SP FPU, IAR Compiler</description>
2137       <require condition="CM33_NODSP_SP"/>
2138       <require Tcompiler="IAR"/>
2139     </condition>
2140     <condition id="CM33_DSP_SP_IAR">
2141       <description>CM33, DSP, SP FPU, IAR Compiler</description>
2142       <require condition="CM33_DSP_SP"/>
2143       <require Tcompiler="IAR"/>
2144     </condition>
2145     <condition id="CM33_NODSP_NOFPU_LE_IAR">
2146       <description>CM33, little endian, no DSP, no FPU, IAR Compiler</description>
2147       <require condition="CM33_NODSP_NOFPU_IAR"/>
2148       <require Dendian="Little-endian"/>
2149     </condition>
2150     <condition id="CM33_DSP_NOFPU_LE_IAR">
2151       <description>CM33, little endian, DSP, no FPU, IAR Compiler</description>
2152       <require condition="CM33_DSP_NOFPU_IAR"/>
2153       <require Dendian="Little-endian"/>
2154     </condition>
2155     <condition id="CM33_NODSP_SP_LE_IAR">
2156       <description>CM33, little endian, no DSP, SP FPU, IAR Compiler</description>
2157       <require condition="CM33_NODSP_SP_IAR"/>
2158       <require Dendian="Little-endian"/>
2159     </condition>
2160     <condition id="CM33_DSP_SP_LE_IAR">
2161       <description>CM33, little endian, DSP, SP FPU, IAR Compiler</description>
2162       <require condition="CM33_DSP_SP_IAR"/>
2163       <require Dendian="Little-endian"/>
2164     </condition>
2165
2166     <condition id="CM35P_IAR">
2167       <description>Cortex-M35P processor based device for the IAR Compiler</description>
2168       <require condition="CM35P"/>
2169       <require Tcompiler="IAR"/>
2170     </condition>
2171     <condition id="CM35P_LE_IAR">
2172       <description>Cortex-M35P processor based device in little endian mode for the IAR Compiler</description>
2173       <require condition="CM35P_IAR"/>
2174       <require Dendian="Little-endian"/>
2175     </condition>
2176
2177     <condition id="CM35P_FP_IAR">
2178       <description>Cortex-M35P processor based device using Floating Point Unit for the IAR Compiler</description>
2179       <require condition="CM35P_FP"/>
2180       <require Tcompiler="IAR"/>
2181     </condition>
2182     <condition id="CM35P_FP_LE_IAR">
2183       <description>Cortex-M35P processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
2184       <require condition="CM35P_FP_IAR"/>
2185       <require Dendian="Little-endian"/>
2186     </condition>
2187
2188     <condition id="CM35P_NODSP_NOFPU_IAR">
2189       <description>CM35P, no DSP, no FPU, IAR Compiler</description>
2190       <require condition="CM35P_NODSP_NOFPU"/>
2191       <require Tcompiler="IAR"/>
2192     </condition>
2193     <condition id="CM35P_DSP_NOFPU_IAR">
2194       <description>CM35P, DSP, no FPU, IAR Compiler</description>
2195       <require condition="CM35P_DSP_NOFPU"/>
2196       <require Tcompiler="IAR"/>
2197     </condition>
2198     <condition id="CM35P_NODSP_SP_IAR">
2199       <description>CM35P, no DSP, SP FPU, IAR Compiler</description>
2200       <require condition="CM35P_NODSP_SP"/>
2201       <require Tcompiler="IAR"/>
2202     </condition>
2203     <condition id="CM35P_DSP_SP_IAR">
2204       <description>CM35P, DSP, SP FPU, IAR Compiler</description>
2205       <require condition="CM35P_DSP_SP"/>
2206       <require Tcompiler="IAR"/>
2207     </condition>
2208     <condition id="CM35P_NODSP_NOFPU_LE_IAR">
2209       <description>CM35P, little endian, no DSP, no FPU, IAR Compiler</description>
2210       <require condition="CM35P_NODSP_NOFPU_IAR"/>
2211       <require Dendian="Little-endian"/>
2212     </condition>
2213     <condition id="CM35P_DSP_NOFPU_LE_IAR">
2214       <description>CM35P, little endian, DSP, no FPU, IAR Compiler</description>
2215       <require condition="CM35P_DSP_NOFPU_IAR"/>
2216       <require Dendian="Little-endian"/>
2217     </condition>
2218     <condition id="CM35P_NODSP_SP_LE_IAR">
2219       <description>CM35P, little endian, no DSP, SP FPU, IAR Compiler</description>
2220       <require condition="CM35P_NODSP_SP_IAR"/>
2221       <require Dendian="Little-endian"/>
2222     </condition>
2223     <condition id="CM35P_DSP_SP_LE_IAR">
2224       <description>CM35P, little endian, DSP, SP FPU, IAR Compiler</description>
2225       <require condition="CM35P_DSP_SP_IAR"/>
2226       <require Dendian="Little-endian"/>
2227     </condition>
2228
2229     <condition id="CM55_IAR">
2230       <description>Cortex-M55 processor based device for the IAR Compiler</description>
2231       <require condition="CM55"/>
2232       <require Tcompiler="IAR"/>
2233     </condition>
2234     <condition id="CM55_LE_IAR">
2235       <description>Cortex-M55 processor based device in little endian mode for the IAR Compiler</description>
2236       <require condition="CM55_IAR"/>
2237       <require Dendian="Little-endian"/>
2238     </condition>
2239
2240     <condition id="ARMv8MBL_IAR">
2241       <description>Armv8-M Baseline processor based device for the IAR Compiler</description>
2242       <require condition="ARMv8MBL"/>
2243       <require Tcompiler="IAR"/>
2244     </condition>
2245     <condition id="ARMv8MBL_LE_IAR">
2246       <description>Armv8-M Baseline processor based device in little endian mode for the IAR Compiler</description>
2247       <require condition="ARMv8MBL_IAR"/>
2248       <require Dendian="Little-endian"/>
2249     </condition>
2250
2251     <condition id="ARMv8MML_IAR">
2252       <description>Armv8-M Mainline processor based device for the IAR Compiler</description>
2253       <require condition="ARMv8MML"/>
2254       <require Tcompiler="IAR"/>
2255     </condition>
2256     <condition id="ARMv8MML_LE_IAR">
2257       <description>Armv8-M Mainline processor based device in little endian mode for the IAR Compiler</description>
2258       <require condition="ARMv8MML_IAR"/>
2259       <require Dendian="Little-endian"/>
2260     </condition>
2261
2262     <condition id="ARMv8MML_FP_IAR">
2263       <description>Armv8-M Mainline processor based device using Floating Point Unit for the IAR Compiler</description>
2264       <require condition="ARMv8MML_FP"/>
2265       <require Tcompiler="IAR"/>
2266     </condition>
2267     <condition id="ARMv8MML_FP_LE_IAR">
2268       <description>Armv8-M Mainline processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
2269       <require condition="ARMv8MML_FP_IAR"/>
2270       <require Dendian="Little-endian"/>
2271     </condition>
2272
2273     <condition id="ARMv8MML_NODSP_NOFPU_IAR">
2274       <description>Armv8-M Mainline, no DSP, no FPU, IAR Compiler</description>
2275       <require condition="ARMv8MML_NODSP_NOFPU"/>
2276       <require Tcompiler="IAR"/>
2277     </condition>
2278     <condition id="ARMv8MML_DSP_NOFPU_IAR">
2279       <description>Armv8-M Mainline, DSP, no FPU, IAR Compiler</description>
2280       <require condition="ARMv8MML_DSP_NOFPU"/>
2281       <require Tcompiler="IAR"/>
2282     </condition>
2283     <condition id="ARMv8MML_NODSP_SP_IAR">
2284       <description>Armv8-M Mainline, no DSP, SP FPU, IAR Compiler</description>
2285       <require condition="ARMv8MML_NODSP_SP"/>
2286       <require Tcompiler="IAR"/>
2287     </condition>
2288     <condition id="ARMv8MML_DSP_SP_IAR">
2289       <description>Armv8-M Mainline, DSP, SP FPU, IAR Compiler</description>
2290       <require condition="ARMv8MML_DSP_SP"/>
2291       <require Tcompiler="IAR"/>
2292     </condition>
2293     <condition id="ARMv8MML_NODSP_NOFPU_LE_IAR">
2294       <description>Armv8-M Mainline, little endian, no DSP, no FPU, IAR Compiler</description>
2295       <require condition="ARMv8MML_NODSP_NOFPU_IAR"/>
2296       <require Dendian="Little-endian"/>
2297     </condition>
2298     <condition id="ARMv8MML_DSP_NOFPU_LE_IAR">
2299       <description>Armv8-M Mainline, little endian, DSP, no FPU, IAR Compiler</description>
2300       <require condition="ARMv8MML_DSP_NOFPU_IAR"/>
2301       <require Dendian="Little-endian"/>
2302     </condition>
2303     <condition id="ARMv8MML_NODSP_SP_LE_IAR">
2304       <description>Armv8-M Mainline, little endian, no DSP, SP FPU, IAR Compiler</description>
2305       <require condition="ARMv8MML_NODSP_SP_IAR"/>
2306       <require Dendian="Little-endian"/>
2307     </condition>
2308     <condition id="ARMv8MML_DSP_SP_LE_IAR">
2309       <description>Armv8-M Mainline, little endian, DSP, SP FPU, IAR Compiler</description>
2310       <require condition="ARMv8MML_DSP_SP_IAR"/>
2311       <require Dendian="Little-endian"/>
2312     </condition>
2313
2314     <!-- conditions selecting single devices and CMSIS Core -->
2315     <condition id="ARMCM0 CMSIS">
2316       <description>Generic Arm Cortex-M0 device startup and depends on CMSIS Core</description>
2317       <require Dvendor="ARM:82" Dname="ARMCM0"/>
2318       <require Cclass="CMSIS" Cgroup="CORE"/>
2319     </condition>
2320
2321     <condition id="ARMCM0+ CMSIS">
2322       <description>Generic Arm Cortex-M0+ device startup and depends on CMSIS Core</description>
2323       <require Dvendor="ARM:82" Dname="ARMCM0P*"/>
2324       <require Cclass="CMSIS" Cgroup="CORE"/>
2325     </condition>
2326
2327     <condition id="ARMCM1 CMSIS">
2328       <description>Generic Arm Cortex-M1 device startup and depends on CMSIS Core</description>
2329       <require Dvendor="ARM:82" Dname="ARMCM1"/>
2330       <require Cclass="CMSIS" Cgroup="CORE"/>
2331     </condition>
2332
2333     <condition id="ARMCM3 CMSIS">
2334       <description>Generic Arm Cortex-M3 device startup and depends on CMSIS Core</description>
2335       <require Dvendor="ARM:82" Dname="ARMCM3"/>
2336       <require Cclass="CMSIS" Cgroup="CORE"/>
2337     </condition>
2338
2339     <condition id="ARMCM4 CMSIS">
2340       <description>Generic Arm Cortex-M4 device startup and depends on CMSIS Core</description>
2341       <require Dvendor="ARM:82" Dname="ARMCM4*"/>
2342       <require Cclass="CMSIS" Cgroup="CORE"/>
2343     </condition>
2344
2345     <condition id="ARMCM7 CMSIS">
2346       <description>Generic Arm Cortex-M7 device startup and depends on CMSIS Core</description>
2347       <require Dvendor="ARM:82" Dname="ARMCM7*"/>
2348       <require Cclass="CMSIS" Cgroup="CORE"/>
2349     </condition>
2350
2351     <condition id="ARMCM23 CMSIS">
2352       <description>Generic Arm Cortex-M23 device startup and depends on CMSIS Core</description>
2353       <require Dvendor="ARM:82" Dname="ARMCM23*"/>
2354       <require Cclass="CMSIS" Cgroup="CORE"/>
2355     </condition>
2356
2357     <condition id="ARMCM33 CMSIS">
2358       <description>Generic Arm Cortex-M33 device startup and depends on CMSIS Core</description>
2359       <require Dvendor="ARM:82" Dname="ARMCM33*"/>
2360       <require Cclass="CMSIS" Cgroup="CORE"/>
2361     </condition>
2362
2363     <condition id="ARMCM35P CMSIS">
2364       <description>Generic Arm Cortex-M35P device startup and depends on CMSIS Core</description>
2365       <require Dvendor="ARM:82" Dname="ARMCM35P*"/>
2366       <require Cclass="CMSIS" Cgroup="CORE"/>
2367     </condition>
2368
2369     <condition id="ARMCM55 CMSIS">
2370       <description>Generic Arm Cortex-M55 device startup and depends on CMSIS Core</description>
2371       <require Dvendor="ARM:82" Dname="ARMCM55*"/>
2372       <require Cclass="CMSIS" Cgroup="CORE"/>
2373     </condition>
2374
2375     <condition id="ARMSC000 CMSIS">
2376       <description>Generic Arm SC000 device startup and depends on CMSIS Core</description>
2377       <require Dvendor="ARM:82" Dname="ARMSC000"/>
2378       <require Cclass="CMSIS" Cgroup="CORE"/>
2379     </condition>
2380
2381     <condition id="ARMSC300 CMSIS">
2382       <description>Generic Arm SC300 device startup and depends on CMSIS Core</description>
2383       <require Dvendor="ARM:82" Dname="ARMSC300"/>
2384       <require Cclass="CMSIS" Cgroup="CORE"/>
2385     </condition>
2386
2387     <condition id="ARMv8MBL CMSIS">
2388       <description>Generic Armv8-M Baseline device startup and depends on CMSIS Core</description>
2389       <require Dvendor="ARM:82" Dname="ARMv8MBL"/>
2390       <require Cclass="CMSIS" Cgroup="CORE"/>
2391     </condition>
2392
2393     <condition id="ARMv8MML CMSIS">
2394       <description>Generic Armv8-M Mainline device startup and depends on CMSIS Core</description>
2395       <require Dvendor="ARM:82" Dname="ARMv8MML*"/>
2396       <require Cclass="CMSIS" Cgroup="CORE"/>
2397     </condition>
2398
2399     <condition id="ARMv81MML CMSIS">
2400       <description>Generic Armv8.1-M Mainline device startup and depends on CMSIS Core</description>
2401       <require Dvendor="ARM:82" Dname="ARMv81MML*"/>
2402       <require Cclass="CMSIS" Cgroup="CORE"/>
2403     </condition>
2404
2405     <condition id="ARMCA5 CMSIS">
2406       <description>Generic Arm Cortex-A5 device startup and depends on CMSIS Core</description>
2407       <require Dvendor="ARM:82" Dname="ARMCA5"/>
2408       <require Cclass="CMSIS" Cgroup="CORE"/>
2409     </condition>
2410
2411     <condition id="ARMCA7 CMSIS">
2412       <description>Generic Arm Cortex-A7 device startup and depends on CMSIS Core</description>
2413       <require Dvendor="ARM:82" Dname="ARMCA7"/>
2414       <require Cclass="CMSIS" Cgroup="CORE"/>
2415     </condition>
2416
2417     <condition id="ARMCA9 CMSIS">
2418       <description>Generic Arm Cortex-A9 device startup and depends on CMSIS Core</description>
2419       <require Dvendor="ARM:82" Dname="ARMCA9"/>
2420       <require Cclass="CMSIS" Cgroup="CORE"/>
2421     </condition>
2422
2423     <!-- CMSIS DSP -->
2424     <condition id="CMSIS DSP">
2425       <description>Components required for DSP</description>
2426       <require condition="ARMv6_7_8-M Device"/>
2427       <require condition="ARMCC GCC IAR"/>
2428       <require Cclass="CMSIS" Cgroup="CORE"/>
2429     </condition>
2430
2431     <!-- CMSIS NN -->
2432     <condition id="CMSIS NN">
2433       <description>Components required for NN</description>
2434       <require Cclass="CMSIS" Cgroup="DSP"/>
2435     </condition>
2436
2437     <!-- RTOS RTX -->
2438     <condition id="RTOS RTX">
2439       <description>Components required for RTOS RTX</description>
2440       <require condition="ARMv6_7-M Device"/>
2441       <require condition="ARMCC GCC IAR"/>
2442       <require Cclass="Device" Cgroup="Startup"/>
2443       <deny    Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
2444     </condition>
2445     <condition id="RTOS RTX IFX">
2446       <description>Components required for RTOS RTX IFX</description>
2447       <require condition="ARMv6_7-M Device"/>
2448       <require condition="ARMCC GCC IAR"/>
2449       <require Dvendor="Infineon:7" Dname="XMC4*"/>
2450       <require Cclass="Device" Cgroup="Startup"/>
2451       <deny    Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
2452     </condition>
2453     <condition id="RTOS RTX5">
2454       <description>Components required for RTOS RTX5</description>
2455       <require condition="ARMv6_7_8-M Device"/>
2456       <require condition="ARMCC GCC IAR"/>
2457       <require Cclass="CMSIS"  Cgroup="RTOS2" Csub="Keil RTX5"/>
2458     </condition>
2459     <condition id="RTOS2 RTX5">
2460       <description>Components required for RTOS2 RTX5</description>
2461       <require condition="ARMv6_7_8-M Device"/>
2462       <require condition="ARMCC GCC IAR"/>
2463       <require Cclass="CMSIS"  Cgroup="CORE"/>
2464       <require Cclass="Device" Cgroup="Startup"/>
2465     </condition>
2466     <condition id="RTOS2 RTX5 v7-A">
2467       <description>Components required for RTOS2 RTX5 on Armv7-A</description>
2468       <require condition="ARMv7-A Device"/>
2469       <require condition="ARMCC GCC IAR"/>
2470       <require Cclass="CMSIS"  Cgroup="CORE"/>
2471       <require Cclass="Device" Cgroup="Startup"/>
2472       <require Cclass="Device" Cgroup="OS Tick"/>
2473       <require Cclass="Device" Cgroup="IRQ Controller"/>
2474     </condition>
2475     <condition id="RTOS2 RTX5 Lib">
2476       <description>Components required for RTOS2 RTX5 Library</description>
2477       <require condition="ARMv6_7_8-M Device"/>
2478       <require condition="ARMCC GCC IAR"/>
2479       <require Cclass="CMSIS"  Cgroup="CORE"/>
2480       <require Cclass="Device" Cgroup="Startup"/>
2481     </condition>
2482     <condition id="RTOS2 RTX5 NS">
2483       <description>Components required for RTOS2 RTX5 in Non-Secure Domain</description>
2484       <require condition="ARMv8-M TZ Device"/>
2485       <require condition="ARMCC GCC IAR"/>
2486       <require Cclass="CMSIS"  Cgroup="CORE"/>
2487       <require Cclass="Device" Cgroup="Startup"/>
2488     </condition>
2489
2490     <!-- OS Tick -->
2491     <condition id="OS Tick PTIM">
2492       <description>Components required for OS Tick Private Timer</description>
2493       <require condition="CA5_CA9"/>
2494       <require Cclass="Device" Cgroup="IRQ Controller"/>
2495     </condition>
2496
2497     <condition id="OS Tick GTIM">
2498       <description>Components required for OS Tick Generic Physical Timer</description>
2499       <require condition="CA7"/>
2500       <require Cclass="Device" Cgroup="IRQ Controller"/>
2501     </condition>
2502
2503   </conditions>
2504
2505   <components>
2506     <!-- CMSIS-Core component -->
2507     <component Cclass="CMSIS" Cgroup="CORE" Cversion="5.4.0"  condition="ARMv6_7_8-M Device" >
2508       <description>CMSIS-CORE for Cortex-M, SC000, SC300, ARMv8-M, ARMv8.1-M</description>
2509       <files>
2510         <!-- CPU independent -->
2511         <file category="doc"     name="CMSIS/Documentation/Core/html/index.html"/>
2512         <file category="include" name="CMSIS/Core/Include/"/>
2513         <file category="header"  name="CMSIS/Core/Include/tz_context.h" condition="ARMv8-M TZ Device"/>
2514         <!-- Code template -->
2515         <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/main_s.c"     version="1.1.1" select="Secure mode 'main' module for ARMv8-M"/>
2516         <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/tz_context.c" version="1.1.1" select="RTOS Context Management (TrustZone for ARMv8-M)" />
2517       </files>
2518     </component>
2519
2520     <component Cclass="CMSIS" Cgroup="CORE" Cversion="1.1.4"  condition="ARMv7-A Device" >
2521       <description>CMSIS-CORE for Cortex-A</description>
2522       <files>
2523         <!-- CPU independent -->
2524         <file category="doc"     name="CMSIS/Documentation/Core_A/html/index.html"/>
2525         <file category="include" name="CMSIS/Core_A/Include/"/>
2526       </files>
2527     </component>
2528
2529     <!-- CMSIS-Startup components -->
2530     <!-- Cortex-M0 -->
2531     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM0 CMSIS">
2532       <description>System and Startup for Generic Arm Cortex-M0 device</description>
2533       <files>
2534         <!-- include folder / device header file -->
2535         <file category="header"  name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
2536         <!-- startup / system file -->
2537         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/startup_ARMCM0.c"     version="2.0.2" attr="config"/>
2538         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/ARM/ARMCM0_ac5.sct"   version="1.0.0" attr="config" condition="ARMCC5"/>
2539         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/ARM/ARMCM0_ac6.sct"   version="1.0.0" attr="config" condition="ARMCC6"/>
2540         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2541         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/system_ARMCM0.c"      version="1.0.0" attr="config"/>
2542       </files>
2543     </component>
2544     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.2" condition="ARMCM0 CMSIS">
2545       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M0 device</description>
2546       <files>
2547         <!-- include folder / device header file -->
2548         <file category="header"  name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
2549         <!-- startup / system file -->
2550         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/ARM/startup_ARMCM0.s" version="1.0.1" attr="config" condition="ARMCC"/>
2551         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.S" version="2.0.1" attr="config" condition="GCC"/>
2552         <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2553         <file category="sourceAsm"    name="Device/ARM/ARMCM0/Source/IAR/startup_ARMCM0.s" version="1.0.0" attr="config" condition="IAR"/>
2554         <file category="sourceC"      name="Device/ARM/ARMCM0/Source/system_ARMCM0.c"      version="1.0.0" attr="config"/>
2555       </files>
2556     </component>
2557
2558     <!-- Cortex-M0+ -->
2559     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM0+ CMSIS">
2560       <description>System and Startup for Generic Arm Cortex-M0+ device</description>
2561       <files>
2562         <!-- include folder / device header file -->
2563         <file category="header"  name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
2564         <!-- startup / system file -->
2565         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/startup_ARMCM0plus.c"     version="2.0.2" attr="config"/>
2566         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/ARM/ARMCM0plus_ac5.sct"   version="1.0.0" attr="config" condition="ARMCC5"/>
2567         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/ARM/ARMCM0plus_ac6.sct"   version="1.0.0" attr="config" condition="ARMCC6"/>
2568         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld"           version="2.0.0" attr="config" condition="GCC"/>
2569         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c"      version="1.0.0" attr="config"/>
2570       </files>
2571     </component>
2572     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.2" condition="ARMCM0+ CMSIS">
2573       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M0+ device</description>
2574       <files>
2575         <!-- include folder / device header file -->
2576         <file category="header"  name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
2577         <!-- startup / system file -->
2578         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/ARM/startup_ARMCM0plus.s" version="1.0.1" attr="config" condition="ARMCC"/>
2579         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.S" version="2.0.1" attr="config" condition="GCC"/>
2580         <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld"           version="2.0.0" attr="config" condition="GCC"/>
2581         <file category="sourceAsm"    name="Device/ARM/ARMCM0plus/Source/IAR/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="IAR"/>
2582         <file category="sourceC"      name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c"      version="1.0.0" attr="config"/>
2583       </files>
2584     </component>
2585
2586     <!-- Cortex-M1 -->
2587     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM1 CMSIS">
2588       <description>System and Startup for Generic Arm Cortex-M1 device</description>
2589       <files>
2590         <!-- include folder / device header file -->
2591         <file category="header"  name="Device/ARM/ARMCM1/Include/ARMCM1.h"/>
2592         <!-- startup / system file -->
2593         <file category="sourceC"      name="Device/ARM/ARMCM1/Source/startup_ARMCM1.c"     version="2.0.2" attr="config"/>
2594         <file category="linkerScript" name="Device/ARM/ARMCM1/Source/ARM/ARMCM1_ac5.sct"   version="1.0.0" attr="config" condition="ARMCC5"/>
2595         <file category="linkerScript" name="Device/ARM/ARMCM1/Source/ARM/ARMCM1_ac6.sct"   version="1.0.0" attr="config" condition="ARMCC6"/>
2596         <file category="linkerScript" name="Device/ARM/ARMCM1/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2597         <file category="sourceC"      name="Device/ARM/ARMCM1/Source/system_ARMCM1.c"      version="1.0.0" attr="config"/>
2598       </files>
2599     </component>
2600     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.2" condition="ARMCM1 CMSIS">
2601       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M1 device</description>
2602       <files>
2603         <!-- include folder / device header file -->
2604         <file category="header"  name="Device/ARM/ARMCM1/Include/ARMCM1.h"/>
2605         <!-- startup / system file -->
2606         <file category="sourceAsm"    name="Device/ARM/ARMCM1/Source/ARM/startup_ARMCM1.s" version="1.0.1" attr="config" condition="ARMCC"/>
2607         <file category="sourceAsm"    name="Device/ARM/ARMCM1/Source/GCC/startup_ARMCM1.S" version="2.0.1" attr="config" condition="GCC"/>
2608         <file category="linkerScript" name="Device/ARM/ARMCM1/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2609         <file category="sourceAsm"    name="Device/ARM/ARMCM1/Source/IAR/startup_ARMCM1.s" version="1.0.0" attr="config" condition="IAR"/>
2610         <file category="sourceC"      name="Device/ARM/ARMCM1/Source/system_ARMCM1.c"      version="1.0.0" attr="config"/>
2611       </files>
2612     </component>
2613
2614     <!-- Cortex-M3 -->
2615     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM3 CMSIS">
2616       <description>System and Startup for Generic Arm Cortex-M3 device</description>
2617       <files>
2618         <!-- include folder / device header file -->
2619         <file category="header"  name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
2620         <!-- startup / system file -->
2621         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/startup_ARMCM3.c"     version="2.0.2" attr="config"/>
2622         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/ARM/ARMCM3_ac5.sct"   version="1.0.0" attr="config" condition="ARMCC5"/>
2623         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/ARM/ARMCM3_ac6.sct"   version="1.0.0" attr="config" condition="ARMCC6"/>
2624         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2625         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/system_ARMCM3.c"      version="1.0.1" attr="config"/>
2626       </files>
2627     </component>
2628     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.2" condition="ARMCM3 CMSIS">
2629       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M3 device</description>
2630       <files>
2631         <!-- include folder / device header file -->
2632         <file category="header"  name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
2633         <!-- startup / system file -->
2634         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/ARM/startup_ARMCM3.s" version="1.0.1" attr="config" condition="ARMCC"/>
2635         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.S" version="2.0.1" attr="config" condition="GCC"/>
2636         <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2637         <file category="sourceAsm"    name="Device/ARM/ARMCM3/Source/IAR/startup_ARMCM3.s" version="1.0.0" attr="config" condition="IAR"/>
2638         <file category="sourceC"      name="Device/ARM/ARMCM3/Source/system_ARMCM3.c"      version="1.0.1" attr="config"/>
2639       </files>
2640     </component>
2641
2642     <!-- Cortex-M4 -->
2643     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM4 CMSIS">
2644       <description>System and Startup for Generic Arm Cortex-M4 device</description>
2645       <files>
2646         <!-- include folder / device header file -->
2647         <file category="include" name="Device/ARM/ARMCM4/Include/"/>
2648         <!-- startup / system file -->
2649         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/startup_ARMCM4.c"     version="2.0.2" attr="config"/>
2650         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/ARM/ARMCM4_ac5.sct"   version="1.0.0" attr="config" condition="ARMCC5"/>
2651         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/ARM/ARMCM4_ac6.sct"   version="1.0.0" attr="config" condition="ARMCC6"/>
2652         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2653        <file category="sourceC"       name="Device/ARM/ARMCM4/Source/system_ARMCM4.c"      version="1.0.1" attr="config"/>
2654       </files>
2655     </component>
2656     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.2" condition="ARMCM4 CMSIS">
2657       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M4 device</description>
2658       <files>
2659         <!-- include folder / device header file -->
2660         <file category="include" name="Device/ARM/ARMCM4/Include/"/>
2661         <!-- startup / system file -->
2662         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/ARM/startup_ARMCM4.s" version="1.0.1" attr="config" condition="ARMCC"/>
2663         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.S" version="2.0.1" attr="config" condition="GCC"/>
2664         <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2665         <file category="sourceAsm"    name="Device/ARM/ARMCM4/Source/IAR/startup_ARMCM4.s" version="1.0.0" attr="config" condition="IAR"/>
2666         <file category="sourceC"      name="Device/ARM/ARMCM4/Source/system_ARMCM4.c"      version="1.0.1" attr="config"/>
2667       </files>
2668     </component>
2669
2670     <!-- Cortex-M7 -->
2671     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM7 CMSIS">
2672       <description>System and Startup for Generic Arm Cortex-M7 device</description>
2673       <files>
2674         <!-- include folder / device header file -->
2675         <file category="include"  name="Device/ARM/ARMCM7/Include/"/>
2676         <!-- startup / system file -->
2677         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/startup_ARMCM7.c"     version="2.0.2" attr="config"/>
2678         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/ARM/ARMCM7_ac5.sct"   version="1.0.0" attr="config" condition="ARMCC5"/>
2679         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/ARM/ARMCM7_ac6.sct"   version="1.0.0" attr="config" condition="ARMCC6"/>
2680         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2681         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/system_ARMCM7.c"      version="1.0.1" attr="config"/>
2682       </files>
2683     </component>
2684     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.2" condition="ARMCM7 CMSIS">
2685       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M7 device</description>
2686       <files>
2687         <!-- include folder / device header file -->
2688         <file category="include"  name="Device/ARM/ARMCM7/Include/"/>
2689         <!-- startup / system file -->
2690         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/ARM/startup_ARMCM7.s" version="1.0.1" attr="config" condition="ARMCC"/>
2691         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.S" version="2.0.1" attr="config" condition="GCC"/>
2692         <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2693         <file category="sourceAsm"    name="Device/ARM/ARMCM7/Source/IAR/startup_ARMCM7.s" version="1.0.0" attr="config" condition="IAR"/>
2694         <file category="sourceC"      name="Device/ARM/ARMCM7/Source/system_ARMCM7.c"      version="1.0.1" attr="config"/>
2695       </files>
2696     </component>
2697
2698     <!-- Cortex-M23 -->
2699     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM23 CMSIS">
2700       <description>System and Startup for Generic Arm Cortex-M23 device</description>
2701       <files>
2702         <!-- include folder / device header file -->
2703         <file category="include"  name="Device/ARM/ARMCM23/Include/"/>
2704         <!-- startup / system file -->
2705         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/startup_ARMCM23.c"    version="2.0.2" attr="config"/>
2706         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/ARM/ARMCM23_ac6.sct"  version="1.0.0" attr="config" condition="ARMCC6"/>
2707         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld"       version="2.0.0" attr="config" condition="GCC"/>
2708         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/system_ARMCM23.c"     version="1.0.1" attr="config"/>
2709         <!-- SAU configuration -->
2710         <file category="header"       name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2711       </files>
2712     </component>
2713     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.2" condition="ARMCM23 CMSIS">
2714       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M23 device</description>
2715       <files>
2716         <!-- include folder / device header file -->
2717         <file category="include"      name="Device/ARM/ARMCM23/Include/"/>
2718         <!-- startup / system file -->
2719         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/ARM/startup_ARMCM23.s" version="1.0.1" attr="config" condition="ARMCC"/>
2720         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.S" version="2.0.1" attr="config" condition="GCC"/>
2721         <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld"        version="2.0.0" attr="config" condition="GCC"/>
2722         <file category="sourceAsm"    name="Device/ARM/ARMCM23/Source/IAR/startup_ARMCM23.s" version="1.0.0" attr="config" condition="IAR"/>
2723         <file category="sourceC"      name="Device/ARM/ARMCM23/Source/system_ARMCM23.c"      version="1.0.1" attr="config"/>
2724         <!-- SAU configuration -->
2725         <file category="header"       name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2726       </files>
2727     </component>
2728
2729     <!-- Cortex-M33 -->
2730     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM33 CMSIS">
2731       <description>System and Startup for Generic Arm Cortex-M33 device</description>
2732       <files>
2733         <!-- include folder / device header file -->
2734         <file category="include"  name="Device/ARM/ARMCM33/Include/"/>
2735         <!-- startup / system file -->
2736         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/startup_ARMCM33.c"             version="2.0.2" attr="config"/>
2737         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/ARM/ARMCM33_ac6.sct"           version="1.0.0" attr="config" condition="ARMCC6"/>
2738         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld"                version="2.0.0" attr="config" condition="GCC"/>
2739         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/system_ARMCM33.c"              version="1.0.1" attr="config"/>
2740         <!-- SAU configuration -->
2741         <file category="header"       name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.1" attr="config" condition="ARMv8-M TZ Device"/>
2742       </files>
2743     </component>
2744     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.2" condition="ARMCM33 CMSIS">
2745       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M33 device</description>
2746       <files>
2747         <!-- include folder / device header file -->
2748         <file category="include"      name="Device/ARM/ARMCM33/Include/"/>
2749         <!-- startup / system file -->
2750         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/ARM/startup_ARMCM33.s"         version="1.0.1" attr="config" condition="ARMCC"/>
2751         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.S"         version="2.0.1" attr="config" condition="GCC"/>
2752         <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld"                version="2.0.0" attr="config" condition="GCC"/>
2753         <file category="sourceAsm"    name="Device/ARM/ARMCM33/Source/IAR/startup_ARMCM33.s"         version="1.0.0" attr="config" condition="IAR"/>
2754         <file category="sourceC"      name="Device/ARM/ARMCM33/Source/system_ARMCM33.c"              version="1.0.1" attr="config"/>
2755         <!-- SAU configuration -->
2756         <file category="header"       name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.1" attr="config" condition="ARMv8-M TZ Device"/>
2757       </files>
2758     </component>
2759
2760     <!-- Cortex-M35P -->
2761     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMCM35P CMSIS">
2762       <description>System and Startup for Generic Arm Cortex-M35P device</description>
2763       <files>
2764         <!-- include folder / device header file -->
2765         <file category="include"  name="Device/ARM/ARMCM35P/Include/"/>
2766         <!-- startup / system file -->
2767         <file category="sourceC"      name="Device/ARM/ARMCM35P/Source/startup_ARMCM35P.c"             version="2.0.2" attr="config"/>
2768         <file category="linkerScript" name="Device/ARM/ARMCM35P/Source/ARM/ARMCM35P_ac6.sct"           version="1.0.0" attr="config" condition="ARMCC6"/>
2769         <file category="linkerScript" name="Device/ARM/ARMCM35P/Source/GCC/gcc_arm.ld"                 version="2.0.0" attr="config" condition="GCC"/>
2770         <file category="sourceC"      name="Device/ARM/ARMCM35P/Source/system_ARMCM35P.c"              version="1.0.1" attr="config"/>
2771         <!-- SAU configuration -->
2772         <file category="header"       name="Device/ARM/ARMCM35P/Include/Template/partition_ARMCM35P.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2773       </files>
2774     </component>
2775     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.2" condition="ARMCM35P CMSIS">
2776       <description>DEPRECATED: System and Startup for Generic Arm Cortex-M35P device</description>
2777       <files>
2778         <!-- include folder / device header file -->
2779         <file category="include"      name="Device/ARM/ARMCM35P/Include/"/>
2780         <!-- startup / system file -->
2781         <file category="sourceAsm"    name="Device/ARM/ARMCM35P/Source/ARM/startup_ARMCM35P.s"         version="1.0.1" attr="config" condition="ARMCC"/>
2782         <file category="sourceAsm"    name="Device/ARM/ARMCM35P/Source/GCC/startup_ARMCM35P.S"         version="1.0.1" attr="config" condition="GCC"/>
2783         <file category="linkerScript" name="Device/ARM/ARMCM35P/Source/GCC/gcc_arm.ld"                 version="2.0.0" attr="config" condition="GCC"/>
2784         <file category="sourceAsm"    name="Device/ARM/ARMCM35P/Source/IAR/startup_ARMCM35P.s"         version="2.0.0" attr="config" condition="IAR"/>
2785         <file category="sourceC"      name="Device/ARM/ARMCM35P/Source/system_ARMCM35P.c"              version="1.0.1" attr="config"/>
2786         <!-- SAU configuration -->
2787         <file category="header"       name="Device/ARM/ARMCM35P/Include/Template/partition_ARMCM35P.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2788       </files>
2789     </component>
2790
2791     <!-- Cortex-M55 -->
2792     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.1.0" condition="ARMCM55 CMSIS">
2793       <description>System and Startup for Generic Cortex-M55 device</description>
2794       <files>
2795         <!-- include folder / device header file -->
2796         <file category="include"      name="Device/ARM/ARMCM55/Include/"/>
2797         <!-- startup / system file -->
2798         <file category="sourceC"      name="Device/ARM/ARMCM55/Source/startup_ARMCM55.c"             version="2.0.2" attr="config"/>
2799         <file category="linkerScript" name="Device/ARM/ARMCM55/Source/ARM/ARMCM55_ac6.sct"           version="1.0.0" attr="config" condition="ARMCC6"/>
2800         <file category="linkerScript" name="Device/ARM/ARMCM55/Source/GCC/gcc_arm.ld"                version="2.0.0" attr="config" condition="GCC"/>
2801         <file category="sourceC"      name="Device/ARM/ARMCM55/Source/system_ARMCM55.c"              version="1.2.0" attr="config"/>
2802         <!-- SAU configuration -->
2803         <file category="header"       name="Device/ARM/ARMCM55/Include/Template/partition_ARMCM55.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2804       </files>
2805     </component>
2806
2807     <!-- Cortex-SC000 -->
2808     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.3" condition="ARMSC000 CMSIS">
2809       <description>System and Startup for Generic Arm SC000 device</description>
2810       <files>
2811         <!-- include folder / device header file -->
2812         <file category="header"  name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
2813         <!-- startup / system file -->
2814         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/startup_ARMSC000.c"     version="2.0.2" attr="config"/>
2815         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/ARM/ARMSC000_ac5.sct"   version="1.0.0" attr="config" condition="ARMCC5"/>
2816         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/ARM/ARMSC000_ac6.sct"   version="1.0.0" attr="config" condition="ARMCC6"/>
2817         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld"         version="2.0.0" attr="config" condition="GCC"/>
2818         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/system_ARMSC000.c"      version="1.0.0" attr="config"/>
2819       </files>
2820     </component>
2821     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.3" condition="ARMSC000 CMSIS">
2822       <description>DEPRECATED: System and Startup for Generic Arm SC000 device</description>
2823       <files>
2824         <!-- include folder / device header file -->
2825         <file category="header"  name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
2826         <!-- startup / system file -->
2827         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/ARM/startup_ARMSC000.s" version="1.0.1" attr="config" condition="ARMCC"/>
2828         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.S" version="2.0.1" attr="config" condition="GCC"/>
2829         <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld"         version="2.0.0" attr="config" condition="GCC"/>
2830         <file category="sourceAsm"    name="Device/ARM/ARMSC000/Source/IAR/startup_ARMSC000.s" version="1.0.0" attr="config" condition="IAR"/>
2831         <file category="sourceC"      name="Device/ARM/ARMSC000/Source/system_ARMSC000.c"      version="1.0.0" attr="config"/>
2832       </files>
2833     </component>
2834
2835     <!-- Cortex-SC300 -->
2836     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.3" condition="ARMSC300 CMSIS">
2837       <description>System and Startup for Generic Arm SC300 device</description>
2838       <files>
2839         <!-- include folder / device header file -->
2840         <file category="header"  name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
2841         <!-- startup / system file -->
2842         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/startup_ARMSC300.c"     version="2.0.2" attr="config"/>
2843         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/ARM/ARMSC300_ac5.sct"   version="1.0.0" attr="config" condition="ARMCC5"/>
2844         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/ARM/ARMSC300_ac6.sct"   version="1.0.0" attr="config" condition="ARMCC6"/>
2845         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld"         version="2.0.0" attr="config" condition="GCC"/>
2846         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/system_ARMSC300.c"      version="1.0.1" attr="config"/>
2847       </files>
2848     </component>
2849     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.3" condition="ARMSC300 CMSIS">
2850       <description>DEPRECATED: System and Startup for Generic Arm SC300 device</description>
2851       <files>
2852         <!-- include folder / device header file -->
2853         <file category="header"  name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
2854         <!-- startup / system file -->
2855         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/ARM/startup_ARMSC300.s" version="1.0.1" attr="config" condition="ARMCC"/>
2856         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.S" version="2.0.1" attr="config" condition="GCC"/>
2857         <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld"         version="2.0.0" attr="config" condition="GCC"/>
2858         <file category="sourceAsm"    name="Device/ARM/ARMSC300/Source/IAR/startup_ARMSC300.s" version="1.0.0" attr="config" condition="IAR"/>
2859         <file category="sourceC"      name="Device/ARM/ARMSC300/Source/system_ARMSC300.c"      version="1.0.1" attr="config"/>
2860       </files>
2861     </component>
2862
2863     <!-- ARMv8MBL -->
2864     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMv8MBL CMSIS">
2865       <description>System and Startup for Generic Armv8-M Baseline device</description>
2866       <files>
2867         <!-- include folder / device header file -->
2868         <file category="include"  name="Device/ARM/ARMv8MBL/Include/"/>
2869         <!-- startup / system file -->
2870         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/startup_ARMv8MBL.c"            version="2.0.2" attr="config"/>
2871         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/ARM/ARMv8MBL_ac6.sct"          version="1.0.0" attr="config" condition="ARMCC6"/>
2872         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld"                version="2.0.0" attr="config" condition="GCC"/>
2873         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c"             version="1.0.1" attr="config"/>
2874         <!-- SAU configuration -->
2875         <file category="header"       name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2876       </files>
2877     </component>
2878     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.1.2" condition="ARMv8MBL CMSIS">
2879       <description>DEPRECATED: System and Startup for Generic Armv8-M Baseline device</description>
2880       <files>
2881         <!-- include folder / device header file -->
2882         <file category="include"      name="Device/ARM/ARMv8MBL/Include/"/>
2883         <!-- startup / system file -->
2884         <file category="sourceAsm"    name="Device/ARM/ARMv8MBL/Source/ARM/startup_ARMv8MBL.s" version="1.0.1" attr="config" condition="ARMCC"/>
2885         <file category="sourceAsm"    name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.S" version="2.0.1" attr="config" condition="GCC"/>
2886         <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld"         version="2.0.0" attr="config" condition="GCC"/>
2887         <file category="sourceC"      name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c"      version="1.0.1" attr="config" condition="ARMCC GCC"/>
2888         <!-- SAU configuration -->
2889         <file category="header"       name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config"/>
2890       </files>
2891     </component>
2892
2893     <!-- ARMv8MML -->
2894     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.0.2" condition="ARMv8MML CMSIS">
2895       <description>System and Startup for Generic Armv8-M Mainline device</description>
2896       <files>
2897         <!-- include folder / device header file -->
2898         <file category="include"      name="Device/ARM/ARMv8MML/Include/"/>
2899         <!-- startup / system file -->
2900         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/startup_ARMv8MML.c"             version="2.0.2" attr="config"/>
2901         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/ARM/ARMv8MML_ac6.sct"           version="1.0.0" attr="config" condition="ARMCC6"/>
2902         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld"                 version="2.0.0" attr="config" condition="GCC"/>
2903         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c"              version="1.0.1" attr="config"/>
2904         <!-- SAU configuration -->
2905         <file category="header"       name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.1" attr="config" condition="ARMv8-M TZ Device"/>
2906       </files>
2907     </component>
2908     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.2.2" condition="ARMv8MML CMSIS">
2909       <description>DEPRECATED: System and Startup for Generic Armv8-M Mainline device</description>
2910       <files>
2911         <!-- include folder / device header file -->
2912         <file category="include"      name="Device/ARM/ARMv8MML/Include/"/>
2913         <!-- startup / system file -->
2914         <file category="sourceAsm"    name="Device/ARM/ARMv8MML/Source/ARM/startup_ARMv8MML.s"         version="1.0.1" attr="config" condition="ARMCC"/>
2915         <file category="sourceAsm"    name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.S"         version="2.0.1" attr="config" condition="GCC"/>
2916         <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld"                 version="2.0.0" attr="config" condition="GCC"/>
2917         <file category="sourceC"      name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c"              version="1.0.1" attr="config" condition="ARMCC GCC"/>
2918         <!-- SAU configuration -->
2919         <file category="header"       name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.1" attr="config" condition="ARMv8-M TZ Device"/>
2920       </files>
2921     </component>
2922
2923     <!-- ARMv81MML -->
2924     <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="2.1.0" condition="ARMv81MML CMSIS">
2925       <description>System and Startup for Generic Armv8.1-M Mainline device</description>
2926       <files>
2927         <!-- include folder / device header file -->
2928         <file category="include"      name="Device/ARM/ARMv81MML/Include/"/>
2929         <!-- startup / system file -->
2930         <file category="sourceC"      name="Device/ARM/ARMv81MML/Source/startup_ARMv81MML.c"             version="2.0.2" attr="config"/>
2931         <file category="linkerScript" name="Device/ARM/ARMv81MML/Source/ARM/ARMv81MML_ac6.sct"           version="1.0.0" attr="config" condition="ARMCC6"/>
2932         <file category="linkerScript" name="Device/ARM/ARMv81MML/Source/GCC/gcc_arm.ld"                  version="2.0.0" attr="config" condition="GCC"/>
2933         <file category="sourceC"      name="Device/ARM/ARMv81MML/Source/system_ARMv81MML.c"              version="1.2.0" attr="config"/>
2934         <!-- SAU configuration -->
2935         <file category="header"       name="Device/ARM/ARMv81MML/Include/Template/partition_ARMv81MML.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
2936       </files>
2937     </component>
2938
2939     <!-- Cortex-A5 -->
2940     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCA5 CMSIS">
2941       <description>System and Startup for Generic Arm Cortex-A5 device</description>
2942       <files>
2943         <!-- include folder / device header file -->
2944         <file category="include"      name="Device/ARM/ARMCA5/Include/"/>
2945         <!-- startup / system / mmu files -->
2946         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/AC5/startup_ARMCA5.c" version="1.0.0" attr="config" condition="ARMCC5"/>
2947         <file category="linkerScript" name="Device/ARM/ARMCA5/Source/AC5/ARMCA5.sct"       version="1.0.0" attr="config" condition="ARMCC5"/>
2948         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/AC6/startup_ARMCA5.c" version="1.0.0" attr="config" condition="ARMCC6"/>
2949         <file category="linkerScript" name="Device/ARM/ARMCA5/Source/AC6/ARMCA5.sct"       version="1.0.0" attr="config" condition="ARMCC6"/>
2950         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/GCC/startup_ARMCA5.c" version="1.0.0" attr="config" condition="GCC"/>
2951         <file category="other"        name="Device/ARM/ARMCA5/Source/GCC/ARMCA5.ld"        version="1.0.0" attr="config" condition="GCC"/>
2952         <file category="sourceAsm"    name="Device/ARM/ARMCA5/Source/IAR/startup_ARMCA5.s" version="1.0.0" attr="config" condition="IAR"/>
2953         <file category="linkerScript" name="Device/ARM/ARMCA5/Source/IAR/ARMCA5.icf"       version="1.0.0" attr="config" condition="IAR"/>
2954         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/system_ARMCA5.c"      version="1.0.1" attr="config"/>
2955         <file category="sourceC"      name="Device/ARM/ARMCA5/Source/mmu_ARMCA5.c"         version="1.2.0" attr="config"/>
2956         <file category="header"       name="Device/ARM/ARMCA5/Config/system_ARMCA5.h"      version="1.0.0" attr="config"/>
2957         <file category="header"       name="Device/ARM/ARMCA5/Config/mem_ARMCA5.h"         version="1.1.0" attr="config"/>
2958
2959       </files>
2960     </component>
2961
2962     <!-- Cortex-A7 -->
2963     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.0" condition="ARMCA7 CMSIS">
2964       <description>System and Startup for Generic Arm Cortex-A7 device</description>
2965       <files>
2966         <!-- include folder / device header file -->
2967         <file category="include"      name="Device/ARM/ARMCA7/Include/"/>
2968         <!-- startup / system / mmu files -->
2969         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/AC5/startup_ARMCA7.c" version="1.0.0" attr="config" condition="ARMCC5"/>
2970         <file category="linkerScript" name="Device/ARM/ARMCA7/Source/AC5/ARMCA7.sct"       version="1.0.0" attr="config" condition="ARMCC5"/>
2971         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/AC6/startup_ARMCA7.c" version="1.0.0" attr="config" condition="ARMCC6"/>
2972         <file category="linkerScript" name="Device/ARM/ARMCA7/Source/AC6/ARMCA7.sct"       version="1.0.0" attr="config" condition="ARMCC6"/>
2973         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/GCC/startup_ARMCA7.c" version="1.0.0" attr="config" condition="GCC"/>
2974         <file category="other"        name="Device/ARM/ARMCA7/Source/GCC/ARMCA7.ld"        version="1.0.0" attr="config" condition="GCC"/>
2975         <file category="sourceAsm"    name="Device/ARM/ARMCA7/Source/IAR/startup_ARMCA7.s" version="1.0.0" attr="config" condition="IAR"/>
2976         <file category="linkerScript" name="Device/ARM/ARMCA7/Source/IAR/ARMCA7.icf"       version="1.0.0" attr="config" condition="IAR"/>
2977         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/system_ARMCA7.c"      version="1.0.1" attr="config"/>
2978         <file category="sourceC"      name="Device/ARM/ARMCA7/Source/mmu_ARMCA7.c"         version="1.2.0" attr="config"/>
2979         <file category="header"       name="Device/ARM/ARMCA7/Config/system_ARMCA7.h"      version="1.0.0" attr="config"/>
2980         <file category="header"       name="Device/ARM/ARMCA7/Config/mem_ARMCA7.h"         version="1.1.0" attr="config"/>
2981       </files>
2982     </component>
2983
2984     <!-- Cortex-A9 -->
2985     <component Cclass="Device" Cgroup="Startup"                      Cversion="1.0.1" condition="ARMCA9 CMSIS">
2986       <description>System and Startup for Generic Arm Cortex-A9 device</description>
2987       <files>
2988         <!-- include folder / device header file -->
2989         <file category="include"  name="Device/ARM/ARMCA9/Include/"/>
2990         <!-- startup / system / mmu files -->
2991         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/AC5/startup_ARMCA9.c" version="1.0.0" attr="config" condition="ARMCC5"/>
2992         <file category="linkerScript" name="Device/ARM/ARMCA9/Source/AC5/ARMCA9.sct"       version="1.0.0" attr="config" condition="ARMCC5"/>
2993         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/AC6/startup_ARMCA9.c" version="1.0.0" attr="config" condition="ARMCC6"/>
2994         <file category="linkerScript" name="Device/ARM/ARMCA9/Source/AC6/ARMCA9.sct"       version="1.0.0" attr="config" condition="ARMCC6"/>
2995         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/GCC/startup_ARMCA9.c" version="1.0.0" attr="config" condition="GCC"/>
2996         <file category="other"        name="Device/ARM/ARMCA9/Source/GCC/ARMCA9.ld"        version="1.0.0" attr="config" condition="GCC"/>
2997         <file category="sourceAsm"    name="Device/ARM/ARMCA9/Source/IAR/startup_ARMCA9.s" version="1.0.0" attr="config" condition="IAR"/>
2998         <file category="linkerScript" name="Device/ARM/ARMCA9/Source/IAR/ARMCA9.icf"       version="1.0.0" attr="config" condition="IAR"/>
2999         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/system_ARMCA9.c"      version="1.0.1" attr="config"/>
3000         <file category="sourceC"      name="Device/ARM/ARMCA9/Source/mmu_ARMCA9.c"         version="1.2.0" attr="config"/>
3001         <file category="header"       name="Device/ARM/ARMCA9/Config/system_ARMCA9.h"      version="1.0.0" attr="config"/>
3002         <file category="header"       name="Device/ARM/ARMCA9/Config/mem_ARMCA9.h"         version="1.1.0" attr="config"/>
3003       </files>
3004     </component>
3005
3006     <!-- IRQ Controller -->
3007     <component Cclass="Device" Cgroup="IRQ Controller" Csub="GIC" Capiversion="1.0.0" Cversion="1.0.1" condition="ARMv7-A Device">
3008       <description>IRQ Controller implementation using GIC</description>
3009       <files>
3010         <file category="sourceC" name="CMSIS/Core_A/Source/irq_ctrl_gic.c"/>
3011       </files>
3012     </component>
3013
3014     <!-- OS Tick -->
3015     <component Cclass="Device" Cgroup="OS Tick" Csub="Private Timer" Capiversion="1.0.1" Cversion="1.0.2" condition="OS Tick PTIM">
3016       <description>OS Tick implementation using Private Timer</description>
3017       <files>
3018         <file category="sourceC" name="CMSIS/RTOS2/Source/os_tick_ptim.c"/>
3019       </files>
3020     </component>
3021
3022     <component Cclass="Device" Cgroup="OS Tick" Csub="Generic Physical Timer" Capiversion="1.0.1" Cversion="1.0.1" condition="OS Tick GTIM">
3023       <description>OS Tick implementation using Generic Physical Timer</description>
3024       <files>
3025         <file category="sourceC" name="CMSIS/RTOS2/Source/os_tick_gtim.c"/>
3026       </files>
3027     </component>
3028
3029     <!-- CMSIS-DSP component -->
3030     <component Cclass="CMSIS" Cgroup="DSP" Cvariant="Library" Cversion="1.7.0" isDefaultVariant="true" condition="CMSIS DSP">
3031       <description>CMSIS-DSP Library for Cortex-M, SC000, and SC300</description>
3032       <files>
3033         <!-- CPU independent -->
3034         <file category="doc" name="CMSIS/Documentation/DSP/html/index.html"/>
3035         <file category="header" name="CMSIS/DSP/Include/arm_math.h"/>
3036
3037         <!-- CPU and Compiler dependent -->
3038         <!-- ARMCC -->
3039         <file category="library" condition="CM0_LE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM0l_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3040         <file category="library" condition="CM0_BE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM0b_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3041         <file category="library" condition="CM1_LE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM0l_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3042         <file category="library" condition="CM1_BE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM0b_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3043         <file category="library" condition="CM3_LE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM3l_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3044         <file category="library" condition="CM3_BE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM3b_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3045         <file category="library" condition="CM4_LE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM4l_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3046         <file category="library" condition="CM4_BE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM4b_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3047         <file category="library" condition="CM4_FP_LE_ARMCC"                name="CMSIS/DSP/Lib/ARM/arm_cortexM4lf_math.lib"     src="CMSIS/DSP/Source/ARM"/>
3048         <file category="library" condition="CM4_FP_BE_ARMCC"                name="CMSIS/DSP/Lib/ARM/arm_cortexM4bf_math.lib"     src="CMSIS/DSP/Source/ARM"/>
3049         <file category="library" condition="CM7_LE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM7l_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3050         <file category="library" condition="CM7_BE_ARMCC"                   name="CMSIS/DSP/Lib/ARM/arm_cortexM7b_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3051         <file category="library" condition="CM7_SP_LE_ARMCC"                name="CMSIS/DSP/Lib/ARM/arm_cortexM7lfsp_math.lib"   src="CMSIS/DSP/Source/ARM"/>
3052         <file category="library" condition="CM7_SP_BE_ARMCC"                name="CMSIS/DSP/Lib/ARM/arm_cortexM7bfsp_math.lib"   src="CMSIS/DSP/Source/ARM"/>
3053         <file category="library" condition="CM7_DP_LE_ARMCC"                name="CMSIS/DSP/Lib/ARM/arm_cortexM7lfdp_math.lib"   src="CMSIS/DSP/Source/ARM"/>
3054         <file category="library" condition="CM7_DP_BE_ARMCC"                name="CMSIS/DSP/Lib/ARM/arm_cortexM7bfdp_math.lib"   src="CMSIS/DSP/Source/ARM"/>
3055
3056         <file category="library" condition="CM23_LE_ARMCC"                  name="CMSIS/DSP/Lib/ARM/arm_ARMv8MBLl_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3057         <file category="library" condition="CM33_NODSP_NOFPU_LE_ARMCC"      name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3058         <file category="library" condition="CM33_DSP_NOFPU_LE_ARMCC"        name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP/Source/ARM"/>
3059         <file category="library" condition="CM33_NODSP_SP_LE_ARMCC"         name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP/Source/ARM"/>
3060         <file category="library" condition="CM33_DSP_SP_LE_ARMCC"           name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP/Source/ARM"/>
3061         <file category="library" condition="CM35P_NODSP_NOFPU_LE_ARMCC"     name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3062         <file category="library" condition="CM35P_DSP_NOFPU_LE_ARMCC"       name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP/Source/ARM"/>
3063         <file category="library" condition="CM35P_NODSP_SP_LE_ARMCC"        name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP/Source/ARM"/>
3064         <file category="library" condition="CM35P_DSP_SP_LE_ARMCC"          name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP/Source/ARM"/>
3065         <file category="library" condition="ARMv8MBL_LE_ARMCC"              name="CMSIS/DSP/Lib/ARM/arm_ARMv8MBLl_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3066         <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_ARMCC"  name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLl_math.lib"      src="CMSIS/DSP/Source/ARM"/>
3067         <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_ARMCC"    name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLld_math.lib"     src="CMSIS/DSP/Source/ARM"/>
3068         <file category="library" condition="ARMv8MML_NODSP_SP_LE_ARMCC"     name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLlfsp_math.lib"   src="CMSIS/DSP/Source/ARM"/>
3069         <file category="library" condition="ARMv8MML_DSP_SP_LE_ARMCC"       name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLldfsp_math.lib"  src="CMSIS/DSP/Source/ARM"/>
3070         <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_ARMCC"     name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLlfdp_math.lib"   src="CMSIS/DSP/Source/ARM"/-->
3071         <!--file category="library" condition="ARMv8MML_DSP_DP_LE_ARMCC"       name="CMSIS/DSP/Lib/ARM/arm_ARMv8MMLldfdp_math.lib"  src="CMSIS/DSP/Source/ARM"/-->
3072
3073         <!-- GCC -->
3074         <file category="library" condition="CM0_LE_GCC"                     name="CMSIS/DSP/Lib/GCC/libarm_cortexM0l_math.a"     src="CMSIS/DSP/Source/GCC"/>
3075         <file category="library" condition="CM1_LE_GCC"                     name="CMSIS/DSP/Lib/GCC/libarm_cortexM0l_math.a"     src="CMSIS/DSP/Source/GCC"/>
3076         <file category="library" condition="CM3_LE_GCC"                     name="CMSIS/DSP/Lib/GCC/libarm_cortexM3l_math.a"     src="CMSIS/DSP/Source/GCC"/>
3077         <file category="library" condition="CM4_LE_GCC"                     name="CMSIS/DSP/Lib/GCC/libarm_cortexM4l_math.a"     src="CMSIS/DSP/Source/GCC"/>
3078         <file category="library" condition="CM4_FP_LE_GCC"                  name="CMSIS/DSP/Lib/GCC/libarm_cortexM4lf_math.a"    src="CMSIS/DSP/Source/GCC"/>
3079         <file category="library" condition="CM7_LE_GCC"                     name="CMSIS/DSP/Lib/GCC/libarm_cortexM7l_math.a"     src="CMSIS/DSP/Source/GCC"/>
3080         <file category="library" condition="CM7_SP_LE_GCC"                  name="CMSIS/DSP/Lib/GCC/libarm_cortexM7lfsp_math.a"  src="CMSIS/DSP/Source/GCC"/>
3081         <file category="library" condition="CM7_DP_LE_GCC"                  name="CMSIS/DSP/Lib/GCC/libarm_cortexM7lfdp_math.a"  src="CMSIS/DSP/Source/GCC"/>
3082
3083         <file category="library" condition="CM23_LE_GCC"                    name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MBLl_math.a"     src="CMSIS/DSP/Source/GCC"/>
3084         <file category="library" condition="CM33_NODSP_NOFPU_LE_GCC"        name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP/Source/GCC"/>
3085         <file category="library" condition="CM33_DSP_NOFPU_LE_GCC"          name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP/Source/GCC"/>
3086         <file category="library" condition="CM33_NODSP_SP_LE_GCC"           name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP/Source/GCC"/>
3087         <file category="library" condition="CM33_DSP_SP_LE_GCC"             name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP/Source/GCC"/>
3088         <file category="library" condition="CM35P_NODSP_NOFPU_LE_GCC"       name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP/Source/GCC"/>
3089         <file category="library" condition="CM35P_DSP_NOFPU_LE_GCC"         name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP/Source/GCC"/>
3090         <file category="library" condition="CM35P_NODSP_SP_LE_GCC"          name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP/Source/GCC"/>
3091         <file category="library" condition="CM35P_DSP_SP_LE_GCC"            name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP/Source/GCC"/>
3092         <file category="library" condition="ARMv8MBL_LE_GCC"                name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MBLl_math.a"     src="CMSIS/DSP/Source/GCC"/>
3093         <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_GCC"    name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLl_math.a"     src="CMSIS/DSP/Source/GCC"/>
3094         <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_GCC"      name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLld_math.a"    src="CMSIS/DSP/Source/GCC"/>
3095         <file category="library" condition="ARMv8MML_NODSP_SP_LE_GCC"       name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP/Source/GCC"/>
3096         <file category="library" condition="ARMv8MML_DSP_SP_LE_GCC"         name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP/Source/GCC"/>
3097         <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_GCC"       name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLlfdp_math.a"  src="CMSIS/DSP/Source/GCC"/-->
3098         <!--file category="library" condition="ARMv8MML_DSP_DP_LE_GCC"         name="CMSIS/DSP/Lib/GCC/libarm_ARMv8MMLldfdp_math.a" src="CMSIS/DSP/Source/GCC"/-->
3099
3100   <!-- IAR -->
3101         <file category="library" condition="CM0_LE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM0l_math.a"     src="CMSIS/DSP/Source/IAR"/>
3102         <file category="library" condition="CM0_BE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM0b_math.a"     src="CMSIS/DSP/Source/IAR"/>
3103         <file category="library" condition="CM1_LE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM0l_math.a"     src="CMSIS/DSP/Source/IAR"/>
3104         <file category="library" condition="CM1_BE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM0b_math.a"     src="CMSIS/DSP/Source/IAR"/>
3105         <file category="library" condition="CM3_LE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM3l_math.a"     src="CMSIS/DSP/Source/IAR"/>
3106         <file category="library" condition="CM3_BE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM3b_math.a"     src="CMSIS/DSP/Source/IAR"/>
3107         <file category="library" condition="CM4_LE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM4l_math.a"     src="CMSIS/DSP/Source/IAR"/>
3108         <file category="library" condition="CM4_BE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM4b_math.a"     src="CMSIS/DSP/Source/IAR"/>
3109         <file category="library" condition="CM4_FP_LE_IAR"                  name="CMSIS/DSP/Lib/IAR/iar_cortexM4lf_math.a"    src="CMSIS/DSP/Source/IAR"/>
3110         <file category="library" condition="CM4_FP_BE_IAR"                  name="CMSIS/DSP/Lib/IAR/iar_cortexM4bf_math.a"    src="CMSIS/DSP/Source/IAR"/>
3111         <file category="library" condition="CM7_LE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM7l_math.a"     src="CMSIS/DSP/Source/IAR"/>
3112         <file category="library" condition="CM7_BE_IAR"                     name="CMSIS/DSP/Lib/IAR/iar_cortexM7b_math.a"     src="CMSIS/DSP/Source/IAR"/>
3113         <file category="library" condition="CM7_DP_LE_IAR"                  name="CMSIS/DSP/Lib/IAR/iar_cortexM7lf_math.a"    src="CMSIS/DSP/Source/IAR"/>
3114         <file category="library" condition="CM7_DP_BE_IAR"                  name="CMSIS/DSP/Lib/IAR/iar_cortexM7bf_math.a"    src="CMSIS/DSP/Source/IAR"/>
3115         <file category="library" condition="CM7_SP_LE_IAR"                  name="CMSIS/DSP/Lib/IAR/iar_cortexM7ls_math.a"    src="CMSIS/DSP/Source/IAR"/>
3116         <file category="library" condition="CM7_SP_BE_IAR"                  name="CMSIS/DSP/Lib/IAR/iar_cortexM7bs_math.a"    src="CMSIS/DSP/Source/IAR"/>
3117
3118         <file category="library" condition="CM23_LE_IAR"                    name="CMSIS/DSP/Lib/IAR/iar_ARMv8MBLl_math.a"     src="CMSIS/DSP/Source/IAR"/>
3119         <file category="library" condition="CM33_NODSP_NOFPU_LE_IAR"        name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLl_math.a"     src="CMSIS/DSP/Source/IAR"/>
3120         <file category="library" condition="CM33_DSP_NOFPU_LE_IAR"          name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLld_math.a"    src="CMSIS/DSP/Source/IAR"/>
3121         <file category="library" condition="CM33_NODSP_SP_LE_IAR"           name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP/Source/IAR"/>
3122         <file category="library" condition="CM33_DSP_SP_LE_IAR"             name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLldfsp_math.a" src="CMSIS/DSP/Source/IAR"/>
3123         <file category="library" condition="CM35P_NODSP_NOFPU_LE_IAR"       name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLl_math.a"     src="CMSIS/DSP/Source/IAR"/>
3124         <file category="library" condition="CM35P_DSP_NOFPU_LE_IAR"         name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLld_math.a"    src="CMSIS/DSP/Source/IAR"/>
3125         <file category="library" condition="CM35P_NODSP_SP_LE_IAR"          name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP/Source/IAR"/>
3126         <file category="library" condition="CM35P_DSP_SP_LE_IAR"            name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLldfsp_math.a" src="CMSIS/DSP/Source/IAR"/>
3127         <file category="library" condition="ARMv8MBL_LE_IAR"                name="CMSIS/DSP/Lib/IAR/iar_ARMv8MBLl_math.a"     src="CMSIS/DSP/Source/IAR"/>
3128         <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_IAR"    name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLl_math.a"     src="CMSIS/DSP/Source/IAR"/>
3129         <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_IAR"      name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLld_math.a"    src="CMSIS/DSP/Source/IAR"/>
3130         <file category="library" condition="ARMv8MML_NODSP_SP_LE_IAR"       name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLlfsp_math.a"  src="CMSIS/DSP/Source/IAR"/>
3131         <file category="library" condition="ARMv8MML_DSP_SP_LE_IAR"         name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLldfsp_math.a" src="CMSIS/DSP/Source/IAR"/>
3132         <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_IAR"       name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLlfdp_math.a"  src="CMSIS/DSP/Source/IAR"/-->
3133         <!--file category="library" condition="ARMv8MML_DSP_DP_LE_IAR"         name="CMSIS/DSP/Lib/IAR/iar_ARMv8MMLldfdp_math.a" src="CMSIS/DSP/Source/IAR"/-->
3134
3135       </files>
3136     </component>
3137     <component Cclass="CMSIS" Cgroup="DSP" Cvariant="Source"  Cversion="1.8.0" condition="CMSIS DSP">
3138       <description>CMSIS-DSP Library for Cortex-M, SC000, and SC300</description>
3139       <files>
3140         <!-- CPU independent -->
3141         <file category="doc" name="CMSIS/Documentation/DSP/html/index.html"/>
3142         <file category="header" name="CMSIS/DSP/Include/arm_math.h"/>
3143         <file category="include"  name="CMSIS/DSP/PrivateInclude"/>
3144
3145         <file category="header"  condition="ARMv7-A Device" name="CMSIS/DSP/ComputeLibrary/Include/NEMath.h"/>
3146
3147         <file category="source"  condition="ARMv7-A Device" name="CMSIS/DSP/ComputeLibrary/Source/arm_cl_tables.c"/>
3148
3149         <!-- DSP sources (core) -->
3150         <file category="source" name="CMSIS/DSP/Source/BasicMathFunctions/BasicMathFunctions.c"/>
3151         <file category="source" name="CMSIS/DSP/Source/BayesFunctions/BayesFunctions.c"/>
3152         <file category="source" name="CMSIS/DSP/Source/CommonTables/CommonTables.c"/>
3153         <file category="source" name="CMSIS/DSP/Source/ComplexMathFunctions/ComplexMathFunctions.c"/>
3154         <file category="source" name="CMSIS/DSP/Source/ControllerFunctions/ControllerFunctions.c"/>
3155         <file category="source" name="CMSIS/DSP/Source/DistanceFunctions/DistanceFunctions.c"/>
3156         <file category="source" name="CMSIS/DSP/Source/FastMathFunctions/FastMathFunctions.c"/>
3157         <file category="source" name="CMSIS/DSP/Source/FilteringFunctions/FilteringFunctions.c"/>
3158         <file category="source" name="CMSIS/DSP/Source/MatrixFunctions/MatrixFunctions.c"/>
3159         <file category="source" name="CMSIS/DSP/Source/StatisticsFunctions/StatisticsFunctions.c"/>
3160         <file category="source" name="CMSIS/DSP/Source/SupportFunctions/SupportFunctions.c"/>
3161         <file category="source" name="CMSIS/DSP/Source/SVMFunctions/SVMFunctions.c"/>
3162         <file category="source" name="CMSIS/DSP/Source/TransformFunctions/TransformFunctions.c"/>
3163
3164       </files>
3165     </component>
3166
3167     <!-- CMSIS-NN component -->
3168     <component Cclass="CMSIS" Cgroup="NN Lib" Cversion="1.2.0" condition="CMSIS NN">
3169       <description>CMSIS-NN Neural Network Library</description>
3170       <files>
3171         <file category="doc" name="CMSIS/Documentation/NN/html/index.html"/>
3172         <file category="header" name="CMSIS/NN/Include/arm_nnfunctions.h"/>
3173         <file category="header" name="CMSIS/NN/Include/arm_nnsupportfunctions.h"/>
3174         <file category="header" name="CMSIS/NN/Include/arm_nn_tables.h"/>
3175
3176         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_fast_nonsquare.c"/>
3177         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_fast.c"/>
3178         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_RGB.c"/>
3179         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_1_x_n_s8.c"/>
3180         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_nn_mat_mult_kernel_s8_s16.c"/>
3181         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_depthwise_conv_u8_basic_ver1.c"/>
3182         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_nn_mat_mult_kernel_s8_s16_reordered.c"/>
3183         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_depthwise_separable_conv_HWC_q7.c"/>
3184         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_nn_mat_mult_kernel_q7_q15.c"/>
3185         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q15_basic.c"/>
3186         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_1x1_s8_fast.c"/>
3187         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_depthwise_conv_s8.c"/>
3188         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q15_fast_nonsquare.c"/>
3189         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_s8.c"/>
3190         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_nn_mat_mult_s8.c"/>
3191         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_depthwise_conv_3x3_s8.c"/>
3192         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_depthwise_separable_conv_HWC_q7_nonsquare.c"/>
3193         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_basic.c"/>
3194         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_depthwise_conv_s8_opt.c"/>
3195         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q15_fast.c"/>
3196         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_nn_mat_mult_kernel_q7_q15_reordered.c"/>
3197         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_nn_depthwise_conv_s8_core.c"/>
3198         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_basic_nonsquare.c"/>
3199         <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_1x1_HWC_q7_fast_nonsquare.c"/>
3200         <file category="source" name="CMSIS/NN/Source/ConcatenationFunctions/arm_concatenation_s8_x.c"/>
3201         <file category="source" name="CMSIS/NN/Source/ConcatenationFunctions/arm_concatenation_s8_w.c"/>
3202         <file category="source" name="CMSIS/NN/Source/ConcatenationFunctions/arm_concatenation_s8_y.c"/>
3203         <file category="source" name="CMSIS/NN/Source/ConcatenationFunctions/arm_concatenation_s8_z.c"/>
3204         <file category="source" name="CMSIS/NN/Source/PoolingFunctions/arm_max_pool_s8_opt.c"/>
3205         <file category="source" name="CMSIS/NN/Source/PoolingFunctions/arm_max_pool_s8.c"/>
3206         <file category="source" name="CMSIS/NN/Source/PoolingFunctions/arm_avgpool_s8.c"/>
3207         <file category="source" name="CMSIS/NN/Source/PoolingFunctions/arm_pool_q7_HWC.c"/>
3208         <file category="source" name="CMSIS/NN/Source/BasicMathFunctions/arm_elementwise_mul_s8.c"/>
3209         <file category="source" name="CMSIS/NN/Source/BasicMathFunctions/arm_elementwise_add_s8.c"/>
3210         <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_relu6_s8.c"/>
3211         <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_relu_q15.c"/>
3212         <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_relu_q7.c"/>
3213         <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_nn_activations_q15.c"/>
3214         <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_nn_activations_q7.c"/>
3215         <file category="source" name="CMSIS/NN/Source/ReshapeFunctions/arm_reshape_s8.c"/>
3216         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nn_mult_q7.c"/>
3217         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_q7_to_q15_reordered_no_shift.c"/>
3218         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nn_vec_mat_mult_t_s8.c"/>
3219         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_q7_to_q15_with_offset.c"/>
3220         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nn_accumulate_q7_to_q15.c"/>
3221         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nn_mat_mult_nt_t_s8.c"/>
3222         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nn_add_q7.c"/>
3223         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nn_mat_mul_core_4x_s8.c"/>
3224         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nntables.c"/>
3225         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_q7_to_q15_no_shift.c"/>
3226         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_q7_to_q15_reordered_with_offset.c"/>
3227         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nn_mult_q15.c"/>
3228         <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nn_mat_mul_core_1x_s8.c"/>
3229         <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_s8.c"/>
3230         <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_q15_opt.c"/>
3231         <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_q7.c"/>
3232         <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_mat_q7_vec_q15_opt.c"/>
3233         <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_q15.c"/>
3234         <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_q7_opt.c"/>
3235         <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_mat_q7_vec_q15.c"/>
3236         <file category="source" name="CMSIS/NN/Source/SoftmaxFunctions/arm_softmax_q15.c"/>
3237         <file category="source" name="CMSIS/NN/Source/SoftmaxFunctions/arm_softmax_s8.c"/>
3238         <file category="source" name="CMSIS/NN/Source/SoftmaxFunctions/arm_softmax_u8.c"/>
3239         <file category="source" name="CMSIS/NN/Source/SoftmaxFunctions/arm_softmax_q7.c"/>
3240         <file category="source" name="CMSIS/NN/Source/SoftmaxFunctions/arm_softmax_with_batch_q7.c"/>
3241       </files>
3242     </component>
3243
3244     <!-- CMSIS-RTOS Keil RTX component -->
3245     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cversion="4.82.0" Capiversion="1.0.0" isDefaultVariant="1" condition="RTOS RTX">
3246       <description>CMSIS-RTOS RTX implementation for Cortex-M, SC000, and SC300</description>
3247       <RTE_Components_h>
3248         <!-- the following content goes into file 'RTE_Components.h' -->
3249         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
3250         #define RTE_CMSIS_RTOS_RTX              /* CMSIS-RTOS Keil RTX */
3251       </RTE_Components_h>
3252       <files>
3253         <!-- CPU independent -->
3254         <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
3255         <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
3256         <file category="source" attr="config"   name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
3257
3258         <!-- RTX templates -->
3259         <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
3260         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c"      select="CMSIS-RTOS 'main' function"/>
3261         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
3262         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c"   select="CMSIS-RTOS Memory Pool"/>
3263         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c"  select="CMSIS-RTOS Message Queue"/>
3264         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c"     select="CMSIS-RTOS Mutex"/>
3265         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
3266         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c"    select="CMSIS-RTOS Thread"/>
3267         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c"     select="CMSIS-RTOS Timer"/>
3268         <!-- tool-chain specific template file -->
3269         <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
3270         <file category="source" attr="template" condition="GCC"   name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
3271         <file category="source" attr="template" condition="IAR"   name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
3272
3273         <!-- CPU and Compiler dependent -->
3274         <!-- ARMCC -->
3275         <file category="library" condition="CM0_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
3276         <file category="library" condition="CM0_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3277         <file category="library" condition="CM1_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
3278         <file category="library" condition="CM1_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3279         <file category="library" condition="CM3_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
3280         <file category="library" condition="CM3_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3281         <file category="library" condition="CM4_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
3282         <file category="library" condition="CM4_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3283         <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
3284         <file category="library" condition="CM4_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3285         <file category="library" condition="CM7_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
3286         <file category="library" condition="CM7_BE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3287         <file category="library" condition="CM7_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib"    src="CMSIS/RTOS/RTX/SRC/ARM"/>
3288         <file category="library" condition="CM7_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3289         <!-- GCC -->
3290         <file category="library" condition="CM0_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
3291         <file category="library" condition="CM0_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3292         <file category="library" condition="CM1_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
3293         <file category="library" condition="CM1_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3294         <file category="library" condition="CM3_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
3295         <file category="library" condition="CM3_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3296         <file category="library" condition="CM4_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
3297         <file category="library" condition="CM4_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3298         <file category="library" condition="CM4_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
3299         <file category="library" condition="CM4_FP_BE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3300         <file category="library" condition="CM7_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
3301         <file category="library" condition="CM7_BE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3302         <file category="library" condition="CM7_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a"   src="CMSIS/RTOS/RTX/SRC/GCC"/>
3303         <file category="library" condition="CM7_FP_BE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3304         <!-- IAR -->
3305         <file category="library" condition="CM0_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
3306         <file category="library" condition="CM0_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
3307         <file category="library" condition="CM1_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
3308         <file category="library" condition="CM1_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
3309         <file category="library" condition="CM3_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
3310         <file category="library" condition="CM3_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
3311         <file category="library" condition="CM4_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
3312         <file category="library" condition="CM4_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
3313         <file category="library" condition="CM4_FP_LE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
3314         <file category="library" condition="CM4_FP_BE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
3315         <file category="library" condition="CM7_LE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
3316         <file category="library" condition="CM7_BE_IAR"      name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
3317         <file category="library" condition="CM7_FP_LE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a"      src="CMSIS/RTOS/RTX/SRC/IAR"/>
3318         <file category="library" condition="CM7_FP_BE_IAR"   name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a"    src="CMSIS/RTOS/RTX/SRC/IAR"/>
3319       </files>
3320     </component>
3321     <!-- CMSIS-RTOS Keil RTX component (IFX variant) -->
3322     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cvariant="IFX" Cversion="4.82.0" Capiversion="1.0.0" condition="RTOS RTX IFX">
3323       <description>CMSIS-RTOS RTX implementation for Infineon XMC4 series affected by PMU_CM.001 errata</description>
3324       <RTE_Components_h>
3325         <!-- the following content goes into file 'RTE_Components.h' -->
3326         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
3327         #define RTE_CMSIS_RTOS_RTX              /* CMSIS-RTOS Keil RTX */
3328       </RTE_Components_h>
3329       <files>
3330         <!-- CPU independent -->
3331         <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
3332         <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
3333         <file category="source" attr="config"   name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
3334
3335         <!-- RTX templates -->
3336         <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
3337         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c"      select="CMSIS-RTOS 'main' function"/>
3338         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
3339         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c"   select="CMSIS-RTOS Memory Pool"/>
3340         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c"  select="CMSIS-RTOS Message Queue"/>
3341         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c"     select="CMSIS-RTOS Mutex"/>
3342         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
3343         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c"    select="CMSIS-RTOS Thread"/>
3344         <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c"     select="CMSIS-RTOS Timer"/>
3345         <!-- tool-chain specific template file -->
3346         <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
3347         <file category="source" attr="template" condition="GCC"   name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
3348         <file category="source" attr="template" condition="IAR"   name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
3349
3350         <!-- CPU and Compiler dependent -->
3351         <!-- ARMCC -->
3352         <file category="library" condition="CM4_LE_ARMCC"    name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_IFX.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3353         <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_IFX.lib"  src="CMSIS/RTOS/RTX/SRC/ARM"/>
3354         <!-- GCC -->
3355         <file category="library" condition="CM4_LE_GCC"      name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3356         <file category="library" condition="CM4_FP_LE_GCC"   name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
3357         <!-- IAR -->
3358       </files>
3359     </component>
3360
3361     <!-- CMSIS-RTOS Keil RTX5 component -->
3362     <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX5" Cversion="5.5.2" Capiversion="1.0.0" condition="RTOS RTX5">
3363       <description>CMSIS-RTOS RTX5 implementation for Cortex-M, SC000, and SC300</description>
3364       <RTE_Components_h>
3365         <!-- the following content goes into file 'RTE_Components.h' -->
3366         #define RTE_CMSIS_RTOS                  /* CMSIS-RTOS */
3367         #define RTE_CMSIS_RTOS_RTX5             /* CMSIS-RTOS Keil RTX5 */
3368       </RTE_Components_h>
3369       <files>
3370         <!-- RTX header file -->
3371         <file category="header" name="CMSIS/RTOS2/RTX/Include1/cmsis_os.h"/>
3372         <!-- RTX compatibility module for API V1 -->
3373         <file category="source" name="CMSIS/RTOS2/RTX/Library/cmsis_os1.c"/>
3374       </files>
3375     </component>
3376
3377     <!-- CMSIS-RTOS2 Keil RTX5 component -->
3378     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library" Cversion="5.5.2" Capiversion="2.1.3" condition="RTOS2 RTX5 Lib">
3379       <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and Armv8-M (Library)</description>
3380       <RTE_Components_h>
3381         <!-- the following content goes into file 'RTE_Components.h' -->
3382         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
3383         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
3384       </RTE_Components_h>
3385       <files>
3386         <!-- RTX documentation -->
3387         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
3388
3389         <!-- RTX header files -->
3390         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
3391
3392         <!-- RTX configuration -->
3393         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.5.1"/>
3394         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
3395
3396         <!-- RTX templates -->
3397         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.1.0" select="CMSIS-RTOS2 'main' function"/>
3398         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
3399         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
3400         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
3401         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
3402         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
3403         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
3404         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
3405         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
3406         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
3407
3408         <!-- RTX library configuration -->
3409         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
3410
3411         <!-- RTX libraries (CPU and Compiler dependent) -->
3412         <!-- ARMCC -->
3413         <file category="library" condition="CM0_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM0.lib"    src="CMSIS/RTOS2/RTX/Source"/>
3414         <file category="library" condition="CM1_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM0.lib"    src="CMSIS/RTOS2/RTX/Source"/>
3415         <file category="library" condition="CM3_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
3416         <file category="library" condition="CM4_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
3417         <file category="library" condition="CM4_FP_LE_ARMCC"      name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3418         <file category="library" condition="CM7_LE_ARMCC"         name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib"    src="CMSIS/RTOS2/RTX/Source"/>
3419         <file category="library" condition="CM7_FP_LE_ARMCC"      name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3420         <file category="library" condition="CM23_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3421         <file category="library" condition="CM33_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3422         <file category="library" condition="CM33_FP_LE_ARMCC"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
3423         <file category="library" condition="CM35P_LE_ARMCC"       name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3424         <file category="library" condition="CM35P_FP_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
3425         <file category="library" condition="CM55_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
3426         <file category="library" condition="ARMv8MBL_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3427         <file category="library" condition="ARMv8MML_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3428         <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib"  src="CMSIS/RTOS2/RTX/Source"/>
3429         <!-- GCC -->
3430         <file category="library" condition="CM0_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM0.a"   src="CMSIS/RTOS2/RTX/Source"/>
3431         <file category="library" condition="CM1_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM0.a"   src="CMSIS/RTOS2/RTX/Source"/>
3432         <file category="library" condition="CM3_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
3433         <file category="library" condition="CM4_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
3434         <file category="library" condition="CM4_FP_LE_GCC"        name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a"  src="CMSIS/RTOS2/RTX/Source"/>
3435         <file category="library" condition="CM7_LE_GCC"           name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a"   src="CMSIS/RTOS2/RTX/Source"/>
3436         <file category="library" condition="CM7_FP_LE_GCC"        name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a"  src="CMSIS/RTOS2/RTX/Source"/>
3437         <file category="library" condition="CM23_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a"  src="CMSIS/RTOS2/RTX/Source"/>
3438         <file category="library" condition="CM33_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
3439         <file category="library" condition="CM33_FP_LE_GCC"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
3440         <file category="library" condition="CM35P_LE_GCC"         name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
3441         <file category="library" condition="CM35P_FP_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
3442         <file category="library" condition="CM55_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
3443         <file category="library" condition="ARMv8MBL_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a"  src="CMSIS/RTOS2/RTX/Source"/>
3444         <file category="library" condition="ARMv8MML_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a"  src="CMSIS/RTOS2/RTX/Source"/>
3445         <file category="library" condition="ARMv8MML_FP_LE_GCC"   name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
3446         <!-- IAR -->
3447         <file category="library" condition="CM0_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM0.a"      src="CMSIS/RTOS2/RTX/Source"/>
3448         <file category="library" condition="CM1_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM0.a"      src="CMSIS/RTOS2/RTX/Source"/>
3449         <file category="library" condition="CM3_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
3450         <file category="library" condition="CM4_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
3451         <file category="library" condition="CM4_FP_LE_IAR"        name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a"     src="CMSIS/RTOS2/RTX/Source"/>
3452         <file category="library" condition="CM7_LE_IAR"           name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a"      src="CMSIS/RTOS2/RTX/Source"/>
3453         <file category="library" condition="CM7_FP_LE_IAR"        name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a"     src="CMSIS/RTOS2/RTX/Source"/>
3454         <file category="library" condition="CM23_LE_IAR"          name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MB.a"     src="CMSIS/RTOS2/RTX/Source"/>
3455         <file category="library" condition="CM33_LE_IAR"          name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MM.a"     src="CMSIS/RTOS2/RTX/Source"/>
3456         <file category="library" condition="CM33_FP_LE_IAR"       name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMF.a"    src="CMSIS/RTOS2/RTX/Source"/>
3457         <file category="library" condition="CM35P_LE_IAR"         name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MM.a"     src="CMSIS/RTOS2/RTX/Source"/>
3458         <file category="library" condition="CM35P_FP_LE_IAR"      name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMF.a"    src="CMSIS/RTOS2/RTX/Source"/>
3459         <file category="library" condition="CM55_LE_IAR"          name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMF.a"    src="CMSIS/RTOS2/RTX/Source"/>
3460         <file category="library" condition="ARMv8MBL_LE_IAR"      name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MB.a"     src="CMSIS/RTOS2/RTX/Source"/>
3461         <file category="library" condition="ARMv8MML_LE_IAR"      name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MM.a"     src="CMSIS/RTOS2/RTX/Source"/>
3462         <file category="library" condition="ARMv8MML_FP_LE_IAR"   name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMF.a"    src="CMSIS/RTOS2/RTX/Source"/>
3463       </files>
3464     </component>
3465     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library_NS" Cversion="5.5.2" Capiversion="2.1.3" condition="RTOS2 RTX5 NS">
3466       <description>CMSIS-RTOS2 RTX5 for Armv8-M Non-Secure Domain (Library)</description>
3467       <RTE_Components_h>
3468         <!-- the following content goes into file 'RTE_Components.h' -->
3469         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
3470         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
3471         #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS  /* CMSIS-RTOS2 Keil RTX5 Armv8-M Non-secure domain */
3472       </RTE_Components_h>
3473       <files>
3474         <!-- RTX documentation -->
3475         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
3476
3477         <!-- RTX header files -->
3478         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
3479
3480         <!-- RTX configuration -->
3481         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.5.1"/>
3482         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
3483
3484         <!-- RTX templates -->
3485         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.1.0" select="CMSIS-RTOS2 'main' function"/>
3486         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
3487         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
3488         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
3489         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
3490         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
3491         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
3492         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
3493         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
3494         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
3495
3496         <!-- RTX library configuration -->
3497         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
3498
3499         <!-- RTX libraries (CPU and Compiler dependent) -->
3500         <!-- ARMCC -->
3501         <file category="library" condition="CM23_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3502         <file category="library" condition="CM33_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3503         <file category="library" condition="CM33_FP_LE_ARMCC"     name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
3504         <file category="library" condition="CM35P_LE_ARMCC"       name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3505         <file category="library" condition="CM35P_FP_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
3506         <file category="library" condition="CM55_LE_ARMCC"        name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
3507         <file category="library" condition="ARMv8MBL_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3508         <file category="library" condition="ARMv8MML_LE_ARMCC"    name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib"   src="CMSIS/RTOS2/RTX/Source"/>
3509         <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib"  src="CMSIS/RTOS2/RTX/Source"/>
3510         <!-- GCC -->
3511         <file category="library" condition="CM23_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a"  src="CMSIS/RTOS2/RTX/Source"/>
3512         <file category="library" condition="CM33_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
3513         <file category="library" condition="CM33_FP_LE_GCC"       name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
3514         <file category="library" condition="CM35P_LE_GCC"         name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
3515         <file category="library" condition="CM35P_FP_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
3516         <file category="library" condition="CM55_LE_GCC"          name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
3517         <file category="library" condition="ARMv8MBL_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a"  src="CMSIS/RTOS2/RTX/Source"/>
3518         <file category="library" condition="ARMv8MML_LE_GCC"      name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a"  src="CMSIS/RTOS2/RTX/Source"/>
3519         <file category="library" condition="ARMv8MML_FP_LE_GCC"   name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
3520         <!-- IAR -->
3521         <file category="library" condition="CM23_LE_IAR"          name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MBN.a"     src="CMSIS/RTOS2/RTX/Source"/>
3522         <file category="library" condition="CM33_LE_IAR"          name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMN.a"     src="CMSIS/RTOS2/RTX/Source"/>
3523         <file category="library" condition="CM33_FP_LE_IAR"       name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMFN.a"    src="CMSIS/RTOS2/RTX/Source"/>
3524         <file category="library" condition="CM35P_LE_IAR"         name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMN.a"     src="CMSIS/RTOS2/RTX/Source"/>
3525         <file category="library" condition="CM35P_FP_LE_IAR"      name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMFN.a"    src="CMSIS/RTOS2/RTX/Source"/>
3526         <file category="library" condition="CM55_LE_IAR"          name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMFN.a"    src="CMSIS/RTOS2/RTX/Source"/>
3527         <file category="library" condition="ARMv8MBL_LE_IAR"      name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MBN.a"     src="CMSIS/RTOS2/RTX/Source"/>
3528         <file category="library" condition="ARMv8MML_LE_IAR"      name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMN.a"     src="CMSIS/RTOS2/RTX/Source"/>
3529         <file category="library" condition="ARMv8MML_FP_LE_IAR"   name="CMSIS/RTOS2/RTX/Library/IAR/RTX_V8MMFN.a"    src="CMSIS/RTOS2/RTX/Source"/>
3530       </files>
3531     </component>
3532     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.5.2" Capiversion="2.1.3" condition="RTOS2 RTX5">
3533       <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and Armv8-M (Source)</description>
3534       <RTE_Components_h>
3535         <!-- the following content goes into file 'RTE_Components.h' -->
3536         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
3537         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
3538         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
3539       </RTE_Components_h>
3540       <files>
3541         <!-- RTX documentation -->
3542         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
3543
3544         <!-- RTX header files -->
3545         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
3546
3547         <!-- RTX configuration -->
3548         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.5.1"/>
3549         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
3550
3551         <!-- RTX templates -->
3552         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.1.0" select="CMSIS-RTOS2 'main' function"/>
3553         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
3554         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
3555         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
3556         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
3557         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
3558         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
3559         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
3560         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
3561         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
3562
3563         <!-- RTX sources (core) -->
3564         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
3565         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
3566         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
3567         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
3568         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
3569         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
3570         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
3571         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
3572         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
3573         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
3574         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
3575         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
3576         <!-- RTX sources (library configuration) -->
3577         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
3578         <!-- RTX sources (handlers ARMCC) -->
3579         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm0.s"         condition="CM0_ARMCC"/>
3580         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm0.s"         condition="CM1_ARMCC"/>
3581         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM3_ARMCC"/>
3582         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM4_ARMCC"/>
3583         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s"        condition="CM4_FP_ARMCC"/>
3584         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s"         condition="CM7_ARMCC"/>
3585         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s"        condition="CM7_FP_ARMCC"/>
3586         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s"    condition="CM23_ARMCC"/>
3587         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM33_ARMCC"/>
3588         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM33_FP_ARMCC"/>
3589         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM35P_ARMCC"/>
3590         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="CM35P_FP_ARMCC"/>
3591         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="CM55_ARMCC"/>
3592         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s"    condition="ARMv8MBL_ARMCC"/>
3593         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="ARMv8MML_ARMCC"/>
3594         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s"    condition="ARMv8MML_FP_ARMCC"/>
3595         <!-- RTX sources (handlers GCC) -->
3596         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm0.S"         condition="CM0_GCC"/>
3597         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm0.S"         condition="CM1_GCC"/>
3598         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM3_GCC"/>
3599         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM4_GCC"/>
3600         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S"        condition="CM4_FP_GCC"/>
3601         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S"         condition="CM7_GCC"/>
3602         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S"        condition="CM7_FP_GCC"/>
3603         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S"    condition="CM23_GCC"/>
3604         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="CM33_GCC"/>
3605         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="CM33_FP_GCC"/>
3606         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="CM35P_GCC"/>
3607         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="CM35P_FP_GCC"/>
3608         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="CM55_GCC"/>
3609         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S"    condition="ARMv8MBL_GCC"/>
3610         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S"    condition="ARMv8MML_GCC"/>
3611         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="ARMv8MML_FP_GCC"/>
3612         <!-- RTX sources (handlers IAR) -->
3613         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm0.s"         condition="CM0_IAR"/>
3614         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm0.s"         condition="CM1_IAR"/>
3615         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM3_IAR"/>
3616         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM4_IAR"/>
3617         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s"        condition="CM4_FP_IAR"/>
3618         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s"         condition="CM7_IAR"/>
3619         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s"        condition="CM7_FP_IAR"/>
3620         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl.s"    condition="CM23_IAR"/>
3621         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="CM33_IAR"/>
3622         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="CM33_FP_IAR"/>
3623         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="CM35P_IAR"/>
3624         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="CM35P_FP_IAR"/>
3625         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="CM55_IAR"/>
3626         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl.s"    condition="ARMv8MBL_IAR"/>
3627         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="ARMv8MML_IAR"/>
3628         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s"    condition="ARMv8MML_FP_IAR"/>
3629         <!-- OS Tick (SysTick) -->
3630         <file category="source" name="CMSIS/RTOS2/Source/os_systick.c"/>
3631       </files>
3632     </component>
3633     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.5.2" Capiversion="2.1.3" condition="RTOS2 RTX5 v7-A">
3634       <description>CMSIS-RTOS2 RTX5 for Armv7-A (Source)</description>
3635       <RTE_Components_h>
3636         <!-- the following content goes into file 'RTE_Components.h' -->
3637         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
3638         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
3639         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
3640       </RTE_Components_h>
3641       <files>
3642         <!-- RTX documentation -->
3643         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
3644
3645         <!-- RTX header files -->
3646         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
3647
3648         <!-- RTX configuration -->
3649         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.5.1"/>
3650         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
3651
3652         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/handlers.c"    version="5.1.0"/>
3653
3654         <!-- RTX templates -->
3655         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.1.0" select="CMSIS-RTOS2 'main' function"/>
3656         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
3657         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
3658         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
3659         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
3660         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
3661         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
3662         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
3663         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
3664         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
3665
3666         <!-- RTX sources (core) -->
3667         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
3668         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
3669         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
3670         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
3671         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
3672         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
3673         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
3674         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
3675         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
3676         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
3677         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
3678         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
3679         <!-- RTX sources (library configuration) -->
3680         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
3681         <!-- RTX sources (handlers ARMCC) -->
3682         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_ca.s"          condition="CA_ARMCC5"/>
3683         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_ca.S"          condition="CA_ARMCC6"/>
3684         <!-- RTX sources (handlers GCC) -->
3685         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_ca.S"          condition="CA_GCC"/>
3686         <!-- RTX sources (handlers IAR) -->
3687         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_ca.s"          condition="CA_IAR"/>
3688       </files>
3689     </component>
3690     <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source_NS" Cversion="5.5.2" Capiversion="2.1.3" condition="RTOS2 RTX5 NS">
3691       <description>CMSIS-RTOS2 RTX5 for Armv8-M Non-Secure Domain (Source)</description>
3692       <RTE_Components_h>
3693         <!-- the following content goes into file 'RTE_Components.h' -->
3694         #define RTE_CMSIS_RTOS2                 /* CMSIS-RTOS2 */
3695         #define RTE_CMSIS_RTOS2_RTX5            /* CMSIS-RTOS2 Keil RTX5 */
3696         #define RTE_CMSIS_RTOS2_RTX5_SOURCE     /* CMSIS-RTOS2 Keil RTX5 Source */
3697         #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS  /* CMSIS-RTOS2 Keil RTX5 Armv8-M Non-secure domain */
3698       </RTE_Components_h>
3699       <files>
3700         <!-- RTX documentation -->
3701         <file category="doc"    name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
3702
3703         <!-- RTX header files -->
3704         <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
3705
3706         <!-- RTX configuration -->
3707         <file category="header" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.h"  version="5.5.1"/>
3708         <file category="source" attr="config"   name="CMSIS/RTOS2/RTX/Config/RTX_Config.c"  version="5.1.0"/>
3709
3710         <!-- RTX templates -->
3711         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c"      version="2.1.0" select="CMSIS-RTOS2 'main' function"/>
3712         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c"    version="2.0.0" select="CMSIS-RTOS2 Events"/>
3713         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c"   version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
3714         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c"  version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
3715         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c"     version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
3716         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
3717         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c"    version="2.0.0" select="CMSIS-RTOS2 Thread"/>
3718         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c"     version="2.0.1" select="CMSIS-RTOS2 Timer"/>
3719         <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c"  version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
3720         <file category="other"  name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
3721
3722         <!-- RTX sources (core) -->
3723         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
3724         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
3725         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
3726         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
3727         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
3728         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
3729         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
3730         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
3731         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
3732         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
3733         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
3734         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
3735         <!-- RTX sources (library configuration) -->
3736         <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
3737         <!-- RTX sources (ARMCC handlers) -->
3738         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s"    condition="CM23_ARMCC"/>
3739         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM33_ARMCC"/>
3740         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM33_FP_ARMCC"/>
3741         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM35P_ARMCC"/>
3742         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="CM35P_FP_ARMCC"/>
3743         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="CM55_ARMCC"/>
3744         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s"    condition="ARMv8MBL_ARMCC"/>
3745         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="ARMv8MML_ARMCC"/>
3746         <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s"    condition="ARMv8MML_FP_ARMCC"/>
3747         <!-- RTX sources (GCC handlers) -->
3748         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S"    condition="CM23_GCC"/>
3749         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="CM33_GCC"/>
3750         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="CM33_FP_GCC"/>
3751         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="CM35P_GCC"/>
3752         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="CM35P_FP_GCC"/>
3753         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="CM55_GCC"/>
3754         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S"    condition="ARMv8MBL_GCC"/>
3755         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S"    condition="ARMv8MML_GCC"/>
3756         <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="ARMv8MML_FP_GCC"/>
3757         <!-- RTX sources (IAR handlers) -->
3758         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl_ns.s"    condition="CM23_IAR"/>
3759         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="CM33_IAR"/>
3760         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="CM33_FP_IAR"/>
3761         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="CM35P_IAR"/>
3762         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="CM35P_FP_IAR"/>
3763         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="CM55_IAR"/>
3764         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl_ns.s"    condition="ARMv8MBL_IAR"/>
3765         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="ARMv8MML_IAR"/>
3766         <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s"    condition="ARMv8MML_FP_IAR"/>
3767         <!-- OS Tick (SysTick) -->
3768         <file category="source" name="CMSIS/RTOS2/Source/os_systick.c"/>
3769       </files>
3770     </component>
3771
3772     <!-- CMSIS-Driver Custom components -->
3773     <component Cclass="CMSIS Driver" Cgroup="USART" Csub="Custom" Cversion="1.0.0" Capiversion="2.4.0" custom="1">
3774       <description>Access to #include Driver_USART.h file and code template for custom implementation</description>
3775       <files>
3776         <file category="header" name="CMSIS/Driver/Include/Driver_USART.h" />
3777         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_USART.c" select="USART Driver"/>
3778       </files>
3779     </component>
3780     <component Cclass="CMSIS Driver" Cgroup="SPI" Csub="Custom" Cversion="1.0.0" Capiversion="2.3.0" custom="1">
3781       <description>Access to #include Driver_SPI.h file and code template for custom implementation</description>
3782       <files>
3783         <file category="header" name="CMSIS/Driver/Include/Driver_SPI.h" />
3784         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_SPI.c" select="SPI Driver"/>
3785       </files>
3786     </component>
3787     <component Cclass="CMSIS Driver" Cgroup="SAI" Csub="Custom" Cversion="1.0.0" Capiversion="1.2.0" custom="1">
3788       <description>Access to #include Driver_SAI.h file and code template for custom implementation</description>
3789       <files>
3790         <file category="header" name="CMSIS/Driver/Include/Driver_SAI.h" />
3791         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_SAI.c" select="SAI Driver"/>
3792       </files>
3793     </component>
3794     <component Cclass="CMSIS Driver" Cgroup="I2C" Csub="Custom" Cversion="1.0.0" Capiversion="2.4.0" custom="1">
3795       <description>Access to #include Driver_I2C.h file and code template for custom implementation</description>
3796       <files>
3797         <file category="header" name="CMSIS/Driver/Include/Driver_I2C.h" />
3798         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_I2C.c" select="I2C Driver"/>
3799       </files>
3800     </component>
3801     <component Cclass="CMSIS Driver" Cgroup="CAN" Csub="Custom" Cversion="1.0.0" Capiversion="1.3.0" custom="1">
3802       <description>Access to #include Driver_CAN.h file and code template for custom implementation</description>
3803       <files>
3804         <file category="header" name="CMSIS/Driver/Include/Driver_CAN.h" />
3805         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_CAN.c" select="CAN Driver"/>
3806       </files>
3807     </component>
3808     <component Cclass="CMSIS Driver" Cgroup="Flash" Csub="Custom" Cversion="1.0.0" Capiversion="2.3.0" custom="1">
3809       <description>Access to #include Driver_Flash.h file and code template for custom implementation</description>
3810       <files>
3811         <file category="header" name="CMSIS/Driver/Include/Driver_Flash.h" />
3812         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_Flash.c" select="Flash Driver"/>
3813       </files>
3814     </component>
3815     <component Cclass="CMSIS Driver" Cgroup="MCI" Csub="Custom" Cversion="1.0.0" Capiversion="2.4.0" custom="1">
3816       <description>Access to #include Driver_MCI.h file and code template for custom implementation</description>
3817       <files>
3818         <file category="header" name="CMSIS/Driver/Include/Driver_MCI.h" />
3819         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_MCI.c" select="MCI Driver"/>
3820       </files>
3821     </component>
3822     <component Cclass="CMSIS Driver" Cgroup="NAND" Csub="Custom" Cversion="1.0.0" Capiversion="2.4.0" custom="1">
3823       <description>Access to #include Driver_NAND.h file and code template for custom implementation</description>
3824       <files>
3825         <file category="header" name="CMSIS/Driver/Include/Driver_NAND.h" />
3826         <!-- <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_NAND.c" select="NAND Flash Driver"/> -->
3827       </files>
3828     </component>
3829     <component Cclass="CMSIS Driver" Cgroup="Ethernet" Csub="Custom" Cversion="1.0.0" Capiversion="2.2.0" custom="1">
3830       <description>Access to #include Driver_ETH_PHY/MAC.h files and code templates for custom implementation</description>
3831       <files>
3832         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
3833         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
3834         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_ETH_PHY.c" select="Ethernet PHY and MAC Driver"/>
3835         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_ETH_MAC.c" select="Ethernet PHY and MAC Driver"/>
3836       </files>
3837     </component>
3838     <component Cclass="CMSIS Driver" Cgroup="Ethernet MAC" Csub="Custom" Cversion="1.0.0" Capiversion="2.2.0" custom="1">
3839       <description>Access to #include Driver_ETH_MAC.h file and code template for custom implementation</description>
3840       <files>
3841         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
3842         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_ETH_MAC.c" select="Ethernet MAC Driver"/>
3843       </files>
3844     </component>
3845     <component Cclass="CMSIS Driver" Cgroup="Ethernet PHY" Csub="Custom" Cversion="1.0.0" Capiversion="2.2.0" custom="1">
3846       <description>Access to #include Driver_ETH_PHY.h file and code template for custom implementation</description>
3847       <files>
3848         <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
3849         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_ETH_PHY.c" select="Ethernet PHY Driver"/>
3850       </files>
3851     </component>
3852     <component Cclass="CMSIS Driver" Cgroup="USB Device" Csub="Custom" Cversion="1.0.0" Capiversion="2.3.0" custom="1">
3853       <description>Access to #include Driver_USBD.h file and code template for custom implementation</description>
3854       <files>
3855         <file category="header" name="CMSIS/Driver/Include/Driver_USBD.h" />
3856         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_USBD.c" select="USB Device Driver"/>
3857       </files>
3858     </component>
3859     <component Cclass="CMSIS Driver" Cgroup="USB Host" Csub="Custom" Cversion="1.0.0" Capiversion="2.3.0" custom="1">
3860       <description>Access to #include Driver_USBH.h file and code template for custom implementation</description>
3861       <files>
3862         <file category="header" name="CMSIS/Driver/Include/Driver_USBH.h" />
3863         <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_USBH.c" select="USB Host Driver"/>
3864       </files>
3865     </component>
3866     <component Cclass="CMSIS Driver" Cgroup="WiFi" Csub="Custom" Cversion="1.0.0" Capiversion="1.1.0" custom="1">
3867       <description>Access to #include Driver_WiFi.h file</description>
3868       <files>
3869         <file category="header" name="CMSIS/Driver/Include/Driver_WiFi.h"/>
3870         <!-- <file category="sourceC" attr="template" name="CMSIS/Driver/DriverTemplates/Driver_WiFi.c" select="WiFi Driver"/> -->
3871       </files>
3872     </component>
3873   </components>
3874
3875   <boards>
3876     <board name="uVision Simulator" vendor="Keil">
3877       <description>uVision Simulator</description>
3878       <mountedDevice    deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0"/>
3879       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P"/>
3880       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P_MPU"/>
3881       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM1"/>
3882       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM3"/>
3883       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4"/>
3884       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4_FP"/>
3885       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7"/>
3886       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_SP"/>
3887       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_DP"/>
3888       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MBL"/>
3889       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML"/>
3890       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_SP"/>
3891       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_DP"/>
3892       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23"/>
3893       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23_TZ"/>
3894       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33"/>
3895       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_TZ"/>
3896       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP"/>
3897       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP_TZ"/>
3898       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM35P"/>
3899       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM35P_TZ"/>
3900       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM35P_DSP_FP"/>
3901       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM35P_DSP_FP_TZ"/>
3902     </board>
3903
3904     <board name="EWARM Simulator" vendor="IAR">
3905       <description>EWARM Simulator</description>
3906       <mountedDevice    deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0"/>
3907       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P"/>
3908       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P_MPU"/>
3909       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM1"/>
3910       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM3"/>
3911       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4"/>
3912       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4_FP"/>
3913       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7"/>
3914       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_SP"/>
3915       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_DP"/>
3916       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MBL"/>
3917       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML"/>
3918       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_SP"/>
3919       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_DP"/>
3920       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23"/>
3921       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23_TZ"/>
3922       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33"/>
3923       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_TZ"/>
3924       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP"/>
3925       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP_TZ"/>
3926       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM35P"/>
3927       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM35P_TZ"/>
3928       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM35P_DSP_FP"/>
3929       <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM35P_DSP_FP_TZ"/>
3930     </board>
3931   </boards>
3932
3933   <examples>
3934     <example name="DSP_Lib Class Marks example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_class_marks_example">
3935       <description>DSP_Lib Class Marks example</description>
3936       <board name="uVision Simulator" vendor="Keil"/>
3937       <project>
3938         <environment name="uv" load="arm_class_marks_example.uvprojx"/>
3939       </project>
3940       <attributes>
3941         <component Cclass="CMSIS" Cgroup="CORE"/>
3942         <component Cclass="CMSIS" Cgroup="DSP"/>
3943         <component Cclass="Device" Cgroup="Startup"/>
3944         <category>Getting Started</category>
3945       </attributes>
3946     </example>
3947
3948     <example name="DSP_Lib Convolution example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_convolution_example">
3949       <description>DSP_Lib Convolution example</description>
3950       <board name="uVision Simulator" vendor="Keil"/>
3951       <project>
3952         <environment name="uv" load="arm_convolution_example.uvprojx"/>
3953       </project>
3954       <attributes>
3955         <component Cclass="CMSIS" Cgroup="CORE"/>
3956         <component Cclass="CMSIS" Cgroup="DSP"/>
3957         <component Cclass="Device" Cgroup="Startup"/>
3958         <category>Getting Started</category>
3959       </attributes>
3960     </example>
3961
3962     <example name="DSP_Lib Dotproduct example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_dotproduct_example">
3963       <description>DSP_Lib Dotproduct example</description>
3964       <board name="uVision Simulator" vendor="Keil"/>
3965       <project>
3966         <environment name="uv" load="arm_dotproduct_example.uvprojx"/>
3967       </project>
3968       <attributes>
3969         <component Cclass="CMSIS" Cgroup="CORE"/>
3970         <component Cclass="CMSIS" Cgroup="DSP"/>
3971         <component Cclass="Device" Cgroup="Startup"/>
3972         <category>Getting Started</category>
3973       </attributes>
3974     </example>
3975
3976     <example name="DSP_Lib FFT Bin example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_fft_bin_example">
3977       <description>DSP_Lib FFT Bin example</description>
3978       <board name="uVision Simulator" vendor="Keil"/>
3979       <project>
3980         <environment name="uv" load="arm_fft_bin_example.uvprojx"/>
3981       </project>
3982       <attributes>
3983         <component Cclass="CMSIS" Cgroup="CORE"/>
3984         <component Cclass="CMSIS" Cgroup="DSP"/>
3985         <component Cclass="Device" Cgroup="Startup"/>
3986         <category>Getting Started</category>
3987       </attributes>
3988     </example>
3989
3990     <example name="DSP_Lib FIR example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_fir_example">
3991       <description>DSP_Lib FIR example</description>
3992       <board name="uVision Simulator" vendor="Keil"/>
3993       <project>
3994         <environment name="uv" load="arm_fir_example.uvprojx"/>
3995       </project>
3996       <attributes>
3997         <component Cclass="CMSIS" Cgroup="CORE"/>
3998         <component Cclass="CMSIS" Cgroup="DSP"/>
3999         <component Cclass="Device" Cgroup="Startup"/>
4000         <category>Getting Started</category>
4001       </attributes>
4002     </example>
4003
4004     <example name="DSP_Lib Graphic Equalizer example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_graphic_equalizer_example">
4005       <description>DSP_Lib Graphic Equalizer example</description>
4006       <board name="uVision Simulator" vendor="Keil"/>
4007       <project>
4008         <environment name="uv" load="arm_graphic_equalizer_example.uvprojx"/>
4009       </project>
4010       <attributes>
4011         <component Cclass="CMSIS" Cgroup="CORE"/>
4012         <component Cclass="CMSIS" Cgroup="DSP"/>
4013         <component Cclass="Device" Cgroup="Startup"/>
4014         <category>Getting Started</category>
4015       </attributes>
4016     </example>
4017
4018     <example name="DSP_Lib Linear Interpolation example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_linear_interp_example">
4019       <description>DSP_Lib Linear Interpolation example</description>
4020       <board name="uVision Simulator" vendor="Keil"/>
4021       <project>
4022         <environment name="uv" load="arm_linear_interp_example.uvprojx"/>
4023       </project>
4024       <attributes>
4025         <component Cclass="CMSIS" Cgroup="CORE"/>
4026         <component Cclass="CMSIS" Cgroup="DSP"/>
4027         <component Cclass="Device" Cgroup="Startup"/>
4028         <category>Getting Started</category>
4029       </attributes>
4030     </example>
4031
4032     <example name="DSP_Lib Matrix example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_matrix_example">
4033       <description>DSP_Lib Matrix example</description>
4034       <board name="uVision Simulator" vendor="Keil"/>
4035       <project>
4036         <environment name="uv" load="arm_matrix_example.uvprojx"/>
4037       </project>
4038       <attributes>
4039         <component Cclass="CMSIS" Cgroup="CORE"/>
4040         <component Cclass="CMSIS" Cgroup="DSP"/>
4041         <component Cclass="Device" Cgroup="Startup"/>
4042         <category>Getting Started</category>
4043       </attributes>
4044     </example>
4045
4046     <example name="DSP_Lib Signal Convergence example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_signal_converge_example">
4047       <description>DSP_Lib Signal Convergence example</description>
4048       <board name="uVision Simulator" vendor="Keil"/>
4049       <project>
4050         <environment name="uv" load="arm_signal_converge_example.uvprojx"/>
4051       </project>
4052       <attributes>
4053         <component Cclass="CMSIS" Cgroup="CORE"/>
4054         <component Cclass="CMSIS" Cgroup="DSP"/>
4055         <component Cclass="Device" Cgroup="Startup"/>
4056         <category>Getting Started</category>
4057       </attributes>
4058     </example>
4059
4060     <example name="DSP_Lib Sinus/Cosinus example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_sin_cos_example">
4061       <description>DSP_Lib Sinus/Cosinus example</description>
4062       <board name="uVision Simulator" vendor="Keil"/>
4063       <project>
4064         <environment name="uv" load="arm_sin_cos_example.uvprojx"/>
4065       </project>
4066       <attributes>
4067         <component Cclass="CMSIS" Cgroup="CORE"/>
4068         <component Cclass="CMSIS" Cgroup="DSP"/>
4069         <component Cclass="Device" Cgroup="Startup"/>
4070         <category>Getting Started</category>
4071       </attributes>
4072     </example>
4073
4074     <example name="DSP_Lib Variance example" doc="Abstract.txt" folder="CMSIS/DSP/Examples/ARM/arm_variance_example">
4075       <description>DSP_Lib Variance example</description>
4076       <board name="uVision Simulator" vendor="Keil"/>
4077       <project>
4078         <environment name="uv" load="arm_variance_example.uvprojx"/>
4079       </project>
4080       <attributes>
4081         <component Cclass="CMSIS" Cgroup="CORE"/>
4082         <component Cclass="CMSIS" Cgroup="DSP"/>
4083         <component Cclass="Device" Cgroup="Startup"/>
4084         <category>Getting Started</category>
4085       </attributes>
4086     </example>
4087
4088     <example name="NN Library CIFAR10" doc="readme.txt" folder="CMSIS/NN/Examples/ARM/arm_nn_examples/cifar10">
4089       <description>Neural Network CIFAR10 example</description>
4090       <board name="uVision Simulator" vendor="Keil"/>
4091       <project>
4092         <environment name="uv" load="arm_nnexamples_cifar10.uvprojx"/>
4093       </project>
4094       <attributes>
4095         <component Cclass="CMSIS" Cgroup="CORE"/>
4096         <component Cclass="CMSIS" Cgroup="DSP"/>
4097         <component Cclass="CMSIS" Cgroup="NN Lib"/>
4098         <component Cclass="Device" Cgroup="Startup"/>
4099         <category>Getting Started</category>
4100       </attributes>
4101     </example>
4102
4103     <example name="NN-example-cifar10" doc="readme_iar.txt" folder="CMSIS/NN/Examples/IAR/iar_nn_examples/NN-example-cifar10">
4104       <description>Neural Network CIFAR10 example</description>
4105       <board name="EWARM Simulator" vendor="IAR"/>
4106       <project>
4107         <environment name="iar" load="NN-example-cifar10.ewp"/>
4108       </project>
4109       <attributes>
4110         <component Cclass="CMSIS" Cgroup="CORE"/>
4111         <component Cclass="CMSIS" Cgroup="DSP"/>
4112         <component Cclass="CMSIS" Cgroup="NN Lib"/>
4113         <component Cclass="Device" Cgroup="Startup"/>
4114         <category>Getting Started</category>
4115       </attributes>
4116     </example>
4117
4118     <example name="NN Library GRU" doc="readme.txt" folder="CMSIS/NN/Examples/ARM/arm_nn_examples/gru">
4119       <description>Neural Network GRU example</description>
4120       <board name="uVision Simulator" vendor="Keil"/>
4121       <project>
4122         <environment name="uv" load="arm_nnexamples_gru.uvprojx"/>
4123       </project>
4124       <attributes>
4125         <component Cclass="CMSIS" Cgroup="CORE"/>
4126         <component Cclass="CMSIS" Cgroup="DSP"/>
4127         <component Cclass="CMSIS" Cgroup="NN Lib"/>
4128         <component Cclass="Device" Cgroup="Startup"/>
4129         <category>Getting Started</category>
4130       </attributes>
4131     </example>
4132
4133     <example name="NN-example-gru" doc="readme_iar.txt" folder="CMSIS/NN/Examples/IAR/iar_nn_examples/NN-example-gru">
4134       <description>Neural Network GRU example</description>
4135       <board name="EWARM Simulator" vendor="IAR"/>
4136       <project>
4137         <environment name="iar" load="NN-example-gru.ewp"/>
4138       </project>
4139       <attributes>
4140         <component Cclass="CMSIS" Cgroup="CORE"/>
4141         <component Cclass="CMSIS" Cgroup="DSP"/>
4142         <component Cclass="CMSIS" Cgroup="NN Lib"/>
4143         <component Cclass="Device" Cgroup="Startup"/>
4144         <category>Getting Started</category>
4145       </attributes>
4146     </example>
4147
4148     <example name="CMSIS-RTOS2 Blinky" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Blinky">
4149       <description>CMSIS-RTOS2 Blinky example</description>
4150       <board name="uVision Simulator" vendor="Keil"/>
4151       <project>
4152         <environment name="uv" load="Blinky.uvprojx"/>
4153       </project>
4154       <attributes>
4155         <component Cclass="CMSIS" Cgroup="CORE"/>
4156         <component Cclass="CMSIS" Cgroup="RTOS2"/>
4157         <component Cclass="Device" Cgroup="Startup"/>
4158         <category>Getting Started</category>
4159       </attributes>
4160     </example>
4161
4162     <example name="CMSIS-RTOS2 RTX5 Migration" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Migration">
4163       <description>CMSIS-RTOS2 mixed API v1 and v2</description>
4164       <board name="uVision Simulator" vendor="Keil"/>
4165       <project>
4166         <environment name="uv" load="Blinky.uvprojx"/>
4167       </project>
4168       <attributes>
4169         <component Cclass="CMSIS" Cgroup="CORE"/>
4170         <component Cclass="CMSIS" Cgroup="RTOS2"/>
4171         <component Cclass="Device" Cgroup="Startup"/>
4172         <category>Getting Started</category>
4173       </attributes>
4174     </example>
4175
4176     <example name="CMSIS-RTOS2 RTX5 Message Queue" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/MsgQueue">
4177       <description>CMSIS-RTOS2 Message Queue Example</description>
4178       <board name="uVision Simulator" vendor="Keil"/>
4179       <project>
4180         <environment name="uv" load="MsqQueue.uvprojx"/>
4181       </project>
4182       <attributes>
4183         <component Cclass="CMSIS" Cgroup="CORE"/>
4184         <component Cclass="CMSIS" Cgroup="RTOS2"/>
4185         <component Cclass="Compiler" Cgroup="EventRecorder"/>
4186         <component Cclass="Device" Cgroup="Startup"/>
4187         <category>Getting Started</category>
4188       </attributes>
4189     </example>
4190
4191     <example name="CMSIS-RTOS2 RTX5 Memory Pool" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/MemPool">
4192       <description>CMSIS-RTOS2 Memory Pool Example</description>
4193       <board name="uVision Simulator" vendor="Keil"/>
4194       <project>
4195         <environment name="uv" load="MemPool.uvprojx"/>
4196       </project>
4197       <attributes>
4198         <component Cclass="CMSIS" Cgroup="CORE"/>
4199         <component Cclass="CMSIS" Cgroup="RTOS2"/>
4200         <component Cclass="Compiler" Cgroup="EventRecorder"/>
4201         <component Cclass="Device" Cgroup="Startup"/>
4202         <category>Getting Started</category>
4203       </attributes>
4204     </example>
4205
4206     <example name="TrustZone for ARMv8-M No RTOS" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/NoRTOS">
4207       <description>Bare-metal secure/non-secure example without RTOS</description>
4208       <board name="uVision Simulator" vendor="Keil"/>
4209       <project>
4210         <environment name="uv" load="NoRTOS.uvmpw"/>
4211       </project>
4212       <attributes>
4213         <component Cclass="CMSIS" Cgroup="CORE"/>
4214         <component Cclass="CMSIS" Cgroup="RTOS2"/>
4215         <component Cclass="Device" Cgroup="Startup"/>
4216         <category>Getting Started</category>
4217       </attributes>
4218     </example>
4219
4220     <example name="TrustZone for ARMv8-M RTOS"  doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS">
4221       <description>Secure/non-secure RTOS example with thread context management</description>
4222       <board name="uVision Simulator" vendor="Keil"/>
4223       <project>
4224         <environment name="uv" load="RTOS.uvmpw"/>
4225       </project>
4226       <attributes>
4227         <component Cclass="CMSIS" Cgroup="CORE"/>
4228         <component Cclass="CMSIS" Cgroup="RTOS2"/>
4229         <component Cclass="Device" Cgroup="Startup"/>
4230         <category>Getting Started</category>
4231       </attributes>
4232     </example>
4233
4234     <example name="TrustZone for ARMv8-M RTOS Security Tests"  doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS_Faults">
4235       <description>Secure/non-secure RTOS example with security test cases and system recovery</description>
4236       <board name="uVision Simulator" vendor="Keil"/>
4237       <project>
4238         <environment name="uv" load="RTOS_Faults.uvmpw"/>
4239       </project>
4240       <attributes>
4241         <component Cclass="CMSIS" Cgroup="CORE"/>
4242         <component Cclass="CMSIS" Cgroup="RTOS2"/>
4243         <component Cclass="Device" Cgroup="Startup"/>
4244         <category>Getting Started</category>
4245       </attributes>
4246     </example>
4247
4248   </examples>
4249
4250 </package>