]> begriffs open source - cmsis/blob - main/Core_A/html/core__ca_8h.html
Update documentation for branch main
[cmsis] / main / Core_A / html / core__ca_8h.html
1 <!-- HTML header for doxygen 1.9.6-->
2 <!DOCTYPE html PUBLIC "-//W3C//DTD XHTML 1.0 Transitional//EN" "https://www.w3.org/TR/xhtml1/DTD/xhtml1-transitional.dtd">
3 <html xmlns="http://www.w3.org/1999/xhtml" lang="en-US">
4 <head>
5 <meta http-equiv="Content-Type" content="text/xhtml;charset=UTF-8"/>
6 <meta http-equiv="X-UA-Compatible" content="IE=11"/>
7 <meta name="viewport" content="width=device-width, initial-scale=1"/>
8 <title>CMSIS-Core (Cortex-A): core_ca.h File Reference</title>
9 <link href="doxygen.css" rel="stylesheet" type="text/css"/>
10 <link href="tabs.css" rel="stylesheet" type="text/css"/>
11 <link href="extra_navtree.css" rel="stylesheet" type="text/css"/>
12 <link href="extra_stylesheet.css" rel="stylesheet" type="text/css"/>
13 <link href="extra_search.css" rel="stylesheet" type="text/css"/>
14 <script type="text/javascript" src="jquery.js"></script>
15 <script type="text/javascript" src="dynsections.js"></script>
16 <script type="text/javascript" src="printComponentTabs.js"></script>
17 <script type="text/javascript" src="footer.js"></script>
18 <script type="text/javascript" src="navtree.js"></script>
19 <link href="navtree.css" rel="stylesheet" type="text/css"/>
20 <script type="text/javascript" src="resize.js"></script>
21 <script type="text/javascript" src="navtreedata.js"></script>
22 <script type="text/javascript" src="navtree.js"></script>
23 <link href="search/search.css" rel="stylesheet" type="text/css"/>
24 <script type="text/javascript" src="search/searchdata.js"></script>
25 <script type="text/javascript" src="search/search.js"></script>
26 <script type="text/javascript">
27 /* @license magnet:?xt=urn:btih:d3d9a9a6595521f9666a5e94cc830dab83b65699&amp;dn=expat.txt MIT */
28   $(document).ready(function() { init_search(); });
29 /* @license-end */
30 </script>
31 <script type="text/javascript" src="darkmode_toggle.js"></script>
32 <link href="extra_stylesheet.css" rel="stylesheet" type="text/css"/>
33 <link href="extra_navtree.css" rel="stylesheet" type="text/css"/>
34 <link href="extra_search.css" rel="stylesheet" type="text/css"/>
35 <link href="version.css" rel="stylesheet" type="text/css" />
36 <script type="text/javascript" src="../../../version.js"></script>
37 </head>
38 <body>
39 <div id="top"><!-- do not remove this div, it is closed by doxygen! -->
40 <div id="titlearea">
41 <table cellspacing="0" cellpadding="0">
42  <tbody>
43  <tr style="height: 55px;">
44   <td id="projectlogo" style="padding: 1.5em;"><img alt="Logo" src="cmsis_logo_white_small.png"/></td>
45   <td style="padding-left: 1em; padding-bottom: 1em;padding-top: 1em;">
46    <div id="projectname">CMSIS-Core (Cortex-A)
47    &#160;<span id="projectnumber"><script type="text/javascript">
48      <!--
49      writeHeader.call(this);
50      writeVersionDropdown.call(this);
51      //-->
52     </script>
53    </span>
54    </div>
55    <div id="projectbrief">CMSIS-Core support for Cortex-A processor-based devices</div>
56   </td>
57    <td>        <div id="MSearchBox" class="MSearchBoxInactive">
58         <span class="left">
59           <span id="MSearchSelect"                onmouseover="return searchBox.OnSearchSelectShow()"                onmouseout="return searchBox.OnSearchSelectHide()">&#160;</span>
60           <input type="text" id="MSearchField" value="" placeholder="Search" accesskey="S"
61                onfocus="searchBox.OnSearchFieldFocus(true)" 
62                onblur="searchBox.OnSearchFieldFocus(false)" 
63                onkeyup="searchBox.OnSearchFieldChange(event)"/>
64           </span><span class="right">
65             <a id="MSearchClose" href="javascript:searchBox.CloseResultsWindow()"><img id="MSearchCloseImg" border="0" src="search/close.svg" alt=""/></a>
66           </span>
67         </div>
68 </td>
69   <!--END !PROJECT_NAME-->
70  </tr>
71  </tbody>
72 </table>
73 </div>
74 <!-- end header part -->
75 <div id="CMSISnav" class="tabs1">
76   <ul class="tablist">
77     <script type="text/javascript">
78       writeComponentTabs.call(this);
79     </script>
80   </ul>
81 </div>
82 <script type="text/javascript">
83   writeSubComponentTabs.call(this);
84 </script>
85 <!-- Generated by Doxygen 1.9.6 -->
86 <script type="text/javascript">
87 /* @license magnet:?xt=urn:btih:d3d9a9a6595521f9666a5e94cc830dab83b65699&amp;dn=expat.txt MIT */
88 var searchBox = new SearchBox("searchBox", "search/",'.html');
89 /* @license-end */
90 </script>
91 </div><!-- top -->
92 <div id="side-nav" class="ui-resizable side-nav-resizable">
93   <div id="nav-tree">
94     <div id="nav-tree-contents">
95       <div id="nav-sync" class="sync"></div>
96     </div>
97   </div>
98   <div id="splitbar" style="-moz-user-select:none;" 
99        class="ui-resizable-handle">
100   </div>
101 </div>
102 <script type="text/javascript">
103 /* @license magnet:?xt=urn:btih:d3d9a9a6595521f9666a5e94cc830dab83b65699&amp;dn=expat.txt MIT */
104 $(document).ready(function(){initNavTree('core__ca_8h.html',''); initResizable(); });
105 /* @license-end */
106 </script>
107 <div id="doc-content">
108 <!-- window showing the filter options -->
109 <div id="MSearchSelectWindow"
110      onmouseover="return searchBox.OnSearchSelectShow()"
111      onmouseout="return searchBox.OnSearchSelectHide()"
112      onkeydown="return searchBox.OnSearchSelectKey(event)">
113 </div>
114
115 <!-- iframe showing the search results (closed by default) -->
116 <div id="MSearchResultsWindow">
117 <div id="MSearchResults">
118 <div class="SRPage">
119 <div id="SRIndex">
120 <div id="SRResults"></div>
121 <div class="SRStatus" id="Loading">Loading...</div>
122 <div class="SRStatus" id="Searching">Searching...</div>
123 <div class="SRStatus" id="NoMatches">No Matches</div>
124 </div>
125 </div>
126 </div>
127 </div>
128
129 <div class="header">
130   <div class="summary">
131 <a href="#nested-classes">Data Structures</a> &#124;
132 <a href="#define-members">Macros</a> &#124;
133 <a href="#enum-members">Enumerations</a> &#124;
134 <a href="#func-members">Functions</a>  </div>
135   <div class="headertitle"><div class="title">core_ca.h File Reference</div></div>
136 </div><!--header-->
137 <div class="contents">
138
139 <p>CMSIS Cortex-A Core Peripheral Access Layer Header File.  
140 <a href="#details">More...</a></p>
141 <table class="memberdecls">
142 <tr class="heading"><td colspan="2"><h2 class="groupheader"><a id="nested-classes" name="nested-classes"></a>
143 Data Structures</h2></td></tr>
144 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="unionCPSR__Type.html">CPSR_Type</a></td></tr>
145 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Bit field declaration for CPSR layout.  <a href="unionCPSR__Type.html#details">More...</a><br /></td></tr>
146 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
147 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="unionSCTLR__Type.html">SCTLR_Type</a></td></tr>
148 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Bit field declaration for SCTLR layout.  <a href="unionSCTLR__Type.html#details">More...</a><br /></td></tr>
149 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
150 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="unionACTLR__Type.html">ACTLR_Type</a></td></tr>
151 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Bit field declaration for ACTLR layout.  <a href="unionACTLR__Type.html#details">More...</a><br /></td></tr>
152 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
153 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="unionCPACR__Type.html">CPACR_Type</a></td></tr>
154 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Bit field declaration for CPACR layout.  <a href="unionCPACR__Type.html#details">More...</a><br /></td></tr>
155 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
156 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="unionDFSR__Type.html">DFSR_Type</a></td></tr>
157 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Bit field declaration for DFSR layout.  <a href="unionDFSR__Type.html#details">More...</a><br /></td></tr>
158 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
159 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="unionIFSR__Type.html">IFSR_Type</a></td></tr>
160 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Bit field declaration for IFSR layout.  <a href="unionIFSR__Type.html#details">More...</a><br /></td></tr>
161 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
162 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="unionISR__Type.html">ISR_Type</a></td></tr>
163 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Bit field declaration for ISR layout.  <a href="unionISR__Type.html#details">More...</a><br /></td></tr>
164 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
165 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="structL2C__310__TypeDef.html">L2C_310_TypeDef</a></td></tr>
166 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Union type to access the L2C_310 Cache Controller.  <a href="structL2C__310__TypeDef.html#details">More...</a><br /></td></tr>
167 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
168 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="structGICDistributor__Type.html">GICDistributor_Type</a></td></tr>
169 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Structure type to access the Generic Interrupt Controller Distributor (GICD)  <a href="structGICDistributor__Type.html#details">More...</a><br /></td></tr>
170 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
171 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="structGICInterface__Type.html">GICInterface_Type</a></td></tr>
172 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Structure type to access the Generic Interrupt Controller Interface (GICC)  <a href="structGICInterface__Type.html#details">More...</a><br /></td></tr>
173 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
174 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="structTimer__Type.html">Timer_Type</a></td></tr>
175 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Structure type to access the Private Timer.  <a href="structTimer__Type.html#details">More...</a><br /></td></tr>
176 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
177 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">union &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="unionCNTP__CTL__Type.html">CNTP_CTL_Type</a></td></tr>
178 <tr class="memdesc:"><td class="mdescLeft">&#160;</td><td class="mdescRight">Physical Timer Control register.  <a href="unionCNTP__CTL__Type.html#details">More...</a><br /></td></tr>
179 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
180 <tr class="memitem:"><td class="memItemLeft" align="right" valign="top">struct &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="structmmu__region__attributes__Type.html">mmu_region_attributes_Type</a></td></tr>
181 <tr class="separator:"><td class="memSeparator" colspan="2">&#160;</td></tr>
182 </table><table class="memberdecls">
183 <tr class="heading"><td colspan="2"><h2 class="groupheader"><a id="define-members" name="define-members"></a>
184 Macros</h2></td></tr>
185 <tr class="memitem:ga519092cc80304900838f3d79a1a04e36"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__version__ctrl.html#ga519092cc80304900838f3d79a1a04e36">__CA_CMSIS_VERSION_MAIN</a>&#160;&#160;&#160;(1U)</td></tr>
186 <tr class="memdesc:ga519092cc80304900838f3d79a1a04e36"><td class="mdescLeft">&#160;</td><td class="mdescRight">[31:16] CMSIS-Core(A) main version <br  />
187   <br /></td></tr>
188 <tr class="separator:ga519092cc80304900838f3d79a1a04e36"><td class="memSeparator" colspan="2">&#160;</td></tr>
189 <tr class="memitem:gaca4690227a53e24645758cdab9a00cdf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__version__ctrl.html#gaca4690227a53e24645758cdab9a00cdf">__CA_CMSIS_VERSION_SUB</a>&#160;&#160;&#160;(1U)</td></tr>
190 <tr class="memdesc:gaca4690227a53e24645758cdab9a00cdf"><td class="mdescLeft">&#160;</td><td class="mdescRight">[15:0] CMSIS-Core(A) sub version <br  />
191   <br /></td></tr>
192 <tr class="separator:gaca4690227a53e24645758cdab9a00cdf"><td class="memSeparator" colspan="2">&#160;</td></tr>
193 <tr class="memitem:ga60199f17babba1ac0cf233e59043b23b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__version__ctrl.html#ga60199f17babba1ac0cf233e59043b23b">__CA_CMSIS_VERSION</a></td></tr>
194 <tr class="memdesc:ga60199f17babba1ac0cf233e59043b23b"><td class="mdescLeft">&#160;</td><td class="mdescRight">CMSIS-Core(A) version number <br  />
195   <br /></td></tr>
196 <tr class="separator:ga60199f17babba1ac0cf233e59043b23b"><td class="memSeparator" colspan="2">&#160;</td></tr>
197 <tr class="memitem:aa167d0f532a7c2b2e3a6395db2fa0776"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa167d0f532a7c2b2e3a6395db2fa0776">__FPU_USED</a>&#160;&#160;&#160;0U</td></tr>
198 <tr class="separator:aa167d0f532a7c2b2e3a6395db2fa0776"><td class="memSeparator" colspan="2">&#160;</td></tr>
199 <tr class="memitem:add5658d95f6b79934202e6fbf1795b12"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#add5658d95f6b79934202e6fbf1795b12">__CORE_CA_H_DEPENDANT</a></td></tr>
200 <tr class="separator:add5658d95f6b79934202e6fbf1795b12"><td class="memSeparator" colspan="2">&#160;</td></tr>
201 <tr class="memitem:ac1ba8a48ca926bddc88be9bfd7d42641"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac1ba8a48ca926bddc88be9bfd7d42641">__FPU_PRESENT</a>&#160;&#160;&#160;0U</td></tr>
202 <tr class="separator:ac1ba8a48ca926bddc88be9bfd7d42641"><td class="memSeparator" colspan="2">&#160;</td></tr>
203 <tr class="memitem:a6690a7e24ea0ec4b36a8fb077d01a820"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6690a7e24ea0ec4b36a8fb077d01a820">__GIC_PRESENT</a>&#160;&#160;&#160;1U</td></tr>
204 <tr class="separator:a6690a7e24ea0ec4b36a8fb077d01a820"><td class="memSeparator" colspan="2">&#160;</td></tr>
205 <tr class="memitem:a0e57ca9f1bc10c2de05d383d2c76267a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0e57ca9f1bc10c2de05d383d2c76267a">__TIM_PRESENT</a>&#160;&#160;&#160;1U</td></tr>
206 <tr class="separator:a0e57ca9f1bc10c2de05d383d2c76267a"><td class="memSeparator" colspan="2">&#160;</td></tr>
207 <tr class="memitem:af63697ed9952cc71e1225efe205f6cd3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af63697ed9952cc71e1225efe205f6cd3">__I</a>&#160;&#160;&#160;volatile</td></tr>
208 <tr class="memdesc:af63697ed9952cc71e1225efe205f6cd3"><td class="mdescLeft">&#160;</td><td class="mdescRight">Defines 'read only' permissions.  <br /></td></tr>
209 <tr class="separator:af63697ed9952cc71e1225efe205f6cd3"><td class="memSeparator" colspan="2">&#160;</td></tr>
210 <tr class="memitem:a7e25d9380f9ef903923964322e71f2f6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7e25d9380f9ef903923964322e71f2f6">__O</a>&#160;&#160;&#160;volatile</td></tr>
211 <tr class="memdesc:a7e25d9380f9ef903923964322e71f2f6"><td class="mdescLeft">&#160;</td><td class="mdescRight">Defines 'write only' permissions.  <br /></td></tr>
212 <tr class="separator:a7e25d9380f9ef903923964322e71f2f6"><td class="memSeparator" colspan="2">&#160;</td></tr>
213 <tr class="memitem:aec43007d9998a0a0e01faede4133d6be"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aec43007d9998a0a0e01faede4133d6be">__IO</a>&#160;&#160;&#160;volatile</td></tr>
214 <tr class="memdesc:aec43007d9998a0a0e01faede4133d6be"><td class="mdescLeft">&#160;</td><td class="mdescRight">Defines 'read / write' permissions.  <br /></td></tr>
215 <tr class="separator:aec43007d9998a0a0e01faede4133d6be"><td class="memSeparator" colspan="2">&#160;</td></tr>
216 <tr class="memitem:a4cc1649793116d7c2d8afce7a4ffce43"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4cc1649793116d7c2d8afce7a4ffce43">__IM</a>&#160;&#160;&#160;volatile const</td></tr>
217 <tr class="memdesc:a4cc1649793116d7c2d8afce7a4ffce43"><td class="mdescLeft">&#160;</td><td class="mdescRight">Defines 'read only' structure member permissions.  <br /></td></tr>
218 <tr class="separator:a4cc1649793116d7c2d8afce7a4ffce43"><td class="memSeparator" colspan="2">&#160;</td></tr>
219 <tr class="memitem:a0ea2009ed8fd9ef35b48708280fdb758"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0ea2009ed8fd9ef35b48708280fdb758">__OM</a>&#160;&#160;&#160;volatile</td></tr>
220 <tr class="memdesc:a0ea2009ed8fd9ef35b48708280fdb758"><td class="mdescLeft">&#160;</td><td class="mdescRight">Defines 'write only' structure member permissions.  <br /></td></tr>
221 <tr class="separator:a0ea2009ed8fd9ef35b48708280fdb758"><td class="memSeparator" colspan="2">&#160;</td></tr>
222 <tr class="memitem:ab6caba5853a60a17e8e04499b52bf691"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab6caba5853a60a17e8e04499b52bf691">__IOM</a>&#160;&#160;&#160;volatile</td></tr>
223 <tr class="memdesc:ab6caba5853a60a17e8e04499b52bf691"><td class="mdescLeft">&#160;</td><td class="mdescRight">Defines 'read / write' structure member permissions.  <br /></td></tr>
224 <tr class="separator:ab6caba5853a60a17e8e04499b52bf691"><td class="memSeparator" colspan="2">&#160;</td></tr>
225 <tr class="memitem:af7f66fda711fd46e157dbb6c1af88e04"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af7f66fda711fd46e157dbb6c1af88e04">RESERVED</a>(N,  T)&#160;&#160;&#160;T RESERVED##N;</td></tr>
226 <tr class="separator:af7f66fda711fd46e157dbb6c1af88e04"><td class="memSeparator" colspan="2">&#160;</td></tr>
227 <tr class="memitem:gaaedc00ebe496885524daac4190742f84"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#gaaedc00ebe496885524daac4190742f84">CPSR_N_Pos</a>&#160;&#160;&#160;31U</td></tr>
228 <tr class="memdesc:gaaedc00ebe496885524daac4190742f84"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: N Position.  <br /></td></tr>
229 <tr class="separator:gaaedc00ebe496885524daac4190742f84"><td class="memSeparator" colspan="2">&#160;</td></tr>
230 <tr class="memitem:ga6c4a636a3b5ec71e0f2eb021ac353544"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga6c4a636a3b5ec71e0f2eb021ac353544">CPSR_N_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#gaaedc00ebe496885524daac4190742f84">CPSR_N_Pos</a>)</td></tr>
231 <tr class="memdesc:ga6c4a636a3b5ec71e0f2eb021ac353544"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: N Mask.  <br /></td></tr>
232 <tr class="separator:ga6c4a636a3b5ec71e0f2eb021ac353544"><td class="memSeparator" colspan="2">&#160;</td></tr>
233 <tr class="memitem:ga18e9f21fcda9d385d23a4de0ef860cd4"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga18e9f21fcda9d385d23a4de0ef860cd4">CPSR_Z_Pos</a>&#160;&#160;&#160;30U</td></tr>
234 <tr class="memdesc:ga18e9f21fcda9d385d23a4de0ef860cd4"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: Z Position.  <br /></td></tr>
235 <tr class="separator:ga18e9f21fcda9d385d23a4de0ef860cd4"><td class="memSeparator" colspan="2">&#160;</td></tr>
236 <tr class="memitem:gab091112988009fb8360b01c79d993f67"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#gab091112988009fb8360b01c79d993f67">CPSR_Z_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga18e9f21fcda9d385d23a4de0ef860cd4">CPSR_Z_Pos</a>)</td></tr>
237 <tr class="memdesc:gab091112988009fb8360b01c79d993f67"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: Z Mask.  <br /></td></tr>
238 <tr class="separator:gab091112988009fb8360b01c79d993f67"><td class="memSeparator" colspan="2">&#160;</td></tr>
239 <tr class="memitem:ga8565df3cf054dc09506e1c0ea4790131"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga8565df3cf054dc09506e1c0ea4790131">CPSR_C_Pos</a>&#160;&#160;&#160;29U</td></tr>
240 <tr class="memdesc:ga8565df3cf054dc09506e1c0ea4790131"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: C Position.  <br /></td></tr>
241 <tr class="separator:ga8565df3cf054dc09506e1c0ea4790131"><td class="memSeparator" colspan="2">&#160;</td></tr>
242 <tr class="memitem:ga3bc30b14b9b0bf113600eb882304244c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga3bc30b14b9b0bf113600eb882304244c">CPSR_C_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga8565df3cf054dc09506e1c0ea4790131">CPSR_C_Pos</a>)</td></tr>
243 <tr class="memdesc:ga3bc30b14b9b0bf113600eb882304244c"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: C Mask.  <br /></td></tr>
244 <tr class="separator:ga3bc30b14b9b0bf113600eb882304244c"><td class="memSeparator" colspan="2">&#160;</td></tr>
245 <tr class="memitem:ga5685fa5745113b4ff61181ee439bc2a5"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga5685fa5745113b4ff61181ee439bc2a5">CPSR_V_Pos</a>&#160;&#160;&#160;28U</td></tr>
246 <tr class="memdesc:ga5685fa5745113b4ff61181ee439bc2a5"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: V Position.  <br /></td></tr>
247 <tr class="separator:ga5685fa5745113b4ff61181ee439bc2a5"><td class="memSeparator" colspan="2">&#160;</td></tr>
248 <tr class="memitem:ga9b9fe5c1da5e922cbff18215b70b4252"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga9b9fe5c1da5e922cbff18215b70b4252">CPSR_V_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga5685fa5745113b4ff61181ee439bc2a5">CPSR_V_Pos</a>)</td></tr>
249 <tr class="memdesc:ga9b9fe5c1da5e922cbff18215b70b4252"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: V Mask.  <br /></td></tr>
250 <tr class="separator:ga9b9fe5c1da5e922cbff18215b70b4252"><td class="memSeparator" colspan="2">&#160;</td></tr>
251 <tr class="memitem:ga84c8427c30fdce15f7191bd4f93d7ab7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga84c8427c30fdce15f7191bd4f93d7ab7">CPSR_Q_Pos</a>&#160;&#160;&#160;27U</td></tr>
252 <tr class="memdesc:ga84c8427c30fdce15f7191bd4f93d7ab7"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: Q Position.  <br /></td></tr>
253 <tr class="separator:ga84c8427c30fdce15f7191bd4f93d7ab7"><td class="memSeparator" colspan="2">&#160;</td></tr>
254 <tr class="memitem:gaba36b1ac0438594afdc6eef220d2e146"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#gaba36b1ac0438594afdc6eef220d2e146">CPSR_Q_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga84c8427c30fdce15f7191bd4f93d7ab7">CPSR_Q_Pos</a>)</td></tr>
255 <tr class="memdesc:gaba36b1ac0438594afdc6eef220d2e146"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: Q Mask.  <br /></td></tr>
256 <tr class="separator:gaba36b1ac0438594afdc6eef220d2e146"><td class="memSeparator" colspan="2">&#160;</td></tr>
257 <tr class="memitem:ga450f3fff0642431fd3478a04b70c3d87"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga450f3fff0642431fd3478a04b70c3d87">CPSR_IT0_Pos</a>&#160;&#160;&#160;25U</td></tr>
258 <tr class="memdesc:ga450f3fff0642431fd3478a04b70c3d87"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: IT0 Position.  <br /></td></tr>
259 <tr class="separator:ga450f3fff0642431fd3478a04b70c3d87"><td class="memSeparator" colspan="2">&#160;</td></tr>
260 <tr class="memitem:ga128366788d0f94d52fbe4610162c97e5"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga128366788d0f94d52fbe4610162c97e5">CPSR_IT0_Msk</a>&#160;&#160;&#160;(3UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga450f3fff0642431fd3478a04b70c3d87">CPSR_IT0_Pos</a>)</td></tr>
261 <tr class="memdesc:ga128366788d0f94d52fbe4610162c97e5"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: IT0 Mask.  <br /></td></tr>
262 <tr class="separator:ga128366788d0f94d52fbe4610162c97e5"><td class="memSeparator" colspan="2">&#160;</td></tr>
263 <tr class="memitem:ga6b49ddfb770143a51aa682b56be2e990"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga6b49ddfb770143a51aa682b56be2e990">CPSR_J_Pos</a>&#160;&#160;&#160;24U</td></tr>
264 <tr class="memdesc:ga6b49ddfb770143a51aa682b56be2e990"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: J Position.  <br /></td></tr>
265 <tr class="separator:ga6b49ddfb770143a51aa682b56be2e990"><td class="memSeparator" colspan="2">&#160;</td></tr>
266 <tr class="memitem:ga6b52a05ec2e95ade71b65090f19285c2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga6b52a05ec2e95ade71b65090f19285c2">CPSR_J_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga6b49ddfb770143a51aa682b56be2e990">CPSR_J_Pos</a>)</td></tr>
267 <tr class="memdesc:ga6b52a05ec2e95ade71b65090f19285c2"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: J Mask.  <br /></td></tr>
268 <tr class="separator:ga6b52a05ec2e95ade71b65090f19285c2"><td class="memSeparator" colspan="2">&#160;</td></tr>
269 <tr class="memitem:ga37aa76465f6c6055395790e74169d760"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga37aa76465f6c6055395790e74169d760">CPSR_GE_Pos</a>&#160;&#160;&#160;16U</td></tr>
270 <tr class="memdesc:ga37aa76465f6c6055395790e74169d760"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: GE Position.  <br /></td></tr>
271 <tr class="separator:ga37aa76465f6c6055395790e74169d760"><td class="memSeparator" colspan="2">&#160;</td></tr>
272 <tr class="memitem:ga9a3a6a87437892954cb37662ff27521a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga9a3a6a87437892954cb37662ff27521a">CPSR_GE_Msk</a>&#160;&#160;&#160;(0xFUL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga37aa76465f6c6055395790e74169d760">CPSR_GE_Pos</a>)</td></tr>
273 <tr class="memdesc:ga9a3a6a87437892954cb37662ff27521a"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: GE Mask.  <br /></td></tr>
274 <tr class="separator:ga9a3a6a87437892954cb37662ff27521a"><td class="memSeparator" colspan="2">&#160;</td></tr>
275 <tr class="memitem:gaa2ab21d87052b439c06f058fb65036a5"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#gaa2ab21d87052b439c06f058fb65036a5">CPSR_IT1_Pos</a>&#160;&#160;&#160;10U</td></tr>
276 <tr class="memdesc:gaa2ab21d87052b439c06f058fb65036a5"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: IT1 Position.  <br /></td></tr>
277 <tr class="separator:gaa2ab21d87052b439c06f058fb65036a5"><td class="memSeparator" colspan="2">&#160;</td></tr>
278 <tr class="memitem:ga791263c8a9707795b5824dae5485cd39"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga791263c8a9707795b5824dae5485cd39">CPSR_IT1_Msk</a>&#160;&#160;&#160;(0x3FUL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#gaa2ab21d87052b439c06f058fb65036a5">CPSR_IT1_Pos</a>)</td></tr>
279 <tr class="memdesc:ga791263c8a9707795b5824dae5485cd39"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: IT1 Mask.  <br /></td></tr>
280 <tr class="separator:ga791263c8a9707795b5824dae5485cd39"><td class="memSeparator" colspan="2">&#160;</td></tr>
281 <tr class="memitem:ga6a5e065d9ea93489105c3d62c1d3c08f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga6a5e065d9ea93489105c3d62c1d3c08f">CPSR_E_Pos</a>&#160;&#160;&#160;9U</td></tr>
282 <tr class="memdesc:ga6a5e065d9ea93489105c3d62c1d3c08f"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: E Position.  <br /></td></tr>
283 <tr class="separator:ga6a5e065d9ea93489105c3d62c1d3c08f"><td class="memSeparator" colspan="2">&#160;</td></tr>
284 <tr class="memitem:ga6661712dd33a50ce4a42e13bf72aa35b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga6661712dd33a50ce4a42e13bf72aa35b">CPSR_E_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga6a5e065d9ea93489105c3d62c1d3c08f">CPSR_E_Pos</a>)</td></tr>
285 <tr class="memdesc:ga6661712dd33a50ce4a42e13bf72aa35b"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: E Mask.  <br /></td></tr>
286 <tr class="separator:ga6661712dd33a50ce4a42e13bf72aa35b"><td class="memSeparator" colspan="2">&#160;</td></tr>
287 <tr class="memitem:ga6f8aa35ca07825d6b4498ae6e2ab616b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga6f8aa35ca07825d6b4498ae6e2ab616b">CPSR_A_Pos</a>&#160;&#160;&#160;8U</td></tr>
288 <tr class="memdesc:ga6f8aa35ca07825d6b4498ae6e2ab616b"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: A Position.  <br /></td></tr>
289 <tr class="separator:ga6f8aa35ca07825d6b4498ae6e2ab616b"><td class="memSeparator" colspan="2">&#160;</td></tr>
290 <tr class="memitem:ga002803fa282333e0ead5c9b4cf748cb1"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga002803fa282333e0ead5c9b4cf748cb1">CPSR_A_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga6f8aa35ca07825d6b4498ae6e2ab616b">CPSR_A_Pos</a>)</td></tr>
291 <tr class="memdesc:ga002803fa282333e0ead5c9b4cf748cb1"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: A Mask.  <br /></td></tr>
292 <tr class="separator:ga002803fa282333e0ead5c9b4cf748cb1"><td class="memSeparator" colspan="2">&#160;</td></tr>
293 <tr class="memitem:gad1d9be2f731f5400fc87076ce3495e59"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#gad1d9be2f731f5400fc87076ce3495e59">CPSR_I_Pos</a>&#160;&#160;&#160;7U</td></tr>
294 <tr class="memdesc:gad1d9be2f731f5400fc87076ce3495e59"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: I Position.  <br /></td></tr>
295 <tr class="separator:gad1d9be2f731f5400fc87076ce3495e59"><td class="memSeparator" colspan="2">&#160;</td></tr>
296 <tr class="memitem:gad9abe93ba1179e254a70e325cb1a5834"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#gad9abe93ba1179e254a70e325cb1a5834">CPSR_I_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#gad1d9be2f731f5400fc87076ce3495e59">CPSR_I_Pos</a>)</td></tr>
297 <tr class="memdesc:gad9abe93ba1179e254a70e325cb1a5834"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: I Mask.  <br /></td></tr>
298 <tr class="separator:gad9abe93ba1179e254a70e325cb1a5834"><td class="memSeparator" colspan="2">&#160;</td></tr>
299 <tr class="memitem:ga5e9868fdea8e65374b25ddd2fde1bf62"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga5e9868fdea8e65374b25ddd2fde1bf62">CPSR_F_Pos</a>&#160;&#160;&#160;6U</td></tr>
300 <tr class="memdesc:ga5e9868fdea8e65374b25ddd2fde1bf62"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: F Position.  <br /></td></tr>
301 <tr class="separator:ga5e9868fdea8e65374b25ddd2fde1bf62"><td class="memSeparator" colspan="2">&#160;</td></tr>
302 <tr class="memitem:ga4df09481ffd9dfb17823a8e9895b1566"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga4df09481ffd9dfb17823a8e9895b1566">CPSR_F_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga5e9868fdea8e65374b25ddd2fde1bf62">CPSR_F_Pos</a>)</td></tr>
303 <tr class="memdesc:ga4df09481ffd9dfb17823a8e9895b1566"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: F Mask.  <br /></td></tr>
304 <tr class="separator:ga4df09481ffd9dfb17823a8e9895b1566"><td class="memSeparator" colspan="2">&#160;</td></tr>
305 <tr class="memitem:gaa1134ff3e774b1354a43227b798a707c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#gaa1134ff3e774b1354a43227b798a707c">CPSR_T_Pos</a>&#160;&#160;&#160;5U</td></tr>
306 <tr class="memdesc:gaa1134ff3e774b1354a43227b798a707c"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: T Position.  <br /></td></tr>
307 <tr class="separator:gaa1134ff3e774b1354a43227b798a707c"><td class="memSeparator" colspan="2">&#160;</td></tr>
308 <tr class="memitem:ga23ed422711cbd2f9a5dcbe6c05b2a720"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga23ed422711cbd2f9a5dcbe6c05b2a720">CPSR_T_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#gaa1134ff3e774b1354a43227b798a707c">CPSR_T_Pos</a>)</td></tr>
309 <tr class="memdesc:ga23ed422711cbd2f9a5dcbe6c05b2a720"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: T Mask.  <br /></td></tr>
310 <tr class="separator:ga23ed422711cbd2f9a5dcbe6c05b2a720"><td class="memSeparator" colspan="2">&#160;</td></tr>
311 <tr class="memitem:ga4e9e49c9a75cf3e7d696fc77de7d44d1"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#ga4e9e49c9a75cf3e7d696fc77de7d44d1">CPSR_M_Pos</a>&#160;&#160;&#160;0U</td></tr>
312 <tr class="memdesc:ga4e9e49c9a75cf3e7d696fc77de7d44d1"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Position.  <br /></td></tr>
313 <tr class="separator:ga4e9e49c9a75cf3e7d696fc77de7d44d1"><td class="memSeparator" colspan="2">&#160;</td></tr>
314 <tr class="memitem:gadce47959b814f70f802a139250daa04c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__BITS.html#gadce47959b814f70f802a139250daa04c">CPSR_M_Msk</a>&#160;&#160;&#160;(0x1FUL &lt;&lt; <a class="el" href="group__CMSIS__CPSR__BITS.html#ga4e9e49c9a75cf3e7d696fc77de7d44d1">CPSR_M_Pos</a>)</td></tr>
315 <tr class="memdesc:gadce47959b814f70f802a139250daa04c"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Mask.  <br /></td></tr>
316 <tr class="separator:gadce47959b814f70f802a139250daa04c"><td class="memSeparator" colspan="2">&#160;</td></tr>
317 <tr class="memitem:gad716a0ee4dc815f0f01e1339d6511a4e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#gad716a0ee4dc815f0f01e1339d6511a4e">CPSR_M_USR</a>&#160;&#160;&#160;0x10U</td></tr>
318 <tr class="memdesc:gad716a0ee4dc815f0f01e1339d6511a4e"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M User mode (PL0)  <br /></td></tr>
319 <tr class="separator:gad716a0ee4dc815f0f01e1339d6511a4e"><td class="memSeparator" colspan="2">&#160;</td></tr>
320 <tr class="memitem:ga868ef12e003f541f90a613ca7f6ada74"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#ga868ef12e003f541f90a613ca7f6ada74">CPSR_M_FIQ</a>&#160;&#160;&#160;0x11U</td></tr>
321 <tr class="memdesc:ga868ef12e003f541f90a613ca7f6ada74"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Fast Interrupt mode (PL1)  <br /></td></tr>
322 <tr class="separator:ga868ef12e003f541f90a613ca7f6ada74"><td class="memSeparator" colspan="2">&#160;</td></tr>
323 <tr class="memitem:gada3f31a773f7fc7bf6567d598cf3a1db"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#gada3f31a773f7fc7bf6567d598cf3a1db">CPSR_M_IRQ</a>&#160;&#160;&#160;0x12U</td></tr>
324 <tr class="memdesc:gada3f31a773f7fc7bf6567d598cf3a1db"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Interrupt mode (PL1)  <br /></td></tr>
325 <tr class="separator:gada3f31a773f7fc7bf6567d598cf3a1db"><td class="memSeparator" colspan="2">&#160;</td></tr>
326 <tr class="memitem:ga5afcb85bd2968acc2b09cb9d99c531ad"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#ga5afcb85bd2968acc2b09cb9d99c531ad">CPSR_M_SVC</a>&#160;&#160;&#160;0x13U</td></tr>
327 <tr class="memdesc:ga5afcb85bd2968acc2b09cb9d99c531ad"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Supervisor mode (PL1)  <br /></td></tr>
328 <tr class="separator:ga5afcb85bd2968acc2b09cb9d99c531ad"><td class="memSeparator" colspan="2">&#160;</td></tr>
329 <tr class="memitem:ga69d734db93f67899b4bffcf62f80f098"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#ga69d734db93f67899b4bffcf62f80f098">CPSR_M_MON</a>&#160;&#160;&#160;0x16U</td></tr>
330 <tr class="memdesc:ga69d734db93f67899b4bffcf62f80f098"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Monitor mode (PL1)  <br /></td></tr>
331 <tr class="separator:ga69d734db93f67899b4bffcf62f80f098"><td class="memSeparator" colspan="2">&#160;</td></tr>
332 <tr class="memitem:gac8c0a99a21ef256f5d3115595a845bfa"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#gac8c0a99a21ef256f5d3115595a845bfa">CPSR_M_ABT</a>&#160;&#160;&#160;0x17U</td></tr>
333 <tr class="memdesc:gac8c0a99a21ef256f5d3115595a845bfa"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Abort mode (PL1)  <br /></td></tr>
334 <tr class="separator:gac8c0a99a21ef256f5d3115595a845bfa"><td class="memSeparator" colspan="2">&#160;</td></tr>
335 <tr class="memitem:ga002c78f542ca5c5fdd02d2aeee9f6988"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#ga002c78f542ca5c5fdd02d2aeee9f6988">CPSR_M_HYP</a>&#160;&#160;&#160;0x1AU</td></tr>
336 <tr class="memdesc:ga002c78f542ca5c5fdd02d2aeee9f6988"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Hypervisor mode (PL2)  <br /></td></tr>
337 <tr class="separator:ga002c78f542ca5c5fdd02d2aeee9f6988"><td class="memSeparator" colspan="2">&#160;</td></tr>
338 <tr class="memitem:ga07d4f42d6971c2f0cc25872008ddf5ef"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#ga07d4f42d6971c2f0cc25872008ddf5ef">CPSR_M_UND</a>&#160;&#160;&#160;0x1BU</td></tr>
339 <tr class="memdesc:ga07d4f42d6971c2f0cc25872008ddf5ef"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M Undefined mode (PL1)  <br /></td></tr>
340 <tr class="separator:ga07d4f42d6971c2f0cc25872008ddf5ef"><td class="memSeparator" colspan="2">&#160;</td></tr>
341 <tr class="memitem:gaa0a3996ce096cd205bce34f90b10912c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPSR__M.html#gaa0a3996ce096cd205bce34f90b10912c">CPSR_M_SYS</a>&#160;&#160;&#160;0x1FU</td></tr>
342 <tr class="memdesc:gaa0a3996ce096cd205bce34f90b10912c"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPSR: M System mode (PL1)  <br /></td></tr>
343 <tr class="separator:gaa0a3996ce096cd205bce34f90b10912c"><td class="memSeparator" colspan="2">&#160;</td></tr>
344 <tr class="memitem:gab0a611e2359e04624379e1ddd4dc64b1"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gab0a611e2359e04624379e1ddd4dc64b1">SCTLR_TE_Pos</a>&#160;&#160;&#160;30U</td></tr>
345 <tr class="memdesc:gab0a611e2359e04624379e1ddd4dc64b1"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: TE Position.  <br /></td></tr>
346 <tr class="separator:gab0a611e2359e04624379e1ddd4dc64b1"><td class="memSeparator" colspan="2">&#160;</td></tr>
347 <tr class="memitem:ga4a68d6660c76951ada2541ceaf040b3b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga4a68d6660c76951ada2541ceaf040b3b">SCTLR_TE_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gab0a611e2359e04624379e1ddd4dc64b1">SCTLR_TE_Pos</a>)</td></tr>
348 <tr class="memdesc:ga4a68d6660c76951ada2541ceaf040b3b"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: TE Mask.  <br /></td></tr>
349 <tr class="separator:ga4a68d6660c76951ada2541ceaf040b3b"><td class="memSeparator" colspan="2">&#160;</td></tr>
350 <tr class="memitem:ga4ac80ef4db2641dc9e6e8df0825a151e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga4ac80ef4db2641dc9e6e8df0825a151e">SCTLR_AFE_Pos</a>&#160;&#160;&#160;29U</td></tr>
351 <tr class="memdesc:ga4ac80ef4db2641dc9e6e8df0825a151e"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: AFE Position.  <br /></td></tr>
352 <tr class="separator:ga4ac80ef4db2641dc9e6e8df0825a151e"><td class="memSeparator" colspan="2">&#160;</td></tr>
353 <tr class="memitem:ga9016d6e50562d2584c1f1a95bde1e957"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga9016d6e50562d2584c1f1a95bde1e957">SCTLR_AFE_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga4ac80ef4db2641dc9e6e8df0825a151e">SCTLR_AFE_Pos</a>)</td></tr>
354 <tr class="memdesc:ga9016d6e50562d2584c1f1a95bde1e957"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: AFE Mask.  <br /></td></tr>
355 <tr class="separator:ga9016d6e50562d2584c1f1a95bde1e957"><td class="memSeparator" colspan="2">&#160;</td></tr>
356 <tr class="memitem:gaf76fa48119363f9b88c2c8f5b74e0a04"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gaf76fa48119363f9b88c2c8f5b74e0a04">SCTLR_TRE_Pos</a>&#160;&#160;&#160;28U</td></tr>
357 <tr class="memdesc:gaf76fa48119363f9b88c2c8f5b74e0a04"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: TRE Position.  <br /></td></tr>
358 <tr class="separator:gaf76fa48119363f9b88c2c8f5b74e0a04"><td class="memSeparator" colspan="2">&#160;</td></tr>
359 <tr class="memitem:gab0481eb9812a4908601cb20c8ae84918"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gab0481eb9812a4908601cb20c8ae84918">SCTLR_TRE_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gaf76fa48119363f9b88c2c8f5b74e0a04">SCTLR_TRE_Pos</a>)</td></tr>
360 <tr class="memdesc:gab0481eb9812a4908601cb20c8ae84918"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: TRE Mask.  <br /></td></tr>
361 <tr class="separator:gab0481eb9812a4908601cb20c8ae84918"><td class="memSeparator" colspan="2">&#160;</td></tr>
362 <tr class="memitem:gac1cf872c51ed0baa6ed23e26c1ed35a9"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gac1cf872c51ed0baa6ed23e26c1ed35a9">SCTLR_NMFI_Pos</a>&#160;&#160;&#160;27U</td></tr>
363 <tr class="memdesc:gac1cf872c51ed0baa6ed23e26c1ed35a9"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: NMFI Position.  <br /></td></tr>
364 <tr class="separator:gac1cf872c51ed0baa6ed23e26c1ed35a9"><td class="memSeparator" colspan="2">&#160;</td></tr>
365 <tr class="memitem:gab92a3bd63ad9ac3d408e1b615bedc279"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gab92a3bd63ad9ac3d408e1b615bedc279">SCTLR_NMFI_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gac1cf872c51ed0baa6ed23e26c1ed35a9">SCTLR_NMFI_Pos</a>)</td></tr>
366 <tr class="memdesc:gab92a3bd63ad9ac3d408e1b615bedc279"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: NMFI Mask.  <br /></td></tr>
367 <tr class="separator:gab92a3bd63ad9ac3d408e1b615bedc279"><td class="memSeparator" colspan="2">&#160;</td></tr>
368 <tr class="memitem:ga0baec19421bd41277c5d8783c59942fa"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga0baec19421bd41277c5d8783c59942fa">SCTLR_EE_Pos</a>&#160;&#160;&#160;25U</td></tr>
369 <tr class="memdesc:ga0baec19421bd41277c5d8783c59942fa"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: EE Position.  <br /></td></tr>
370 <tr class="separator:ga0baec19421bd41277c5d8783c59942fa"><td class="memSeparator" colspan="2">&#160;</td></tr>
371 <tr class="memitem:ga8d95cd61bc40dc77f8855f40c797d044"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga8d95cd61bc40dc77f8855f40c797d044">SCTLR_EE_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga0baec19421bd41277c5d8783c59942fa">SCTLR_EE_Pos</a>)</td></tr>
372 <tr class="memdesc:ga8d95cd61bc40dc77f8855f40c797d044"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: EE Mask.  <br /></td></tr>
373 <tr class="separator:ga8d95cd61bc40dc77f8855f40c797d044"><td class="memSeparator" colspan="2">&#160;</td></tr>
374 <tr class="memitem:ga1372b569553a0740d881e24c0be7334f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga1372b569553a0740d881e24c0be7334f">SCTLR_VE_Pos</a>&#160;&#160;&#160;24U</td></tr>
375 <tr class="memdesc:ga1372b569553a0740d881e24c0be7334f"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: VE Position.  <br /></td></tr>
376 <tr class="separator:ga1372b569553a0740d881e24c0be7334f"><td class="memSeparator" colspan="2">&#160;</td></tr>
377 <tr class="memitem:gad94a7feadba850299a68c56e39c0b274"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gad94a7feadba850299a68c56e39c0b274">SCTLR_VE_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga1372b569553a0740d881e24c0be7334f">SCTLR_VE_Pos</a>)</td></tr>
378 <tr class="memdesc:gad94a7feadba850299a68c56e39c0b274"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: VE Mask.  <br /></td></tr>
379 <tr class="separator:gad94a7feadba850299a68c56e39c0b274"><td class="memSeparator" colspan="2">&#160;</td></tr>
380 <tr class="memitem:gaa0431730d7ce929db03d8accee558e17"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gaa0431730d7ce929db03d8accee558e17">SCTLR_U_Pos</a>&#160;&#160;&#160;22U</td></tr>
381 <tr class="memdesc:gaa0431730d7ce929db03d8accee558e17"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: U Position.  <br /></td></tr>
382 <tr class="separator:gaa0431730d7ce929db03d8accee558e17"><td class="memSeparator" colspan="2">&#160;</td></tr>
383 <tr class="memitem:gaa047daa7ab35b5ad5dd238c7377a232f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gaa047daa7ab35b5ad5dd238c7377a232f">SCTLR_U_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gaa0431730d7ce929db03d8accee558e17">SCTLR_U_Pos</a>)</td></tr>
384 <tr class="memdesc:gaa047daa7ab35b5ad5dd238c7377a232f"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: U Mask.  <br /></td></tr>
385 <tr class="separator:gaa047daa7ab35b5ad5dd238c7377a232f"><td class="memSeparator" colspan="2">&#160;</td></tr>
386 <tr class="memitem:gad88d563fa9a8b09fe36702a5329b0360"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gad88d563fa9a8b09fe36702a5329b0360">SCTLR_FI_Pos</a>&#160;&#160;&#160;21U</td></tr>
387 <tr class="memdesc:gad88d563fa9a8b09fe36702a5329b0360"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: FI Position.  <br /></td></tr>
388 <tr class="separator:gad88d563fa9a8b09fe36702a5329b0360"><td class="memSeparator" colspan="2">&#160;</td></tr>
389 <tr class="memitem:ga316b80925b88fe3b88ec46a55655b0bc"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga316b80925b88fe3b88ec46a55655b0bc">SCTLR_FI_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gad88d563fa9a8b09fe36702a5329b0360">SCTLR_FI_Pos</a>)</td></tr>
390 <tr class="memdesc:ga316b80925b88fe3b88ec46a55655b0bc"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: FI Mask.  <br /></td></tr>
391 <tr class="separator:ga316b80925b88fe3b88ec46a55655b0bc"><td class="memSeparator" colspan="2">&#160;</td></tr>
392 <tr class="memitem:ga7c7d88f3db4de438ddd069cf3fbc88b3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga7c7d88f3db4de438ddd069cf3fbc88b3">SCTLR_UWXN_Pos</a>&#160;&#160;&#160;20U</td></tr>
393 <tr class="memdesc:ga7c7d88f3db4de438ddd069cf3fbc88b3"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: UWXN Position.  <br /></td></tr>
394 <tr class="separator:ga7c7d88f3db4de438ddd069cf3fbc88b3"><td class="memSeparator" colspan="2">&#160;</td></tr>
395 <tr class="memitem:gab834e64e0da7c2a98d747ce73252c199"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gab834e64e0da7c2a98d747ce73252c199">SCTLR_UWXN_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga7c7d88f3db4de438ddd069cf3fbc88b3">SCTLR_UWXN_Pos</a>)</td></tr>
396 <tr class="memdesc:gab834e64e0da7c2a98d747ce73252c199"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: UWXN Mask.  <br /></td></tr>
397 <tr class="separator:gab834e64e0da7c2a98d747ce73252c199"><td class="memSeparator" colspan="2">&#160;</td></tr>
398 <tr class="memitem:gaf145654986fd6d014136580ad279d256"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gaf145654986fd6d014136580ad279d256">SCTLR_WXN_Pos</a>&#160;&#160;&#160;19U</td></tr>
399 <tr class="memdesc:gaf145654986fd6d014136580ad279d256"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: WXN Position.  <br /></td></tr>
400 <tr class="separator:gaf145654986fd6d014136580ad279d256"><td class="memSeparator" colspan="2">&#160;</td></tr>
401 <tr class="memitem:ga510b03214d135f15ad3c5d41ec20a291"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga510b03214d135f15ad3c5d41ec20a291">SCTLR_WXN_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gaf145654986fd6d014136580ad279d256">SCTLR_WXN_Pos</a>)</td></tr>
402 <tr class="memdesc:ga510b03214d135f15ad3c5d41ec20a291"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: WXN Mask.  <br /></td></tr>
403 <tr class="separator:ga510b03214d135f15ad3c5d41ec20a291"><td class="memSeparator" colspan="2">&#160;</td></tr>
404 <tr class="memitem:ga316882abba6c9cdd31dbbd7ba46c9f52"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga316882abba6c9cdd31dbbd7ba46c9f52">SCTLR_HA_Pos</a>&#160;&#160;&#160;17U</td></tr>
405 <tr class="memdesc:ga316882abba6c9cdd31dbbd7ba46c9f52"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: HA Position.  <br /></td></tr>
406 <tr class="separator:ga316882abba6c9cdd31dbbd7ba46c9f52"><td class="memSeparator" colspan="2">&#160;</td></tr>
407 <tr class="memitem:ga6830e9bf54a6b548f329ac047f59c179"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga6830e9bf54a6b548f329ac047f59c179">SCTLR_HA_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga316882abba6c9cdd31dbbd7ba46c9f52">SCTLR_HA_Pos</a>)</td></tr>
408 <tr class="memdesc:ga6830e9bf54a6b548f329ac047f59c179"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: HA Mask.  <br /></td></tr>
409 <tr class="separator:ga6830e9bf54a6b548f329ac047f59c179"><td class="memSeparator" colspan="2">&#160;</td></tr>
410 <tr class="memitem:ga86e5b78ba8f818061644688db75ddc64"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga86e5b78ba8f818061644688db75ddc64">SCTLR_RR_Pos</a>&#160;&#160;&#160;14U</td></tr>
411 <tr class="memdesc:ga86e5b78ba8f818061644688db75ddc64"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: RR Position.  <br /></td></tr>
412 <tr class="separator:ga86e5b78ba8f818061644688db75ddc64"><td class="memSeparator" colspan="2">&#160;</td></tr>
413 <tr class="memitem:ga1ff9e6766c7e1ca312b025bf34d384bc"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga1ff9e6766c7e1ca312b025bf34d384bc">SCTLR_RR_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga86e5b78ba8f818061644688db75ddc64">SCTLR_RR_Pos</a>)</td></tr>
414 <tr class="memdesc:ga1ff9e6766c7e1ca312b025bf34d384bc"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: RR Mask.  <br /></td></tr>
415 <tr class="separator:ga1ff9e6766c7e1ca312b025bf34d384bc"><td class="memSeparator" colspan="2">&#160;</td></tr>
416 <tr class="memitem:ga57778fd6afbe5b4fe8d8ea828acf833d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga57778fd6afbe5b4fe8d8ea828acf833d">SCTLR_V_Pos</a>&#160;&#160;&#160;13U</td></tr>
417 <tr class="memdesc:ga57778fd6afbe5b4fe8d8ea828acf833d"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: V Position.  <br /></td></tr>
418 <tr class="separator:ga57778fd6afbe5b4fe8d8ea828acf833d"><td class="memSeparator" colspan="2">&#160;</td></tr>
419 <tr class="memitem:gaf84f3f15bf6917acdc5b5a4ad661ac11"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gaf84f3f15bf6917acdc5b5a4ad661ac11">SCTLR_V_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga57778fd6afbe5b4fe8d8ea828acf833d">SCTLR_V_Pos</a>)</td></tr>
420 <tr class="memdesc:gaf84f3f15bf6917acdc5b5a4ad661ac11"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: V Mask.  <br /></td></tr>
421 <tr class="separator:gaf84f3f15bf6917acdc5b5a4ad661ac11"><td class="memSeparator" colspan="2">&#160;</td></tr>
422 <tr class="memitem:gaaaa818a1da51059bd979f0e768ebcc7c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gaaaa818a1da51059bd979f0e768ebcc7c">SCTLR_I_Pos</a>&#160;&#160;&#160;12U</td></tr>
423 <tr class="memdesc:gaaaa818a1da51059bd979f0e768ebcc7c"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: I Position.  <br /></td></tr>
424 <tr class="separator:gaaaa818a1da51059bd979f0e768ebcc7c"><td class="memSeparator" colspan="2">&#160;</td></tr>
425 <tr class="memitem:gab3cc0744fb07127e3c0f18cba9d51666"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gab3cc0744fb07127e3c0f18cba9d51666">SCTLR_I_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gaaaa818a1da51059bd979f0e768ebcc7c">SCTLR_I_Pos</a>)</td></tr>
426 <tr class="memdesc:gab3cc0744fb07127e3c0f18cba9d51666"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: I Mask.  <br /></td></tr>
427 <tr class="separator:gab3cc0744fb07127e3c0f18cba9d51666"><td class="memSeparator" colspan="2">&#160;</td></tr>
428 <tr class="memitem:gaa0eade648c9a34de891af0e6f47857dd"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gaa0eade648c9a34de891af0e6f47857dd">SCTLR_Z_Pos</a>&#160;&#160;&#160;11U</td></tr>
429 <tr class="memdesc:gaa0eade648c9a34de891af0e6f47857dd"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: Z Position.  <br /></td></tr>
430 <tr class="separator:gaa0eade648c9a34de891af0e6f47857dd"><td class="memSeparator" colspan="2">&#160;</td></tr>
431 <tr class="memitem:ga12a05acdcb8db6e99970f26206d3067c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga12a05acdcb8db6e99970f26206d3067c">SCTLR_Z_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gaa0eade648c9a34de891af0e6f47857dd">SCTLR_Z_Pos</a>)</td></tr>
432 <tr class="memdesc:ga12a05acdcb8db6e99970f26206d3067c"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: Z Mask.  <br /></td></tr>
433 <tr class="separator:ga12a05acdcb8db6e99970f26206d3067c"><td class="memSeparator" colspan="2">&#160;</td></tr>
434 <tr class="memitem:ga3290be0882c1493bca9a0db6b4d0bff8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga3290be0882c1493bca9a0db6b4d0bff8">SCTLR_SW_Pos</a>&#160;&#160;&#160;10U</td></tr>
435 <tr class="memdesc:ga3290be0882c1493bca9a0db6b4d0bff8"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: SW Position.  <br /></td></tr>
436 <tr class="separator:ga3290be0882c1493bca9a0db6b4d0bff8"><td class="memSeparator" colspan="2">&#160;</td></tr>
437 <tr class="memitem:gae4074aefcf01786fe199c82e273271b8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gae4074aefcf01786fe199c82e273271b8">SCTLR_SW_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga3290be0882c1493bca9a0db6b4d0bff8">SCTLR_SW_Pos</a>)</td></tr>
438 <tr class="memdesc:gae4074aefcf01786fe199c82e273271b8"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: SW Mask.  <br /></td></tr>
439 <tr class="separator:gae4074aefcf01786fe199c82e273271b8"><td class="memSeparator" colspan="2">&#160;</td></tr>
440 <tr class="memitem:ga5f185efbe1a9eb5738b2573f076a0859"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga5f185efbe1a9eb5738b2573f076a0859">SCTLR_B_Pos</a>&#160;&#160;&#160;7U</td></tr>
441 <tr class="memdesc:ga5f185efbe1a9eb5738b2573f076a0859"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: B Position.  <br /></td></tr>
442 <tr class="separator:ga5f185efbe1a9eb5738b2573f076a0859"><td class="memSeparator" colspan="2">&#160;</td></tr>
443 <tr class="memitem:ga4853d6f9ccbf919fcdadb0b2a5913cc6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga4853d6f9ccbf919fcdadb0b2a5913cc6">SCTLR_B_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga5f185efbe1a9eb5738b2573f076a0859">SCTLR_B_Pos</a>)</td></tr>
444 <tr class="memdesc:ga4853d6f9ccbf919fcdadb0b2a5913cc6"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: B Mask.  <br /></td></tr>
445 <tr class="separator:ga4853d6f9ccbf919fcdadb0b2a5913cc6"><td class="memSeparator" colspan="2">&#160;</td></tr>
446 <tr class="memitem:gace284f69e1a810957665adf0cb2e4b2b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gace284f69e1a810957665adf0cb2e4b2b">SCTLR_CP15BEN_Pos</a>&#160;&#160;&#160;5U</td></tr>
447 <tr class="memdesc:gace284f69e1a810957665adf0cb2e4b2b"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: CP15BEN Position.  <br /></td></tr>
448 <tr class="separator:gace284f69e1a810957665adf0cb2e4b2b"><td class="memSeparator" colspan="2">&#160;</td></tr>
449 <tr class="memitem:ga5541a6a63db4d4d233b8f57b1d46fbac"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga5541a6a63db4d4d233b8f57b1d46fbac">SCTLR_CP15BEN_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#gace284f69e1a810957665adf0cb2e4b2b">SCTLR_CP15BEN_Pos</a>)</td></tr>
450 <tr class="memdesc:ga5541a6a63db4d4d233b8f57b1d46fbac"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: CP15BEN Mask.  <br /></td></tr>
451 <tr class="separator:ga5541a6a63db4d4d233b8f57b1d46fbac"><td class="memSeparator" colspan="2">&#160;</td></tr>
452 <tr class="memitem:ga8a0394c5147b8212767087e3421deffa"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga8a0394c5147b8212767087e3421deffa">SCTLR_C_Pos</a>&#160;&#160;&#160;2U</td></tr>
453 <tr class="memdesc:ga8a0394c5147b8212767087e3421deffa"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: C Position.  <br /></td></tr>
454 <tr class="separator:ga8a0394c5147b8212767087e3421deffa"><td class="memSeparator" colspan="2">&#160;</td></tr>
455 <tr class="memitem:ga2be72788d984153ded81711e20fd2d33"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga2be72788d984153ded81711e20fd2d33">SCTLR_C_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga8a0394c5147b8212767087e3421deffa">SCTLR_C_Pos</a>)</td></tr>
456 <tr class="memdesc:ga2be72788d984153ded81711e20fd2d33"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: C Mask.  <br /></td></tr>
457 <tr class="separator:ga2be72788d984153ded81711e20fd2d33"><td class="memSeparator" colspan="2">&#160;</td></tr>
458 <tr class="memitem:ga0d667a307e974515ebc15b5249f34146"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga0d667a307e974515ebc15b5249f34146">SCTLR_A_Pos</a>&#160;&#160;&#160;1U</td></tr>
459 <tr class="memdesc:ga0d667a307e974515ebc15b5249f34146"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: A Position.  <br /></td></tr>
460 <tr class="separator:ga0d667a307e974515ebc15b5249f34146"><td class="memSeparator" colspan="2">&#160;</td></tr>
461 <tr class="memitem:ga678c919832272745678213e55211e741"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga678c919832272745678213e55211e741">SCTLR_A_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga0d667a307e974515ebc15b5249f34146">SCTLR_A_Pos</a>)</td></tr>
462 <tr class="memdesc:ga678c919832272745678213e55211e741"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: A Mask.  <br /></td></tr>
463 <tr class="separator:ga678c919832272745678213e55211e741"><td class="memSeparator" colspan="2">&#160;</td></tr>
464 <tr class="memitem:ga88e34078fa8cf719aab6f53f138c9810"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#ga88e34078fa8cf719aab6f53f138c9810">SCTLR_M_Pos</a>&#160;&#160;&#160;0U</td></tr>
465 <tr class="memdesc:ga88e34078fa8cf719aab6f53f138c9810"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: M Position.  <br /></td></tr>
466 <tr class="separator:ga88e34078fa8cf719aab6f53f138c9810"><td class="memSeparator" colspan="2">&#160;</td></tr>
467 <tr class="memitem:gaf460824cdbf549bd914aa79762572e8e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__SCTLR__BITS.html#gaf460824cdbf549bd914aa79762572e8e">SCTLR_M_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__SCTLR__BITS.html#ga88e34078fa8cf719aab6f53f138c9810">SCTLR_M_Pos</a>)</td></tr>
468 <tr class="memdesc:gaf460824cdbf549bd914aa79762572e8e"><td class="mdescLeft">&#160;</td><td class="mdescRight">SCTLR: M Mask.  <br /></td></tr>
469 <tr class="separator:gaf460824cdbf549bd914aa79762572e8e"><td class="memSeparator" colspan="2">&#160;</td></tr>
470 <tr class="memitem:ga5468e93550ce28af7114cbc1e19474c0"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga5468e93550ce28af7114cbc1e19474c0">ACTLR_DDI_Pos</a>&#160;&#160;&#160;28U</td></tr>
471 <tr class="memdesc:ga5468e93550ce28af7114cbc1e19474c0"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DDI Position.  <br /></td></tr>
472 <tr class="separator:ga5468e93550ce28af7114cbc1e19474c0"><td class="memSeparator" colspan="2">&#160;</td></tr>
473 <tr class="memitem:gaeee8e0fc7b28f2a405b234e7d2c7486e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gaeee8e0fc7b28f2a405b234e7d2c7486e">ACTLR_DDI_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga5468e93550ce28af7114cbc1e19474c0">ACTLR_DDI_Pos</a>)</td></tr>
474 <tr class="memdesc:gaeee8e0fc7b28f2a405b234e7d2c7486e"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DDI Mask.  <br /></td></tr>
475 <tr class="separator:gaeee8e0fc7b28f2a405b234e7d2c7486e"><td class="memSeparator" colspan="2">&#160;</td></tr>
476 <tr class="memitem:ga0367a8413c0a37d6c1de7b90f3a56aee"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga0367a8413c0a37d6c1de7b90f3a56aee">ACTLR_DBDI_Pos</a>&#160;&#160;&#160;28U</td></tr>
477 <tr class="memdesc:ga0367a8413c0a37d6c1de7b90f3a56aee"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DBDI Position.  <br /></td></tr>
478 <tr class="separator:ga0367a8413c0a37d6c1de7b90f3a56aee"><td class="memSeparator" colspan="2">&#160;</td></tr>
479 <tr class="memitem:ga0a3d58754927731758c53bd945ac35fe"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga0a3d58754927731758c53bd945ac35fe">ACTLR_DBDI_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga0367a8413c0a37d6c1de7b90f3a56aee">ACTLR_DBDI_Pos</a>)</td></tr>
480 <tr class="memdesc:ga0a3d58754927731758c53bd945ac35fe"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DBDI Mask.  <br /></td></tr>
481 <tr class="separator:ga0a3d58754927731758c53bd945ac35fe"><td class="memSeparator" colspan="2">&#160;</td></tr>
482 <tr class="memitem:ga8c81a1e1522400322f215c52ca80d47d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga8c81a1e1522400322f215c52ca80d47d">ACTLR_BTDIS_Pos</a>&#160;&#160;&#160;18U</td></tr>
483 <tr class="memdesc:ga8c81a1e1522400322f215c52ca80d47d"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: BTDIS Position.  <br /></td></tr>
484 <tr class="separator:ga8c81a1e1522400322f215c52ca80d47d"><td class="memSeparator" colspan="2">&#160;</td></tr>
485 <tr class="memitem:gad48e0a1c1e59e6721547b45f37baa48b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gad48e0a1c1e59e6721547b45f37baa48b">ACTLR_BTDIS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga8c81a1e1522400322f215c52ca80d47d">ACTLR_BTDIS_Pos</a>)</td></tr>
486 <tr class="memdesc:gad48e0a1c1e59e6721547b45f37baa48b"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: BTDIS Mask.  <br /></td></tr>
487 <tr class="separator:gad48e0a1c1e59e6721547b45f37baa48b"><td class="memSeparator" colspan="2">&#160;</td></tr>
488 <tr class="memitem:ga4412a55ce52db3c5a4f035fcd0e350c6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga4412a55ce52db3c5a4f035fcd0e350c6">ACTLR_RSDIS_Pos</a>&#160;&#160;&#160;17U</td></tr>
489 <tr class="memdesc:ga4412a55ce52db3c5a4f035fcd0e350c6"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: RSDIS Position.  <br /></td></tr>
490 <tr class="separator:ga4412a55ce52db3c5a4f035fcd0e350c6"><td class="memSeparator" colspan="2">&#160;</td></tr>
491 <tr class="memitem:ga8487babc3514e2bb8f3d524e5f80d95f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga8487babc3514e2bb8f3d524e5f80d95f">ACTLR_RSDIS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga4412a55ce52db3c5a4f035fcd0e350c6">ACTLR_RSDIS_Pos</a>)</td></tr>
492 <tr class="memdesc:ga8487babc3514e2bb8f3d524e5f80d95f"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: RSDIS Mask.  <br /></td></tr>
493 <tr class="separator:ga8487babc3514e2bb8f3d524e5f80d95f"><td class="memSeparator" colspan="2">&#160;</td></tr>
494 <tr class="memitem:ga120f5d653af52bd711c27c2495ce78f6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga120f5d653af52bd711c27c2495ce78f6">ACTLR_BP_Pos</a>&#160;&#160;&#160;15U</td></tr>
495 <tr class="memdesc:ga120f5d653af52bd711c27c2495ce78f6"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: BP Position.  <br /></td></tr>
496 <tr class="separator:ga120f5d653af52bd711c27c2495ce78f6"><td class="memSeparator" colspan="2">&#160;</td></tr>
497 <tr class="memitem:ga677211818d8a2c7b118115361fbef2e7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga677211818d8a2c7b118115361fbef2e7">ACTLR_BP_Msk</a>&#160;&#160;&#160;(3UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga120f5d653af52bd711c27c2495ce78f6">ACTLR_BP_Pos</a>)</td></tr>
498 <tr class="memdesc:ga677211818d8a2c7b118115361fbef2e7"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: BP Mask.  <br /></td></tr>
499 <tr class="separator:ga677211818d8a2c7b118115361fbef2e7"><td class="memSeparator" colspan="2">&#160;</td></tr>
500 <tr class="memitem:gaa9fe7651aa9bb48eea4f5301c69ee54d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gaa9fe7651aa9bb48eea4f5301c69ee54d">ACTLR_DDVM_Pos</a>&#160;&#160;&#160;15U</td></tr>
501 <tr class="memdesc:gaa9fe7651aa9bb48eea4f5301c69ee54d"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DDVM Position.  <br /></td></tr>
502 <tr class="separator:gaa9fe7651aa9bb48eea4f5301c69ee54d"><td class="memSeparator" colspan="2">&#160;</td></tr>
503 <tr class="memitem:ga4565f2632e5c4be5e1d3eb90fa6f2ac6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga4565f2632e5c4be5e1d3eb90fa6f2ac6">ACTLR_DDVM_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#gaa9fe7651aa9bb48eea4f5301c69ee54d">ACTLR_DDVM_Pos</a>)</td></tr>
504 <tr class="memdesc:ga4565f2632e5c4be5e1d3eb90fa6f2ac6"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DDVM Mask.  <br /></td></tr>
505 <tr class="separator:ga4565f2632e5c4be5e1d3eb90fa6f2ac6"><td class="memSeparator" colspan="2">&#160;</td></tr>
506 <tr class="memitem:ga546f1f2bbf7344bad6522205257f17ae"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga546f1f2bbf7344bad6522205257f17ae">ACTLR_L1PCTL_Pos</a>&#160;&#160;&#160;13U</td></tr>
507 <tr class="memdesc:ga546f1f2bbf7344bad6522205257f17ae"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: L1PCTL Position.  <br /></td></tr>
508 <tr class="separator:ga546f1f2bbf7344bad6522205257f17ae"><td class="memSeparator" colspan="2">&#160;</td></tr>
509 <tr class="memitem:gad701fa3ff69b89ba185b7482e81cb6fd"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gad701fa3ff69b89ba185b7482e81cb6fd">ACTLR_L1PCTL_Msk</a>&#160;&#160;&#160;(3UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga546f1f2bbf7344bad6522205257f17ae">ACTLR_L1PCTL_Pos</a>)</td></tr>
510 <tr class="memdesc:gad701fa3ff69b89ba185b7482e81cb6fd"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: L1PCTL Mask.  <br /></td></tr>
511 <tr class="separator:gad701fa3ff69b89ba185b7482e81cb6fd"><td class="memSeparator" colspan="2">&#160;</td></tr>
512 <tr class="memitem:gaf7a424f7f8c4f46592ce8f47f4bced44"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gaf7a424f7f8c4f46592ce8f47f4bced44">ACTLR_RADIS_Pos</a>&#160;&#160;&#160;12U</td></tr>
513 <tr class="memdesc:gaf7a424f7f8c4f46592ce8f47f4bced44"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: RADIS Position.  <br /></td></tr>
514 <tr class="separator:gaf7a424f7f8c4f46592ce8f47f4bced44"><td class="memSeparator" colspan="2">&#160;</td></tr>
515 <tr class="memitem:gac6aea849e5320c0e93321d5d8b0c117c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gac6aea849e5320c0e93321d5d8b0c117c">ACTLR_RADIS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#gaf7a424f7f8c4f46592ce8f47f4bced44">ACTLR_RADIS_Pos</a>)</td></tr>
516 <tr class="memdesc:gac6aea849e5320c0e93321d5d8b0c117c"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: RADIS Mask.  <br /></td></tr>
517 <tr class="separator:gac6aea849e5320c0e93321d5d8b0c117c"><td class="memSeparator" colspan="2">&#160;</td></tr>
518 <tr class="memitem:gaf8b306b854ecd78110cf944d414644a1"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gaf8b306b854ecd78110cf944d414644a1">ACTLR_L1RADIS_Pos</a>&#160;&#160;&#160;12U</td></tr>
519 <tr class="memdesc:gaf8b306b854ecd78110cf944d414644a1"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: L1RADIS Position.  <br /></td></tr>
520 <tr class="separator:gaf8b306b854ecd78110cf944d414644a1"><td class="memSeparator" colspan="2">&#160;</td></tr>
521 <tr class="memitem:ga6aafd83ca6c02f705def8edc8c064c04"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga6aafd83ca6c02f705def8edc8c064c04">ACTLR_L1RADIS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#gaf8b306b854ecd78110cf944d414644a1">ACTLR_L1RADIS_Pos</a>)</td></tr>
522 <tr class="memdesc:ga6aafd83ca6c02f705def8edc8c064c04"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: L1RADIS Mask.  <br /></td></tr>
523 <tr class="separator:ga6aafd83ca6c02f705def8edc8c064c04"><td class="memSeparator" colspan="2">&#160;</td></tr>
524 <tr class="memitem:ga4ca2a9236b157d3f9405cf8c398897a2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga4ca2a9236b157d3f9405cf8c398897a2">ACTLR_DWBST_Pos</a>&#160;&#160;&#160;11U</td></tr>
525 <tr class="memdesc:ga4ca2a9236b157d3f9405cf8c398897a2"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DWBST Position.  <br /></td></tr>
526 <tr class="separator:ga4ca2a9236b157d3f9405cf8c398897a2"><td class="memSeparator" colspan="2">&#160;</td></tr>
527 <tr class="memitem:gab948ab9af88a9357e2e383d948e9dc7e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gab948ab9af88a9357e2e383d948e9dc7e">ACTLR_DWBST_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga4ca2a9236b157d3f9405cf8c398897a2">ACTLR_DWBST_Pos</a>)</td></tr>
528 <tr class="memdesc:gab948ab9af88a9357e2e383d948e9dc7e"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DWBST Mask.  <br /></td></tr>
529 <tr class="separator:gab948ab9af88a9357e2e383d948e9dc7e"><td class="memSeparator" colspan="2">&#160;</td></tr>
530 <tr class="memitem:ga505f33bbe45bbcaa9fcb738cb30daf4e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga505f33bbe45bbcaa9fcb738cb30daf4e">ACTLR_L2RADIS_Pos</a>&#160;&#160;&#160;11U</td></tr>
531 <tr class="memdesc:ga505f33bbe45bbcaa9fcb738cb30daf4e"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: L2RADIS Position.  <br /></td></tr>
532 <tr class="separator:ga505f33bbe45bbcaa9fcb738cb30daf4e"><td class="memSeparator" colspan="2">&#160;</td></tr>
533 <tr class="memitem:gad84b20f4f5d1979bb000a14a582cad12"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gad84b20f4f5d1979bb000a14a582cad12">ACTLR_L2RADIS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga505f33bbe45bbcaa9fcb738cb30daf4e">ACTLR_L2RADIS_Pos</a>)</td></tr>
534 <tr class="memdesc:gad84b20f4f5d1979bb000a14a582cad12"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: L2RADIS Mask.  <br /></td></tr>
535 <tr class="separator:gad84b20f4f5d1979bb000a14a582cad12"><td class="memSeparator" colspan="2">&#160;</td></tr>
536 <tr class="memitem:ga96eb411770c8e2b87f5e62b95e50ee02"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga96eb411770c8e2b87f5e62b95e50ee02">ACTLR_DODMBS_Pos</a>&#160;&#160;&#160;10U</td></tr>
537 <tr class="memdesc:ga96eb411770c8e2b87f5e62b95e50ee02"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DODMBS Position.  <br /></td></tr>
538 <tr class="separator:ga96eb411770c8e2b87f5e62b95e50ee02"><td class="memSeparator" colspan="2">&#160;</td></tr>
539 <tr class="memitem:ga88a85e6310334edb190a6e9298ae98b7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga88a85e6310334edb190a6e9298ae98b7">ACTLR_DODMBS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga96eb411770c8e2b87f5e62b95e50ee02">ACTLR_DODMBS_Pos</a>)</td></tr>
540 <tr class="memdesc:ga88a85e6310334edb190a6e9298ae98b7"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: DODMBS Mask.  <br /></td></tr>
541 <tr class="separator:ga88a85e6310334edb190a6e9298ae98b7"><td class="memSeparator" colspan="2">&#160;</td></tr>
542 <tr class="memitem:ga8300a65b41aa3f5c69c7cc713c847749"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga8300a65b41aa3f5c69c7cc713c847749">ACTLR_PARITY_Pos</a>&#160;&#160;&#160;9U</td></tr>
543 <tr class="memdesc:ga8300a65b41aa3f5c69c7cc713c847749"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: PARITY Position.  <br /></td></tr>
544 <tr class="separator:ga8300a65b41aa3f5c69c7cc713c847749"><td class="memSeparator" colspan="2">&#160;</td></tr>
545 <tr class="memitem:gadec8e5d68791dc4749bf3f075a3559fb"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gadec8e5d68791dc4749bf3f075a3559fb">ACTLR_PARITY_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga8300a65b41aa3f5c69c7cc713c847749">ACTLR_PARITY_Pos</a>)</td></tr>
546 <tr class="memdesc:gadec8e5d68791dc4749bf3f075a3559fb"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: PARITY Mask.  <br /></td></tr>
547 <tr class="separator:gadec8e5d68791dc4749bf3f075a3559fb"><td class="memSeparator" colspan="2">&#160;</td></tr>
548 <tr class="memitem:ga633ee6b129f8668593687ab8537aeb7f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga633ee6b129f8668593687ab8537aeb7f">ACTLR_AOW_Pos</a>&#160;&#160;&#160;8U</td></tr>
549 <tr class="memdesc:ga633ee6b129f8668593687ab8537aeb7f"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: AOW Position.  <br /></td></tr>
550 <tr class="separator:ga633ee6b129f8668593687ab8537aeb7f"><td class="memSeparator" colspan="2">&#160;</td></tr>
551 <tr class="memitem:ga5ca6754c31f90c7e5d1822dddfb4135c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga5ca6754c31f90c7e5d1822dddfb4135c">ACTLR_AOW_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga633ee6b129f8668593687ab8537aeb7f">ACTLR_AOW_Pos</a>)</td></tr>
552 <tr class="memdesc:ga5ca6754c31f90c7e5d1822dddfb4135c"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: AOW Mask.  <br /></td></tr>
553 <tr class="separator:ga5ca6754c31f90c7e5d1822dddfb4135c"><td class="memSeparator" colspan="2">&#160;</td></tr>
554 <tr class="memitem:ga17dcfbcdf5db82900354db5440699701"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga17dcfbcdf5db82900354db5440699701">ACTLR_EXCL_Pos</a>&#160;&#160;&#160;7U</td></tr>
555 <tr class="memdesc:ga17dcfbcdf5db82900354db5440699701"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: EXCL Position.  <br /></td></tr>
556 <tr class="separator:ga17dcfbcdf5db82900354db5440699701"><td class="memSeparator" colspan="2">&#160;</td></tr>
557 <tr class="memitem:ga8b704419a7ed130ecbee00de9fd72d55"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga8b704419a7ed130ecbee00de9fd72d55">ACTLR_EXCL_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga17dcfbcdf5db82900354db5440699701">ACTLR_EXCL_Pos</a>)</td></tr>
558 <tr class="memdesc:ga8b704419a7ed130ecbee00de9fd72d55"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: EXCL Mask.  <br /></td></tr>
559 <tr class="separator:ga8b704419a7ed130ecbee00de9fd72d55"><td class="memSeparator" colspan="2">&#160;</td></tr>
560 <tr class="memitem:ga8cb19db067cca1e064189b27b1f1bcbf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga8cb19db067cca1e064189b27b1f1bcbf">ACTLR_SMP_Pos</a>&#160;&#160;&#160;6U</td></tr>
561 <tr class="memdesc:ga8cb19db067cca1e064189b27b1f1bcbf"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: SMP Position.  <br /></td></tr>
562 <tr class="separator:ga8cb19db067cca1e064189b27b1f1bcbf"><td class="memSeparator" colspan="2">&#160;</td></tr>
563 <tr class="memitem:gac6dcc315f6c4527434b9b0e4106771d8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gac6dcc315f6c4527434b9b0e4106771d8">ACTLR_SMP_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga8cb19db067cca1e064189b27b1f1bcbf">ACTLR_SMP_Pos</a>)</td></tr>
564 <tr class="memdesc:gac6dcc315f6c4527434b9b0e4106771d8"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: SMP Mask.  <br /></td></tr>
565 <tr class="separator:gac6dcc315f6c4527434b9b0e4106771d8"><td class="memSeparator" colspan="2">&#160;</td></tr>
566 <tr class="memitem:ga104112fe1d88dde49635e9b0f9530306"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga104112fe1d88dde49635e9b0f9530306">ACTLR_WFLZM_Pos</a>&#160;&#160;&#160;3U</td></tr>
567 <tr class="memdesc:ga104112fe1d88dde49635e9b0f9530306"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: WFLZM Position.  <br /></td></tr>
568 <tr class="separator:ga104112fe1d88dde49635e9b0f9530306"><td class="memSeparator" colspan="2">&#160;</td></tr>
569 <tr class="memitem:gae5a89cb553773b10e86a9c826f11179f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#gae5a89cb553773b10e86a9c826f11179f">ACTLR_WFLZM_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga104112fe1d88dde49635e9b0f9530306">ACTLR_WFLZM_Pos</a>)</td></tr>
570 <tr class="memdesc:gae5a89cb553773b10e86a9c826f11179f"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: WFLZM Mask.  <br /></td></tr>
571 <tr class="separator:gae5a89cb553773b10e86a9c826f11179f"><td class="memSeparator" colspan="2">&#160;</td></tr>
572 <tr class="memitem:ga65c3c81261a2aa26022f6bb967c4e56b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga65c3c81261a2aa26022f6bb967c4e56b">ACTLR_L1PE_Pos</a>&#160;&#160;&#160;2U</td></tr>
573 <tr class="memdesc:ga65c3c81261a2aa26022f6bb967c4e56b"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: L1PE Position.  <br /></td></tr>
574 <tr class="separator:ga65c3c81261a2aa26022f6bb967c4e56b"><td class="memSeparator" colspan="2">&#160;</td></tr>
575 <tr class="memitem:ga969c20495fe3e50e8c2a73454688a674"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga969c20495fe3e50e8c2a73454688a674">ACTLR_L1PE_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga65c3c81261a2aa26022f6bb967c4e56b">ACTLR_L1PE_Pos</a>)</td></tr>
576 <tr class="memdesc:ga969c20495fe3e50e8c2a73454688a674"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: L1PE Mask.  <br /></td></tr>
577 <tr class="separator:ga969c20495fe3e50e8c2a73454688a674"><td class="memSeparator" colspan="2">&#160;</td></tr>
578 <tr class="memitem:ga89b1a661668534177bc9679149a692ce"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga89b1a661668534177bc9679149a692ce">ACTLR_FW_Pos</a>&#160;&#160;&#160;0U</td></tr>
579 <tr class="memdesc:ga89b1a661668534177bc9679149a692ce"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: FW Position.  <br /></td></tr>
580 <tr class="separator:ga89b1a661668534177bc9679149a692ce"><td class="memSeparator" colspan="2">&#160;</td></tr>
581 <tr class="memitem:ga53ea0cfa2dd5cb51d9f9de21e4d2dbf1"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ACTLR__BITS.html#ga53ea0cfa2dd5cb51d9f9de21e4d2dbf1">ACTLR_FW_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ACTLR__BITS.html#ga89b1a661668534177bc9679149a692ce">ACTLR_FW_Pos</a>)</td></tr>
582 <tr class="memdesc:ga53ea0cfa2dd5cb51d9f9de21e4d2dbf1"><td class="mdescLeft">&#160;</td><td class="mdescRight">ACTLR: FW Mask.  <br /></td></tr>
583 <tr class="separator:ga53ea0cfa2dd5cb51d9f9de21e4d2dbf1"><td class="memSeparator" colspan="2">&#160;</td></tr>
584 <tr class="memitem:ga3acd342ab1e88bd4ad73f5670e7af163"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__BITS.html#ga3acd342ab1e88bd4ad73f5670e7af163">CPACR_ASEDIS_Pos</a>&#160;&#160;&#160;31U</td></tr>
585 <tr class="memdesc:ga3acd342ab1e88bd4ad73f5670e7af163"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR: ASEDIS Position.  <br /></td></tr>
586 <tr class="separator:ga3acd342ab1e88bd4ad73f5670e7af163"><td class="memSeparator" colspan="2">&#160;</td></tr>
587 <tr class="memitem:ga46d28804bfa370b0dd4ac520a7a67609"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__BITS.html#ga46d28804bfa370b0dd4ac520a7a67609">CPACR_ASEDIS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPACR__BITS.html#ga3acd342ab1e88bd4ad73f5670e7af163">CPACR_ASEDIS_Pos</a>)</td></tr>
588 <tr class="memdesc:ga46d28804bfa370b0dd4ac520a7a67609"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR: ASEDIS Mask.  <br /></td></tr>
589 <tr class="separator:ga46d28804bfa370b0dd4ac520a7a67609"><td class="memSeparator" colspan="2">&#160;</td></tr>
590 <tr class="memitem:ga6df0c4e805105285e63b0f0e992bd416"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__BITS.html#ga6df0c4e805105285e63b0f0e992bd416">CPACR_D32DIS_Pos</a>&#160;&#160;&#160;30U</td></tr>
591 <tr class="memdesc:ga6df0c4e805105285e63b0f0e992bd416"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR: D32DIS Position.  <br /></td></tr>
592 <tr class="separator:ga6df0c4e805105285e63b0f0e992bd416"><td class="memSeparator" colspan="2">&#160;</td></tr>
593 <tr class="memitem:ga96266eb6bf35c3c3f22718bd06b12d79"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__BITS.html#ga96266eb6bf35c3c3f22718bd06b12d79">CPACR_D32DIS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPACR__BITS.html#ga6df0c4e805105285e63b0f0e992bd416">CPACR_D32DIS_Pos</a>)</td></tr>
594 <tr class="memdesc:ga96266eb6bf35c3c3f22718bd06b12d79"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR: D32DIS Mask.  <br /></td></tr>
595 <tr class="separator:ga96266eb6bf35c3c3f22718bd06b12d79"><td class="memSeparator" colspan="2">&#160;</td></tr>
596 <tr class="memitem:ga6866c97020fdba42f7c287433c58d77c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__BITS.html#ga6866c97020fdba42f7c287433c58d77c">CPACR_TRCDIS_Pos</a>&#160;&#160;&#160;28U</td></tr>
597 <tr class="memdesc:ga6866c97020fdba42f7c287433c58d77c"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR: D32DIS Position.  <br /></td></tr>
598 <tr class="separator:ga6866c97020fdba42f7c287433c58d77c"><td class="memSeparator" colspan="2">&#160;</td></tr>
599 <tr class="memitem:gab5d6ec83339e755bd3e7eacb914edf37"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__BITS.html#gab5d6ec83339e755bd3e7eacb914edf37">CPACR_TRCDIS_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__CPACR__BITS.html#ga6df0c4e805105285e63b0f0e992bd416">CPACR_D32DIS_Pos</a>)</td></tr>
600 <tr class="memdesc:gab5d6ec83339e755bd3e7eacb914edf37"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR: D32DIS Mask.  <br /></td></tr>
601 <tr class="separator:gab5d6ec83339e755bd3e7eacb914edf37"><td class="memSeparator" colspan="2">&#160;</td></tr>
602 <tr class="memitem:ga77dc035e6d16dee8f5cf53b36b86cfaf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__BITS.html#ga77dc035e6d16dee8f5cf53b36b86cfaf">CPACR_CP_Pos_</a>(n)&#160;&#160;&#160;(n*2U)</td></tr>
603 <tr class="memdesc:ga77dc035e6d16dee8f5cf53b36b86cfaf"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR: CPn Position.  <br /></td></tr>
604 <tr class="separator:ga77dc035e6d16dee8f5cf53b36b86cfaf"><td class="memSeparator" colspan="2">&#160;</td></tr>
605 <tr class="memitem:ga7c87723442baa681a80de8f644eda1a2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__BITS.html#ga7c87723442baa681a80de8f644eda1a2">CPACR_CP_Msk_</a>(n)&#160;&#160;&#160;(3UL &lt;&lt; <a class="el" href="group__CMSIS__CPACR__BITS.html#ga77dc035e6d16dee8f5cf53b36b86cfaf">CPACR_CP_Pos_</a>(n))</td></tr>
606 <tr class="memdesc:ga7c87723442baa681a80de8f644eda1a2"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR: CPn Mask.  <br /></td></tr>
607 <tr class="separator:ga7c87723442baa681a80de8f644eda1a2"><td class="memSeparator" colspan="2">&#160;</td></tr>
608 <tr class="memitem:gabd03f590b34b809438eaa3df4af2e7db"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__CP.html#gabd03f590b34b809438eaa3df4af2e7db">CPACR_CP_NA</a>&#160;&#160;&#160;0U</td></tr>
609 <tr class="memdesc:gabd03f590b34b809438eaa3df4af2e7db"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR CPn field: Access denied.  <br /></td></tr>
610 <tr class="separator:gabd03f590b34b809438eaa3df4af2e7db"><td class="memSeparator" colspan="2">&#160;</td></tr>
611 <tr class="memitem:ga8602342c0bad80f3a36d3bdee7418a46"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__CP.html#ga8602342c0bad80f3a36d3bdee7418a46">CPACR_CP_PL1</a>&#160;&#160;&#160;1U</td></tr>
612 <tr class="memdesc:ga8602342c0bad80f3a36d3bdee7418a46"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR CPn field: Accessible from PL1 only.  <br /></td></tr>
613 <tr class="separator:ga8602342c0bad80f3a36d3bdee7418a46"><td class="memSeparator" colspan="2">&#160;</td></tr>
614 <tr class="memitem:gaeaa29f06a74fadc7245d6bd183bad11b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__CPACR__CP.html#gaeaa29f06a74fadc7245d6bd183bad11b">CPACR_CP_FA</a>&#160;&#160;&#160;3U</td></tr>
615 <tr class="memdesc:gaeaa29f06a74fadc7245d6bd183bad11b"><td class="mdescLeft">&#160;</td><td class="mdescRight">CPACR CPn field: Full access.  <br /></td></tr>
616 <tr class="separator:gaeaa29f06a74fadc7245d6bd183bad11b"><td class="memSeparator" colspan="2">&#160;</td></tr>
617 <tr class="memitem:gac1c7d8f30e77bd1fe395d6e9a5a63a3e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#gac1c7d8f30e77bd1fe395d6e9a5a63a3e">DFSR_CM_Pos</a>&#160;&#160;&#160;13U</td></tr>
618 <tr class="memdesc:gac1c7d8f30e77bd1fe395d6e9a5a63a3e"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: CM Position.  <br /></td></tr>
619 <tr class="separator:gac1c7d8f30e77bd1fe395d6e9a5a63a3e"><td class="memSeparator" colspan="2">&#160;</td></tr>
620 <tr class="memitem:ga91cf285dc43beda62ae72f043e83238c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga91cf285dc43beda62ae72f043e83238c">DFSR_CM_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__DFSR__BITS.html#gac1c7d8f30e77bd1fe395d6e9a5a63a3e">DFSR_CM_Pos</a>)</td></tr>
621 <tr class="memdesc:ga91cf285dc43beda62ae72f043e83238c"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: CM Mask.  <br /></td></tr>
622 <tr class="separator:ga91cf285dc43beda62ae72f043e83238c"><td class="memSeparator" colspan="2">&#160;</td></tr>
623 <tr class="memitem:ga8cc8dcb1b3a971a13b0575bf9083acf5"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga8cc8dcb1b3a971a13b0575bf9083acf5">DFSR_Ext_Pos</a>&#160;&#160;&#160;12U</td></tr>
624 <tr class="memdesc:ga8cc8dcb1b3a971a13b0575bf9083acf5"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: Ext Position.  <br /></td></tr>
625 <tr class="separator:ga8cc8dcb1b3a971a13b0575bf9083acf5"><td class="memSeparator" colspan="2">&#160;</td></tr>
626 <tr class="memitem:gad3a97b4eb87f45df8ae539e59592f21b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#gad3a97b4eb87f45df8ae539e59592f21b">DFSR_Ext_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__DFSR__BITS.html#ga8cc8dcb1b3a971a13b0575bf9083acf5">DFSR_Ext_Pos</a>)</td></tr>
627 <tr class="memdesc:gad3a97b4eb87f45df8ae539e59592f21b"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: Ext Mask.  <br /></td></tr>
628 <tr class="separator:gad3a97b4eb87f45df8ae539e59592f21b"><td class="memSeparator" colspan="2">&#160;</td></tr>
629 <tr class="memitem:ga410420633e9ba47cdd1ae2d3df146866"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga410420633e9ba47cdd1ae2d3df146866">DFSR_WnR_Pos</a>&#160;&#160;&#160;11U</td></tr>
630 <tr class="memdesc:ga410420633e9ba47cdd1ae2d3df146866"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: WnR Position.  <br /></td></tr>
631 <tr class="separator:ga410420633e9ba47cdd1ae2d3df146866"><td class="memSeparator" colspan="2">&#160;</td></tr>
632 <tr class="memitem:gabfbf482895e7620fe6727b54378c0f2a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#gabfbf482895e7620fe6727b54378c0f2a">DFSR_WnR_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__DFSR__BITS.html#ga410420633e9ba47cdd1ae2d3df146866">DFSR_WnR_Pos</a>)</td></tr>
633 <tr class="memdesc:gabfbf482895e7620fe6727b54378c0f2a"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: WnR Mask.  <br /></td></tr>
634 <tr class="separator:gabfbf482895e7620fe6727b54378c0f2a"><td class="memSeparator" colspan="2">&#160;</td></tr>
635 <tr class="memitem:ga3faee10970931cadf7ff16069ce65a1a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga3faee10970931cadf7ff16069ce65a1a">DFSR_FS1_Pos</a>&#160;&#160;&#160;10U</td></tr>
636 <tr class="memdesc:ga3faee10970931cadf7ff16069ce65a1a"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: FS1 Position.  <br /></td></tr>
637 <tr class="separator:ga3faee10970931cadf7ff16069ce65a1a"><td class="memSeparator" colspan="2">&#160;</td></tr>
638 <tr class="memitem:ga6540a3ca5b2dcf8f81bb37fbdbe9d746"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga6540a3ca5b2dcf8f81bb37fbdbe9d746">DFSR_FS1_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__DFSR__BITS.html#ga3faee10970931cadf7ff16069ce65a1a">DFSR_FS1_Pos</a>)</td></tr>
639 <tr class="memdesc:ga6540a3ca5b2dcf8f81bb37fbdbe9d746"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: FS1 Mask.  <br /></td></tr>
640 <tr class="separator:ga6540a3ca5b2dcf8f81bb37fbdbe9d746"><td class="memSeparator" colspan="2">&#160;</td></tr>
641 <tr class="memitem:ga10f7b48c4f128c9be07c377bb60cfa7a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga10f7b48c4f128c9be07c377bb60cfa7a">DFSR_LPAE_Pos</a>&#160;&#160;&#160;9U</td></tr>
642 <tr class="memdesc:ga10f7b48c4f128c9be07c377bb60cfa7a"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: LPAE Position.  <br /></td></tr>
643 <tr class="separator:ga10f7b48c4f128c9be07c377bb60cfa7a"><td class="memSeparator" colspan="2">&#160;</td></tr>
644 <tr class="memitem:ga104bfa1e333340616fdbdc804948276f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga104bfa1e333340616fdbdc804948276f">DFSR_LPAE_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__DFSR__BITS.html#ga10f7b48c4f128c9be07c377bb60cfa7a">DFSR_LPAE_Pos</a>)</td></tr>
645 <tr class="memdesc:ga104bfa1e333340616fdbdc804948276f"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: LPAE Mask.  <br /></td></tr>
646 <tr class="separator:ga104bfa1e333340616fdbdc804948276f"><td class="memSeparator" colspan="2">&#160;</td></tr>
647 <tr class="memitem:gac5a7afc43963dbc429792fb5a1569e15"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#gac5a7afc43963dbc429792fb5a1569e15">DFSR_Domain_Pos</a>&#160;&#160;&#160;4U</td></tr>
648 <tr class="memdesc:gac5a7afc43963dbc429792fb5a1569e15"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: Domain Position.  <br /></td></tr>
649 <tr class="separator:gac5a7afc43963dbc429792fb5a1569e15"><td class="memSeparator" colspan="2">&#160;</td></tr>
650 <tr class="memitem:ga59949776e069a5af7231ef63156f17cf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga59949776e069a5af7231ef63156f17cf">DFSR_Domain_Msk</a>&#160;&#160;&#160;(0xFUL &lt;&lt; <a class="el" href="group__CMSIS__DFSR__BITS.html#gac5a7afc43963dbc429792fb5a1569e15">DFSR_Domain_Pos</a>)</td></tr>
651 <tr class="memdesc:ga59949776e069a5af7231ef63156f17cf"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: Domain Mask.  <br /></td></tr>
652 <tr class="separator:ga59949776e069a5af7231ef63156f17cf"><td class="memSeparator" colspan="2">&#160;</td></tr>
653 <tr class="memitem:gae5d9bc62e71693bd9dc2a84bb4c82082"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#gae5d9bc62e71693bd9dc2a84bb4c82082">DFSR_FS0_Pos</a>&#160;&#160;&#160;0U</td></tr>
654 <tr class="memdesc:gae5d9bc62e71693bd9dc2a84bb4c82082"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: FS0 Position.  <br /></td></tr>
655 <tr class="separator:gae5d9bc62e71693bd9dc2a84bb4c82082"><td class="memSeparator" colspan="2">&#160;</td></tr>
656 <tr class="memitem:ga23b688e81c0378b5cd75acb53896bb5e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga23b688e81c0378b5cd75acb53896bb5e">DFSR_FS0_Msk</a>&#160;&#160;&#160;(0xFUL &lt;&lt; <a class="el" href="group__CMSIS__DFSR__BITS.html#gae5d9bc62e71693bd9dc2a84bb4c82082">DFSR_FS0_Pos</a>)</td></tr>
657 <tr class="memdesc:ga23b688e81c0378b5cd75acb53896bb5e"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: FS0 Mask.  <br /></td></tr>
658 <tr class="separator:ga23b688e81c0378b5cd75acb53896bb5e"><td class="memSeparator" colspan="2">&#160;</td></tr>
659 <tr class="memitem:gacb6fae1908b12c4900e2cdcc320c6c11"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#gacb6fae1908b12c4900e2cdcc320c6c11">DFSR_STATUS_Pos</a>&#160;&#160;&#160;0U</td></tr>
660 <tr class="memdesc:gacb6fae1908b12c4900e2cdcc320c6c11"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: STATUS Position.  <br /></td></tr>
661 <tr class="separator:gacb6fae1908b12c4900e2cdcc320c6c11"><td class="memSeparator" colspan="2">&#160;</td></tr>
662 <tr class="memitem:ga7541052737038d737fd9fe00b9815140"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DFSR__BITS.html#ga7541052737038d737fd9fe00b9815140">DFSR_STATUS_Msk</a>&#160;&#160;&#160;(0x3FUL &lt;&lt; <a class="el" href="group__CMSIS__DFSR__BITS.html#gacb6fae1908b12c4900e2cdcc320c6c11">DFSR_STATUS_Pos</a>)</td></tr>
663 <tr class="memdesc:ga7541052737038d737fd9fe00b9815140"><td class="mdescLeft">&#160;</td><td class="mdescRight">DFSR: STATUS Mask.  <br /></td></tr>
664 <tr class="separator:ga7541052737038d737fd9fe00b9815140"><td class="memSeparator" colspan="2">&#160;</td></tr>
665 <tr class="memitem:gafb3d593ec56834b6a265744efd6340a8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#gafb3d593ec56834b6a265744efd6340a8">IFSR_ExT_Pos</a>&#160;&#160;&#160;12U</td></tr>
666 <tr class="memdesc:gafb3d593ec56834b6a265744efd6340a8"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: ExT Position.  <br /></td></tr>
667 <tr class="separator:gafb3d593ec56834b6a265744efd6340a8"><td class="memSeparator" colspan="2">&#160;</td></tr>
668 <tr class="memitem:gab0083a1d82b370a7e5208e39267bda22"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#gab0083a1d82b370a7e5208e39267bda22">IFSR_ExT_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__IFSR__BITS.html#gafb3d593ec56834b6a265744efd6340a8">IFSR_ExT_Pos</a>)</td></tr>
669 <tr class="memdesc:gab0083a1d82b370a7e5208e39267bda22"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: ExT Mask.  <br /></td></tr>
670 <tr class="separator:gab0083a1d82b370a7e5208e39267bda22"><td class="memSeparator" colspan="2">&#160;</td></tr>
671 <tr class="memitem:ga9ecf4e123cfee3f0a19898a822fc0f62"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#ga9ecf4e123cfee3f0a19898a822fc0f62">IFSR_FS1_Pos</a>&#160;&#160;&#160;10U</td></tr>
672 <tr class="memdesc:ga9ecf4e123cfee3f0a19898a822fc0f62"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: FS1 Position.  <br /></td></tr>
673 <tr class="separator:ga9ecf4e123cfee3f0a19898a822fc0f62"><td class="memSeparator" colspan="2">&#160;</td></tr>
674 <tr class="memitem:ga6fc93a02fbd1c968c70786a84428fca6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#ga6fc93a02fbd1c968c70786a84428fca6">IFSR_FS1_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__IFSR__BITS.html#ga9ecf4e123cfee3f0a19898a822fc0f62">IFSR_FS1_Pos</a>)</td></tr>
675 <tr class="memdesc:ga6fc93a02fbd1c968c70786a84428fca6"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: FS1 Mask.  <br /></td></tr>
676 <tr class="separator:ga6fc93a02fbd1c968c70786a84428fca6"><td class="memSeparator" colspan="2">&#160;</td></tr>
677 <tr class="memitem:gadfd49185eeb102fc69e0a0d28fd2c4a4"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#gadfd49185eeb102fc69e0a0d28fd2c4a4">IFSR_LPAE_Pos</a>&#160;&#160;&#160;9U</td></tr>
678 <tr class="memdesc:gadfd49185eeb102fc69e0a0d28fd2c4a4"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: LPAE Position.  <br /></td></tr>
679 <tr class="separator:gadfd49185eeb102fc69e0a0d28fd2c4a4"><td class="memSeparator" colspan="2">&#160;</td></tr>
680 <tr class="memitem:ga20639ca32a866d7b021e455b7a5d24c6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#ga20639ca32a866d7b021e455b7a5d24c6">IFSR_LPAE_Msk</a>&#160;&#160;&#160;(0x1UL &lt;&lt; <a class="el" href="group__CMSIS__IFSR__BITS.html#gadfd49185eeb102fc69e0a0d28fd2c4a4">IFSR_LPAE_Pos</a>)</td></tr>
681 <tr class="memdesc:ga20639ca32a866d7b021e455b7a5d24c6"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: LPAE Mask.  <br /></td></tr>
682 <tr class="separator:ga20639ca32a866d7b021e455b7a5d24c6"><td class="memSeparator" colspan="2">&#160;</td></tr>
683 <tr class="memitem:ga487c29da2f2d648f149c4346f3093f72"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#ga487c29da2f2d648f149c4346f3093f72">IFSR_FS0_Pos</a>&#160;&#160;&#160;0U</td></tr>
684 <tr class="memdesc:ga487c29da2f2d648f149c4346f3093f72"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: FS0 Position.  <br /></td></tr>
685 <tr class="separator:ga487c29da2f2d648f149c4346f3093f72"><td class="memSeparator" colspan="2">&#160;</td></tr>
686 <tr class="memitem:gaa17676ff0276b0fe93f92010fe35f6b8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#gaa17676ff0276b0fe93f92010fe35f6b8">IFSR_FS0_Msk</a>&#160;&#160;&#160;(0xFUL &lt;&lt; <a class="el" href="group__CMSIS__IFSR__BITS.html#ga487c29da2f2d648f149c4346f3093f72">IFSR_FS0_Pos</a>)</td></tr>
687 <tr class="memdesc:gaa17676ff0276b0fe93f92010fe35f6b8"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: FS0 Mask.  <br /></td></tr>
688 <tr class="separator:gaa17676ff0276b0fe93f92010fe35f6b8"><td class="memSeparator" colspan="2">&#160;</td></tr>
689 <tr class="memitem:ga64ec6d573ec1efe1d6c36100ad1cd09d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#ga64ec6d573ec1efe1d6c36100ad1cd09d">IFSR_STATUS_Pos</a>&#160;&#160;&#160;0U</td></tr>
690 <tr class="memdesc:ga64ec6d573ec1efe1d6c36100ad1cd09d"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: STATUS Position.  <br /></td></tr>
691 <tr class="separator:ga64ec6d573ec1efe1d6c36100ad1cd09d"><td class="memSeparator" colspan="2">&#160;</td></tr>
692 <tr class="memitem:gaf74c1045a32a2d4de7ea6f0dbcf0d1b3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__IFSR__BITS.html#gaf74c1045a32a2d4de7ea6f0dbcf0d1b3">IFSR_STATUS_Msk</a>&#160;&#160;&#160;(0x3FUL &lt;&lt; <a class="el" href="group__CMSIS__IFSR__BITS.html#ga64ec6d573ec1efe1d6c36100ad1cd09d">IFSR_STATUS_Pos</a>)</td></tr>
693 <tr class="memdesc:gaf74c1045a32a2d4de7ea6f0dbcf0d1b3"><td class="mdescLeft">&#160;</td><td class="mdescRight">IFSR: STATUS Mask.  <br /></td></tr>
694 <tr class="separator:gaf74c1045a32a2d4de7ea6f0dbcf0d1b3"><td class="memSeparator" colspan="2">&#160;</td></tr>
695 <tr class="memitem:gaecf0a2cb278bfd27e0da4ab8126d98af"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ISR__BITS.html#gaecf0a2cb278bfd27e0da4ab8126d98af">ISR_A_Pos</a>&#160;&#160;&#160;13U</td></tr>
696 <tr class="memdesc:gaecf0a2cb278bfd27e0da4ab8126d98af"><td class="mdescLeft">&#160;</td><td class="mdescRight">ISR: A Position.  <br /></td></tr>
697 <tr class="separator:gaecf0a2cb278bfd27e0da4ab8126d98af"><td class="memSeparator" colspan="2">&#160;</td></tr>
698 <tr class="memitem:ga8c6d55d243da46ed7ca05c3941316c8d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ISR__BITS.html#ga8c6d55d243da46ed7ca05c3941316c8d">ISR_A_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ISR__BITS.html#gaecf0a2cb278bfd27e0da4ab8126d98af">ISR_A_Pos</a>)</td></tr>
699 <tr class="memdesc:ga8c6d55d243da46ed7ca05c3941316c8d"><td class="mdescLeft">&#160;</td><td class="mdescRight">ISR: A Mask.  <br /></td></tr>
700 <tr class="separator:ga8c6d55d243da46ed7ca05c3941316c8d"><td class="memSeparator" colspan="2">&#160;</td></tr>
701 <tr class="memitem:ga9f51d4217c1394e52f5223a6cd382136"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ISR__BITS.html#ga9f51d4217c1394e52f5223a6cd382136">ISR_I_Pos</a>&#160;&#160;&#160;12U</td></tr>
702 <tr class="memdesc:ga9f51d4217c1394e52f5223a6cd382136"><td class="mdescLeft">&#160;</td><td class="mdescRight">ISR: I Position.  <br /></td></tr>
703 <tr class="separator:ga9f51d4217c1394e52f5223a6cd382136"><td class="memSeparator" colspan="2">&#160;</td></tr>
704 <tr class="memitem:ga7b756c9a406d7dd0a86891656908e98c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ISR__BITS.html#ga7b756c9a406d7dd0a86891656908e98c">ISR_I_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ISR__BITS.html#ga9f51d4217c1394e52f5223a6cd382136">ISR_I_Pos</a>)</td></tr>
705 <tr class="memdesc:ga7b756c9a406d7dd0a86891656908e98c"><td class="mdescLeft">&#160;</td><td class="mdescRight">ISR: I Mask.  <br /></td></tr>
706 <tr class="separator:ga7b756c9a406d7dd0a86891656908e98c"><td class="memSeparator" colspan="2">&#160;</td></tr>
707 <tr class="memitem:gad8654422bb59e22fb7f1321eeef1b81d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ISR__BITS.html#gad8654422bb59e22fb7f1321eeef1b81d">ISR_F_Pos</a>&#160;&#160;&#160;11U</td></tr>
708 <tr class="memdesc:gad8654422bb59e22fb7f1321eeef1b81d"><td class="mdescLeft">&#160;</td><td class="mdescRight">ISR: F Position.  <br /></td></tr>
709 <tr class="separator:gad8654422bb59e22fb7f1321eeef1b81d"><td class="memSeparator" colspan="2">&#160;</td></tr>
710 <tr class="memitem:gac2efaf413c81afab4265515160f6700c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__ISR__BITS.html#gac2efaf413c81afab4265515160f6700c">ISR_F_Msk</a>&#160;&#160;&#160;(1UL &lt;&lt; <a class="el" href="group__CMSIS__ISR__BITS.html#gad8654422bb59e22fb7f1321eeef1b81d">ISR_F_Pos</a>)</td></tr>
711 <tr class="memdesc:gac2efaf413c81afab4265515160f6700c"><td class="mdescLeft">&#160;</td><td class="mdescRight">ISR: F Mask.  <br /></td></tr>
712 <tr class="separator:gac2efaf413c81afab4265515160f6700c"><td class="memSeparator" colspan="2">&#160;</td></tr>
713 <tr class="memitem:ga2c014e929b74e6ded5e89a74903ce975"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DACR__BITS.html#ga2c014e929b74e6ded5e89a74903ce975">DACR_D_Pos_</a>(n)&#160;&#160;&#160;(2U*n)</td></tr>
714 <tr class="memdesc:ga2c014e929b74e6ded5e89a74903ce975"><td class="mdescLeft">&#160;</td><td class="mdescRight">DACR: Dn Position.  <br /></td></tr>
715 <tr class="separator:ga2c014e929b74e6ded5e89a74903ce975"><td class="memSeparator" colspan="2">&#160;</td></tr>
716 <tr class="memitem:ga41b90c8a7338fbe5e5b06be083ba22fe"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DACR__BITS.html#ga41b90c8a7338fbe5e5b06be083ba22fe">DACR_D_Msk_</a>(n)&#160;&#160;&#160;(3UL &lt;&lt; <a class="el" href="group__CMSIS__DACR__BITS.html#ga2c014e929b74e6ded5e89a74903ce975">DACR_D_Pos_</a>(n))</td></tr>
717 <tr class="memdesc:ga41b90c8a7338fbe5e5b06be083ba22fe"><td class="mdescLeft">&#160;</td><td class="mdescRight">DACR: Dn Mask.  <br /></td></tr>
718 <tr class="separator:ga41b90c8a7338fbe5e5b06be083ba22fe"><td class="memSeparator" colspan="2">&#160;</td></tr>
719 <tr class="memitem:ga281ebf97decb4ef4f7b1e5c4285c45ab"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DACR__Dn.html#ga281ebf97decb4ef4f7b1e5c4285c45ab">DACR_Dn_NOACCESS</a>&#160;&#160;&#160;0U</td></tr>
720 <tr class="memdesc:ga281ebf97decb4ef4f7b1e5c4285c45ab"><td class="mdescLeft">&#160;</td><td class="mdescRight">DACR Dn field: No access.  <br /></td></tr>
721 <tr class="separator:ga281ebf97decb4ef4f7b1e5c4285c45ab"><td class="memSeparator" colspan="2">&#160;</td></tr>
722 <tr class="memitem:gac76e6128758cd64a9fa92487ec49441b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DACR__Dn.html#gac76e6128758cd64a9fa92487ec49441b">DACR_Dn_CLIENT</a>&#160;&#160;&#160;1U</td></tr>
723 <tr class="memdesc:gac76e6128758cd64a9fa92487ec49441b"><td class="mdescLeft">&#160;</td><td class="mdescRight">DACR Dn field: Client.  <br /></td></tr>
724 <tr class="separator:gac76e6128758cd64a9fa92487ec49441b"><td class="memSeparator" colspan="2">&#160;</td></tr>
725 <tr class="memitem:gabbf27724d67055138bf7abdb651e9732"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__CMSIS__DACR__Dn.html#gabbf27724d67055138bf7abdb651e9732">DACR_Dn_MANAGER</a>&#160;&#160;&#160;3U</td></tr>
726 <tr class="memdesc:gabbf27724d67055138bf7abdb651e9732"><td class="mdescLeft">&#160;</td><td class="mdescRight">DACR Dn field: Manager.  <br /></td></tr>
727 <tr class="separator:gabbf27724d67055138bf7abdb651e9732"><td class="memSeparator" colspan="2">&#160;</td></tr>
728 <tr class="memitem:a286e3b913dbd236c7f48ea70c8821f4e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a286e3b913dbd236c7f48ea70c8821f4e">_VAL2FLD</a>(field,  value)&#160;&#160;&#160;(((uint32_t)(value) &lt;&lt; field ## _Pos) &amp; field ## _Msk)</td></tr>
729 <tr class="memdesc:a286e3b913dbd236c7f48ea70c8821f4e"><td class="mdescLeft">&#160;</td><td class="mdescRight">Mask and shift a bit field value for use in a register bit range.  <br /></td></tr>
730 <tr class="separator:a286e3b913dbd236c7f48ea70c8821f4e"><td class="memSeparator" colspan="2">&#160;</td></tr>
731 <tr class="memitem:a139b6e261c981f014f386927ca4a8444"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a139b6e261c981f014f386927ca4a8444">_FLD2VAL</a>(field,  value)&#160;&#160;&#160;(((uint32_t)(value) &amp; field ## _Msk) &gt;&gt; field ## _Pos)</td></tr>
732 <tr class="memdesc:a139b6e261c981f014f386927ca4a8444"><td class="mdescLeft">&#160;</td><td class="mdescRight">Mask and shift a register value to extract a bit filed value.  <br /></td></tr>
733 <tr class="separator:a139b6e261c981f014f386927ca4a8444"><td class="memSeparator" colspan="2">&#160;</td></tr>
734 <tr class="memitem:ga3b08fba5b9be921c8a971231f75f8764"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga3b08fba5b9be921c8a971231f75f8764">L2C_310</a>&#160;&#160;&#160;((<a class="el" href="structL2C__310__TypeDef.html">L2C_310_TypeDef</a> *)L2C_310_BASE)</td></tr>
735 <tr class="memdesc:ga3b08fba5b9be921c8a971231f75f8764"><td class="mdescLeft">&#160;</td><td class="mdescRight">L2C_310 register set access pointer.  <br /></td></tr>
736 <tr class="separator:ga3b08fba5b9be921c8a971231f75f8764"><td class="memSeparator" colspan="2">&#160;</td></tr>
737 <tr class="memitem:ga82e193c0016a9377274756b2673464a6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga82e193c0016a9377274756b2673464a6">GICDistributor</a>&#160;&#160;&#160;((<a class="el" href="structGICDistributor__Type.html">GICDistributor_Type</a>      *)     GIC_DISTRIBUTOR_BASE )</td></tr>
738 <tr class="memdesc:ga82e193c0016a9377274756b2673464a6"><td class="mdescLeft">&#160;</td><td class="mdescRight">GIC Distributor register set access pointer.  <br /></td></tr>
739 <tr class="separator:ga82e193c0016a9377274756b2673464a6"><td class="memSeparator" colspan="2">&#160;</td></tr>
740 <tr class="memitem:ad5209e6ff9566012bb004b2f09d0b81f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad5209e6ff9566012bb004b2f09d0b81f">GICDistributor_CTLR_EnableGrp0_Pos</a>&#160;&#160;&#160;0U</td></tr>
741 <tr class="separator:ad5209e6ff9566012bb004b2f09d0b81f"><td class="memSeparator" colspan="2">&#160;</td></tr>
742 <tr class="memitem:a753335218b36284c4d01f51469d3a202"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a753335218b36284c4d01f51469d3a202">GICDistributor_CTLR_EnableGrp0_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad5209e6ff9566012bb004b2f09d0b81f">GICDistributor_CTLR_EnableGrp0_Pos</a>*/)</td></tr>
743 <tr class="separator:a753335218b36284c4d01f51469d3a202"><td class="memSeparator" colspan="2">&#160;</td></tr>
744 <tr class="memitem:a60d6f24a53ad5a82a09caf3e7a0c5526"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a60d6f24a53ad5a82a09caf3e7a0c5526">GICDistributor_CTLR_EnableGrp0</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad5209e6ff9566012bb004b2f09d0b81f">GICDistributor_CTLR_EnableGrp0_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a753335218b36284c4d01f51469d3a202">GICDistributor_CTLR_EnableGrp0_Msk</a>)</td></tr>
745 <tr class="separator:a60d6f24a53ad5a82a09caf3e7a0c5526"><td class="memSeparator" colspan="2">&#160;</td></tr>
746 <tr class="memitem:aff60a1c3075aa9e91504f9665ad502af"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aff60a1c3075aa9e91504f9665ad502af">GICDistributor_CTLR_EnableGrp1_Pos</a>&#160;&#160;&#160;1U</td></tr>
747 <tr class="separator:aff60a1c3075aa9e91504f9665ad502af"><td class="memSeparator" colspan="2">&#160;</td></tr>
748 <tr class="memitem:a2730ca50431156282915c03a16856bb2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a2730ca50431156282915c03a16856bb2">GICDistributor_CTLR_EnableGrp1_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#aff60a1c3075aa9e91504f9665ad502af">GICDistributor_CTLR_EnableGrp1_Pos</a>)</td></tr>
749 <tr class="separator:a2730ca50431156282915c03a16856bb2"><td class="memSeparator" colspan="2">&#160;</td></tr>
750 <tr class="memitem:a37803802488aec1ffd64006fa52a7338"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a37803802488aec1ffd64006fa52a7338">GICDistributor_CTLR_EnableGrp1</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#aff60a1c3075aa9e91504f9665ad502af">GICDistributor_CTLR_EnableGrp1_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a2730ca50431156282915c03a16856bb2">GICDistributor_CTLR_EnableGrp1_Msk</a>)</td></tr>
751 <tr class="separator:a37803802488aec1ffd64006fa52a7338"><td class="memSeparator" colspan="2">&#160;</td></tr>
752 <tr class="memitem:a81f2c37daf33d78f1a329a6def5c74ef"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a81f2c37daf33d78f1a329a6def5c74ef">GICDistributor_CTLR_ARE_Pos</a>&#160;&#160;&#160;4U</td></tr>
753 <tr class="separator:a81f2c37daf33d78f1a329a6def5c74ef"><td class="memSeparator" colspan="2">&#160;</td></tr>
754 <tr class="memitem:a2cd6a6d7ab225eade558f73a5df30414"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a2cd6a6d7ab225eade558f73a5df30414">GICDistributor_CTLR_ARE_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a81f2c37daf33d78f1a329a6def5c74ef">GICDistributor_CTLR_ARE_Pos</a>)</td></tr>
755 <tr class="separator:a2cd6a6d7ab225eade558f73a5df30414"><td class="memSeparator" colspan="2">&#160;</td></tr>
756 <tr class="memitem:aa4fd56267dab50340aba85e9a0a40636"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa4fd56267dab50340aba85e9a0a40636">GICDistributor_CTLR_ARE</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a81f2c37daf33d78f1a329a6def5c74ef">GICDistributor_CTLR_ARE_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a2cd6a6d7ab225eade558f73a5df30414">GICDistributor_CTLR_ARE_Msk</a>)</td></tr>
757 <tr class="separator:aa4fd56267dab50340aba85e9a0a40636"><td class="memSeparator" colspan="2">&#160;</td></tr>
758 <tr class="memitem:a6fe71b805728da3adf3c7e8a4974aa1d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6fe71b805728da3adf3c7e8a4974aa1d">GICDistributor_CTLR_DC_Pos</a>&#160;&#160;&#160;6U</td></tr>
759 <tr class="separator:a6fe71b805728da3adf3c7e8a4974aa1d"><td class="memSeparator" colspan="2">&#160;</td></tr>
760 <tr class="memitem:a9d0a78a3b6172c15ad1181ac916f9d39"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a9d0a78a3b6172c15ad1181ac916f9d39">GICDistributor_CTLR_DC_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a6fe71b805728da3adf3c7e8a4974aa1d">GICDistributor_CTLR_DC_Pos</a>)</td></tr>
761 <tr class="separator:a9d0a78a3b6172c15ad1181ac916f9d39"><td class="memSeparator" colspan="2">&#160;</td></tr>
762 <tr class="memitem:ab62c27b779ebcf1b000ffc618e26a701"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab62c27b779ebcf1b000ffc618e26a701">GICDistributor_CTLR_DC</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a6fe71b805728da3adf3c7e8a4974aa1d">GICDistributor_CTLR_DC_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a9d0a78a3b6172c15ad1181ac916f9d39">GICDistributor_CTLR_DC_Msk</a>)</td></tr>
763 <tr class="separator:ab62c27b779ebcf1b000ffc618e26a701"><td class="memSeparator" colspan="2">&#160;</td></tr>
764 <tr class="memitem:a199b879ac14e2c8066e46eb3daa51da3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a199b879ac14e2c8066e46eb3daa51da3">GICDistributor_CTLR_EINWF_Pos</a>&#160;&#160;&#160;7U</td></tr>
765 <tr class="separator:a199b879ac14e2c8066e46eb3daa51da3"><td class="memSeparator" colspan="2">&#160;</td></tr>
766 <tr class="memitem:a7e984cf330bd971739937957f551c71d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7e984cf330bd971739937957f551c71d">GICDistributor_CTLR_EINWF_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a199b879ac14e2c8066e46eb3daa51da3">GICDistributor_CTLR_EINWF_Pos</a>)</td></tr>
767 <tr class="separator:a7e984cf330bd971739937957f551c71d"><td class="memSeparator" colspan="2">&#160;</td></tr>
768 <tr class="memitem:a4bbd88a0c4f83a49680cb45fc43fcd8b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4bbd88a0c4f83a49680cb45fc43fcd8b">GICDistributor_CTLR_EINWF</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a199b879ac14e2c8066e46eb3daa51da3">GICDistributor_CTLR_EINWF_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a7e984cf330bd971739937957f551c71d">GICDistributor_CTLR_EINWF_Msk</a>)</td></tr>
769 <tr class="separator:a4bbd88a0c4f83a49680cb45fc43fcd8b"><td class="memSeparator" colspan="2">&#160;</td></tr>
770 <tr class="memitem:a4432e051814aedccbc1dc83421b7f386"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4432e051814aedccbc1dc83421b7f386">GICDistributor_CTLR_RWP_Pos</a>&#160;&#160;&#160;31U</td></tr>
771 <tr class="separator:a4432e051814aedccbc1dc83421b7f386"><td class="memSeparator" colspan="2">&#160;</td></tr>
772 <tr class="memitem:a0b756d72f4e78786290aff157b3862de"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0b756d72f4e78786290aff157b3862de">GICDistributor_CTLR_RWP_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a4432e051814aedccbc1dc83421b7f386">GICDistributor_CTLR_RWP_Pos</a>)</td></tr>
773 <tr class="separator:a0b756d72f4e78786290aff157b3862de"><td class="memSeparator" colspan="2">&#160;</td></tr>
774 <tr class="memitem:a41778c5267d09a031f23a13e98c4f9eb"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a41778c5267d09a031f23a13e98c4f9eb">GICDistributor_CTLR_RWP</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a4432e051814aedccbc1dc83421b7f386">GICDistributor_CTLR_RWP_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a0b756d72f4e78786290aff157b3862de">GICDistributor_CTLR_RWP_Msk</a>)</td></tr>
775 <tr class="separator:a41778c5267d09a031f23a13e98c4f9eb"><td class="memSeparator" colspan="2">&#160;</td></tr>
776 <tr class="memitem:afca2b1421a2f881e45cc8925dc22a9bf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#afca2b1421a2f881e45cc8925dc22a9bf">GICDistributor_TYPER_ITLinesNumber_Pos</a>&#160;&#160;&#160;0U</td></tr>
777 <tr class="separator:afca2b1421a2f881e45cc8925dc22a9bf"><td class="memSeparator" colspan="2">&#160;</td></tr>
778 <tr class="memitem:ad1298a5af707fdc4a9aa5ae7a311f326"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad1298a5af707fdc4a9aa5ae7a311f326">GICDistributor_TYPER_ITLinesNumber_Msk</a>&#160;&#160;&#160;(0x1FU /*&lt;&lt; <a class="el" href="core__ca_8h.html#afca2b1421a2f881e45cc8925dc22a9bf">GICDistributor_TYPER_ITLinesNumber_Pos</a>*/)</td></tr>
779 <tr class="separator:ad1298a5af707fdc4a9aa5ae7a311f326"><td class="memSeparator" colspan="2">&#160;</td></tr>
780 <tr class="memitem:a54970661ead25e94edb829e2e369a665"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a54970661ead25e94edb829e2e369a665">GICDistributor_TYPER_ITLinesNumber</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#afca2b1421a2f881e45cc8925dc22a9bf">GICDistributor_TYPER_ITLinesNumber_Pos</a>*/)) &amp; GICDistributor_CTLR_ITLinesNumber_Msk)</td></tr>
781 <tr class="separator:a54970661ead25e94edb829e2e369a665"><td class="memSeparator" colspan="2">&#160;</td></tr>
782 <tr class="memitem:a75ed96a2761b78a89e74d324d5584142"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a75ed96a2761b78a89e74d324d5584142">GICDistributor_TYPER_CPUNumber_Pos</a>&#160;&#160;&#160;5U</td></tr>
783 <tr class="separator:a75ed96a2761b78a89e74d324d5584142"><td class="memSeparator" colspan="2">&#160;</td></tr>
784 <tr class="memitem:a7a299859f30b505dcfe18390acca30ba"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7a299859f30b505dcfe18390acca30ba">GICDistributor_TYPER_CPUNumber_Msk</a>&#160;&#160;&#160;(0x7U &lt;&lt; <a class="el" href="core__ca_8h.html#a75ed96a2761b78a89e74d324d5584142">GICDistributor_TYPER_CPUNumber_Pos</a>)</td></tr>
785 <tr class="separator:a7a299859f30b505dcfe18390acca30ba"><td class="memSeparator" colspan="2">&#160;</td></tr>
786 <tr class="memitem:a9f26592b70ad969b7ced5cc787d07cdb"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a9f26592b70ad969b7ced5cc787d07cdb">GICDistributor_TYPER_CPUNumber</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a75ed96a2761b78a89e74d324d5584142">GICDistributor_TYPER_CPUNumber_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a7a299859f30b505dcfe18390acca30ba">GICDistributor_TYPER_CPUNumber_Msk</a>)</td></tr>
787 <tr class="separator:a9f26592b70ad969b7ced5cc787d07cdb"><td class="memSeparator" colspan="2">&#160;</td></tr>
788 <tr class="memitem:a23ead3c0a646bec5a3ef37a746bc636b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a23ead3c0a646bec5a3ef37a746bc636b">GICDistributor_TYPER_SecurityExtn_Pos</a>&#160;&#160;&#160;10U</td></tr>
789 <tr class="separator:a23ead3c0a646bec5a3ef37a746bc636b"><td class="memSeparator" colspan="2">&#160;</td></tr>
790 <tr class="memitem:ae79bcab413026c129df5b1d256439137"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae79bcab413026c129df5b1d256439137">GICDistributor_TYPER_SecurityExtn_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a23ead3c0a646bec5a3ef37a746bc636b">GICDistributor_TYPER_SecurityExtn_Pos</a>)</td></tr>
791 <tr class="separator:ae79bcab413026c129df5b1d256439137"><td class="memSeparator" colspan="2">&#160;</td></tr>
792 <tr class="memitem:a0be7c527f9d5caa531c0f14363bf0c95"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0be7c527f9d5caa531c0f14363bf0c95">GICDistributor_TYPER_SecurityExtn</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a23ead3c0a646bec5a3ef37a746bc636b">GICDistributor_TYPER_SecurityExtn_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ae79bcab413026c129df5b1d256439137">GICDistributor_TYPER_SecurityExtn_Msk</a>)</td></tr>
793 <tr class="separator:a0be7c527f9d5caa531c0f14363bf0c95"><td class="memSeparator" colspan="2">&#160;</td></tr>
794 <tr class="memitem:a6aa6a3afd05d1e914eca81a0f633c282"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6aa6a3afd05d1e914eca81a0f633c282">GICDistributor_TYPER_LSPI_Pos</a>&#160;&#160;&#160;11U</td></tr>
795 <tr class="separator:a6aa6a3afd05d1e914eca81a0f633c282"><td class="memSeparator" colspan="2">&#160;</td></tr>
796 <tr class="memitem:a4a869c9815cef6b3d9d96517d00b0f6d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4a869c9815cef6b3d9d96517d00b0f6d">GICDistributor_TYPER_LSPI_Msk</a>&#160;&#160;&#160;(0x1FU &lt;&lt; <a class="el" href="core__ca_8h.html#a6aa6a3afd05d1e914eca81a0f633c282">GICDistributor_TYPER_LSPI_Pos</a>)</td></tr>
797 <tr class="separator:a4a869c9815cef6b3d9d96517d00b0f6d"><td class="memSeparator" colspan="2">&#160;</td></tr>
798 <tr class="memitem:a0a58d0f567826aa548949f17474686c0"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0a58d0f567826aa548949f17474686c0">GICDistributor_TYPER_LSPI</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a6aa6a3afd05d1e914eca81a0f633c282">GICDistributor_TYPER_LSPI_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a4a869c9815cef6b3d9d96517d00b0f6d">GICDistributor_TYPER_LSPI_Msk</a>)</td></tr>
799 <tr class="separator:a0a58d0f567826aa548949f17474686c0"><td class="memSeparator" colspan="2">&#160;</td></tr>
800 <tr class="memitem:ad5cb2a02c6484a02d8599a4eec83cdeb"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad5cb2a02c6484a02d8599a4eec83cdeb">GICDistributor_IIDR_Implementer_Pos</a>&#160;&#160;&#160;0U</td></tr>
801 <tr class="separator:ad5cb2a02c6484a02d8599a4eec83cdeb"><td class="memSeparator" colspan="2">&#160;</td></tr>
802 <tr class="memitem:af6cf5679673b9e21f29e9d3e4cf0096f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af6cf5679673b9e21f29e9d3e4cf0096f">GICDistributor_IIDR_Implementer_Msk</a>&#160;&#160;&#160;(0xFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad5cb2a02c6484a02d8599a4eec83cdeb">GICDistributor_IIDR_Implementer_Pos</a>*/)</td></tr>
803 <tr class="separator:af6cf5679673b9e21f29e9d3e4cf0096f"><td class="memSeparator" colspan="2">&#160;</td></tr>
804 <tr class="memitem:a1df00605bff4fecab35a378bcdee277f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a1df00605bff4fecab35a378bcdee277f">GICDistributor_IIDR_Implementer</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad5cb2a02c6484a02d8599a4eec83cdeb">GICDistributor_IIDR_Implementer_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#af6cf5679673b9e21f29e9d3e4cf0096f">GICDistributor_IIDR_Implementer_Msk</a>)</td></tr>
805 <tr class="separator:a1df00605bff4fecab35a378bcdee277f"><td class="memSeparator" colspan="2">&#160;</td></tr>
806 <tr class="memitem:af12891c46bd7555919f5df7771eadb09"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af12891c46bd7555919f5df7771eadb09">GICDistributor_IIDR_Revision_Pos</a>&#160;&#160;&#160;12U</td></tr>
807 <tr class="separator:af12891c46bd7555919f5df7771eadb09"><td class="memSeparator" colspan="2">&#160;</td></tr>
808 <tr class="memitem:aaa5816799e45c7aaf832c847c4b333ba"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aaa5816799e45c7aaf832c847c4b333ba">GICDistributor_IIDR_Revision_Msk</a>&#160;&#160;&#160;(0xFU &lt;&lt; <a class="el" href="core__ca_8h.html#af12891c46bd7555919f5df7771eadb09">GICDistributor_IIDR_Revision_Pos</a>)</td></tr>
809 <tr class="separator:aaa5816799e45c7aaf832c847c4b333ba"><td class="memSeparator" colspan="2">&#160;</td></tr>
810 <tr class="memitem:ab7bc3dde66b114b7d20c672e108d9386"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab7bc3dde66b114b7d20c672e108d9386">GICDistributor_IIDR_Revision</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#af12891c46bd7555919f5df7771eadb09">GICDistributor_IIDR_Revision_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#aaa5816799e45c7aaf832c847c4b333ba">GICDistributor_IIDR_Revision_Msk</a>)</td></tr>
811 <tr class="separator:ab7bc3dde66b114b7d20c672e108d9386"><td class="memSeparator" colspan="2">&#160;</td></tr>
812 <tr class="memitem:ab7a79131c7af76dba9bbecd15d4e2117"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab7a79131c7af76dba9bbecd15d4e2117">GICDistributor_IIDR_Variant_Pos</a>&#160;&#160;&#160;16U</td></tr>
813 <tr class="separator:ab7a79131c7af76dba9bbecd15d4e2117"><td class="memSeparator" colspan="2">&#160;</td></tr>
814 <tr class="memitem:ab0d681a61eb8013e4216392306d6c70b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab0d681a61eb8013e4216392306d6c70b">GICDistributor_IIDR_Variant_Msk</a>&#160;&#160;&#160;(0xFU &lt;&lt; <a class="el" href="core__ca_8h.html#ab7a79131c7af76dba9bbecd15d4e2117">GICDistributor_IIDR_Variant_Pos</a>)</td></tr>
815 <tr class="separator:ab0d681a61eb8013e4216392306d6c70b"><td class="memSeparator" colspan="2">&#160;</td></tr>
816 <tr class="memitem:a8380fa71d0da5db1773adacfade1a07b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8380fa71d0da5db1773adacfade1a07b">GICDistributor_IIDR_Variant</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ab7a79131c7af76dba9bbecd15d4e2117">GICDistributor_IIDR_Variant_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ab0d681a61eb8013e4216392306d6c70b">GICDistributor_IIDR_Variant_Msk</a>)</td></tr>
817 <tr class="separator:a8380fa71d0da5db1773adacfade1a07b"><td class="memSeparator" colspan="2">&#160;</td></tr>
818 <tr class="memitem:ab833f27680c28ec66b0fb9c00765b941"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab833f27680c28ec66b0fb9c00765b941">GICDistributor_IIDR_ProductID_Pos</a>&#160;&#160;&#160;24U</td></tr>
819 <tr class="separator:ab833f27680c28ec66b0fb9c00765b941"><td class="memSeparator" colspan="2">&#160;</td></tr>
820 <tr class="memitem:a8e6d7553302e4326de3b89cc38e7538f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8e6d7553302e4326de3b89cc38e7538f">GICDistributor_IIDR_ProductID_Msk</a>&#160;&#160;&#160;(0xFFU &lt;&lt; <a class="el" href="core__ca_8h.html#ab833f27680c28ec66b0fb9c00765b941">GICDistributor_IIDR_ProductID_Pos</a>)</td></tr>
821 <tr class="separator:a8e6d7553302e4326de3b89cc38e7538f"><td class="memSeparator" colspan="2">&#160;</td></tr>
822 <tr class="memitem:a3ef98229da161c0438791171919222c2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a3ef98229da161c0438791171919222c2">GICDistributor_IIDR_ProductID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ab833f27680c28ec66b0fb9c00765b941">GICDistributor_IIDR_ProductID_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a8e6d7553302e4326de3b89cc38e7538f">GICDistributor_IIDR_ProductID_Msk</a>)</td></tr>
823 <tr class="separator:a3ef98229da161c0438791171919222c2"><td class="memSeparator" colspan="2">&#160;</td></tr>
824 <tr class="memitem:a6b3d0d43717045928b96ce9c8e76493d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6b3d0d43717045928b96ce9c8e76493d">GICDistributor_STATUSR_RRD_Pos</a>&#160;&#160;&#160;0U</td></tr>
825 <tr class="separator:a6b3d0d43717045928b96ce9c8e76493d"><td class="memSeparator" colspan="2">&#160;</td></tr>
826 <tr class="memitem:aa8bef863ded4eccc540df63bb9409b66"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa8bef863ded4eccc540df63bb9409b66">GICDistributor_STATUSR_RRD_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a6b3d0d43717045928b96ce9c8e76493d">GICDistributor_STATUSR_RRD_Pos</a>*/)</td></tr>
827 <tr class="separator:aa8bef863ded4eccc540df63bb9409b66"><td class="memSeparator" colspan="2">&#160;</td></tr>
828 <tr class="memitem:a44b7dd5f0ba7bc48c66c2b09ec38f3b9"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a44b7dd5f0ba7bc48c66c2b09ec38f3b9">GICDistributor_STATUSR_RRD</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a6b3d0d43717045928b96ce9c8e76493d">GICDistributor_STATUSR_RRD_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#aa8bef863ded4eccc540df63bb9409b66">GICDistributor_STATUSR_RRD_Msk</a>)</td></tr>
829 <tr class="separator:a44b7dd5f0ba7bc48c66c2b09ec38f3b9"><td class="memSeparator" colspan="2">&#160;</td></tr>
830 <tr class="memitem:a445ce8828d51d1e51fd2ee7220d80ef7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a445ce8828d51d1e51fd2ee7220d80ef7">GICDistributor_STATUSR_WRD_Pos</a>&#160;&#160;&#160;1U</td></tr>
831 <tr class="separator:a445ce8828d51d1e51fd2ee7220d80ef7"><td class="memSeparator" colspan="2">&#160;</td></tr>
832 <tr class="memitem:a4918f67f256f60199aab4aea51641ff4"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4918f67f256f60199aab4aea51641ff4">GICDistributor_STATUSR_WRD_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a445ce8828d51d1e51fd2ee7220d80ef7">GICDistributor_STATUSR_WRD_Pos</a>)</td></tr>
833 <tr class="separator:a4918f67f256f60199aab4aea51641ff4"><td class="memSeparator" colspan="2">&#160;</td></tr>
834 <tr class="memitem:a97af8de41d50552933bde33d37b45501"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a97af8de41d50552933bde33d37b45501">GICDistributor_STATUSR_WRD</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a445ce8828d51d1e51fd2ee7220d80ef7">GICDistributor_STATUSR_WRD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a4918f67f256f60199aab4aea51641ff4">GICDistributor_STATUSR_WRD_Msk</a>)</td></tr>
835 <tr class="separator:a97af8de41d50552933bde33d37b45501"><td class="memSeparator" colspan="2">&#160;</td></tr>
836 <tr class="memitem:a770b3e754d28bfe33264925f982601d3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a770b3e754d28bfe33264925f982601d3">GICDistributor_STATUSR_RWOD_Pos</a>&#160;&#160;&#160;2U</td></tr>
837 <tr class="separator:a770b3e754d28bfe33264925f982601d3"><td class="memSeparator" colspan="2">&#160;</td></tr>
838 <tr class="memitem:aa118bf40ce6c4afcfe0d7f5d1962e3d9"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa118bf40ce6c4afcfe0d7f5d1962e3d9">GICDistributor_STATUSR_RWOD_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a770b3e754d28bfe33264925f982601d3">GICDistributor_STATUSR_RWOD_Pos</a>)</td></tr>
839 <tr class="separator:aa118bf40ce6c4afcfe0d7f5d1962e3d9"><td class="memSeparator" colspan="2">&#160;</td></tr>
840 <tr class="memitem:ad5e6e2461927af5b913ae150531cba55"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad5e6e2461927af5b913ae150531cba55">GICDistributor_STATUSR_RWOD</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a770b3e754d28bfe33264925f982601d3">GICDistributor_STATUSR_RWOD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#aa118bf40ce6c4afcfe0d7f5d1962e3d9">GICDistributor_STATUSR_RWOD_Msk</a>)</td></tr>
841 <tr class="separator:ad5e6e2461927af5b913ae150531cba55"><td class="memSeparator" colspan="2">&#160;</td></tr>
842 <tr class="memitem:aa10fb1346557f4a47cba190a8e1e5276"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa10fb1346557f4a47cba190a8e1e5276">GICDistributor_STATUSR_WROD_Pos</a>&#160;&#160;&#160;3U</td></tr>
843 <tr class="separator:aa10fb1346557f4a47cba190a8e1e5276"><td class="memSeparator" colspan="2">&#160;</td></tr>
844 <tr class="memitem:a3ebeda889d892922823097d05234498b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a3ebeda889d892922823097d05234498b">GICDistributor_STATUSR_WROD_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#aa10fb1346557f4a47cba190a8e1e5276">GICDistributor_STATUSR_WROD_Pos</a>)</td></tr>
845 <tr class="separator:a3ebeda889d892922823097d05234498b"><td class="memSeparator" colspan="2">&#160;</td></tr>
846 <tr class="memitem:a83dfa2f07a25812301dceeac8632257e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a83dfa2f07a25812301dceeac8632257e">GICDistributor_STATUSR_WROD</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#aa10fb1346557f4a47cba190a8e1e5276">GICDistributor_STATUSR_WROD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a3ebeda889d892922823097d05234498b">GICDistributor_STATUSR_WROD_Msk</a>)</td></tr>
847 <tr class="separator:a83dfa2f07a25812301dceeac8632257e"><td class="memSeparator" colspan="2">&#160;</td></tr>
848 <tr class="memitem:aa934ee036ef12831d8af1045d89d5098"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa934ee036ef12831d8af1045d89d5098">GICDistributor_SETSPI_NSR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
849 <tr class="separator:aa934ee036ef12831d8af1045d89d5098"><td class="memSeparator" colspan="2">&#160;</td></tr>
850 <tr class="memitem:ab953cf9ca1e33ad5711f00bac17a70e2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab953cf9ca1e33ad5711f00bac17a70e2">GICDistributor_SETSPI_NSR_INTID_Msk</a>&#160;&#160;&#160;(0x3FFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#aa934ee036ef12831d8af1045d89d5098">GICDistributor_SETSPI_NSR_INTID_Pos</a>*/)</td></tr>
851 <tr class="separator:ab953cf9ca1e33ad5711f00bac17a70e2"><td class="memSeparator" colspan="2">&#160;</td></tr>
852 <tr class="memitem:ad32219138870f7dd63a0bc211f7fcc58"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad32219138870f7dd63a0bc211f7fcc58">GICDistributor_SETSPI_NSR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#aa934ee036ef12831d8af1045d89d5098">GICDistributor_SETSPI_NSR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#ab953cf9ca1e33ad5711f00bac17a70e2">GICDistributor_SETSPI_NSR_INTID_Msk</a>)</td></tr>
853 <tr class="separator:ad32219138870f7dd63a0bc211f7fcc58"><td class="memSeparator" colspan="2">&#160;</td></tr>
854 <tr class="memitem:a9a22d0d7c3a9201db3450b6e6f903990"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a9a22d0d7c3a9201db3450b6e6f903990">GICDistributor_CLRSPI_NSR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
855 <tr class="separator:a9a22d0d7c3a9201db3450b6e6f903990"><td class="memSeparator" colspan="2">&#160;</td></tr>
856 <tr class="memitem:a7bb3492a25e6309a18464dca7135e58f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7bb3492a25e6309a18464dca7135e58f">GICDistributor_CLRSPI_NSR_INTID_Msk</a>&#160;&#160;&#160;(0x3FFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a9a22d0d7c3a9201db3450b6e6f903990">GICDistributor_CLRSPI_NSR_INTID_Pos</a>*/)</td></tr>
857 <tr class="separator:a7bb3492a25e6309a18464dca7135e58f"><td class="memSeparator" colspan="2">&#160;</td></tr>
858 <tr class="memitem:aeb357573357d37d881975de18f0e0b95"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aeb357573357d37d881975de18f0e0b95">GICDistributor_CLRSPI_NSR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a9a22d0d7c3a9201db3450b6e6f903990">GICDistributor_CLRSPI_NSR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a7bb3492a25e6309a18464dca7135e58f">GICDistributor_CLRSPI_NSR_INTID_Msk</a>)</td></tr>
859 <tr class="separator:aeb357573357d37d881975de18f0e0b95"><td class="memSeparator" colspan="2">&#160;</td></tr>
860 <tr class="memitem:ae77f1bf2954b62ee958857a8da665c08"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae77f1bf2954b62ee958857a8da665c08">GICDistributor_SETSPI_SR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
861 <tr class="separator:ae77f1bf2954b62ee958857a8da665c08"><td class="memSeparator" colspan="2">&#160;</td></tr>
862 <tr class="memitem:aa6d470044e50683356814e998a886c50"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa6d470044e50683356814e998a886c50">GICDistributor_SETSPI_SR_INTID_Msk</a>&#160;&#160;&#160;(0x3FFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ae77f1bf2954b62ee958857a8da665c08">GICDistributor_SETSPI_SR_INTID_Pos</a>*/)</td></tr>
863 <tr class="separator:aa6d470044e50683356814e998a886c50"><td class="memSeparator" colspan="2">&#160;</td></tr>
864 <tr class="memitem:aa54f4703869cef1a5cba0b0e0c45d120"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa54f4703869cef1a5cba0b0e0c45d120">GICDistributor_SETSPI_SR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ae77f1bf2954b62ee958857a8da665c08">GICDistributor_SETSPI_SR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#aa6d470044e50683356814e998a886c50">GICDistributor_SETSPI_SR_INTID_Msk</a>)</td></tr>
865 <tr class="separator:aa54f4703869cef1a5cba0b0e0c45d120"><td class="memSeparator" colspan="2">&#160;</td></tr>
866 <tr class="memitem:a7d6ddee654f6cdbba19948b3cc160ba5"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7d6ddee654f6cdbba19948b3cc160ba5">GICDistributor_CLRSPI_SR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
867 <tr class="separator:a7d6ddee654f6cdbba19948b3cc160ba5"><td class="memSeparator" colspan="2">&#160;</td></tr>
868 <tr class="memitem:a8ef78b7979f3b007c9fba55faae15f78"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8ef78b7979f3b007c9fba55faae15f78">GICDistributor_CLRSPI_SR_INTID_Msk</a>&#160;&#160;&#160;(0x3FFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a7d6ddee654f6cdbba19948b3cc160ba5">GICDistributor_CLRSPI_SR_INTID_Pos</a>*/)</td></tr>
869 <tr class="separator:a8ef78b7979f3b007c9fba55faae15f78"><td class="memSeparator" colspan="2">&#160;</td></tr>
870 <tr class="memitem:a75c8afc3bee11acef651f89458683d50"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a75c8afc3bee11acef651f89458683d50">GICDistributor_CLRSPI_SR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a7d6ddee654f6cdbba19948b3cc160ba5">GICDistributor_CLRSPI_SR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a8ef78b7979f3b007c9fba55faae15f78">GICDistributor_CLRSPI_SR_INTID_Msk</a>)</td></tr>
871 <tr class="separator:a75c8afc3bee11acef651f89458683d50"><td class="memSeparator" colspan="2">&#160;</td></tr>
872 <tr class="memitem:a28353192a0298bd7f35648df54839029"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a28353192a0298bd7f35648df54839029">GICDistributor_ITARGETSR_CPU0_Pos</a>&#160;&#160;&#160;0U</td></tr>
873 <tr class="separator:a28353192a0298bd7f35648df54839029"><td class="memSeparator" colspan="2">&#160;</td></tr>
874 <tr class="memitem:a56fcab6b4afdd0998d8cbd351b060a42"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a56fcab6b4afdd0998d8cbd351b060a42">GICDistributor_ITARGETSR_CPU0_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a28353192a0298bd7f35648df54839029">GICDistributor_ITARGETSR_CPU0_Pos</a>*/)</td></tr>
875 <tr class="separator:a56fcab6b4afdd0998d8cbd351b060a42"><td class="memSeparator" colspan="2">&#160;</td></tr>
876 <tr class="memitem:a276be33ef8d9aeecda6e1290400b0a2e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a276be33ef8d9aeecda6e1290400b0a2e">GICDistributor_ITARGETSR_CPU0</a>(x)&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a28353192a0298bd7f35648df54839029">GICDistributor_ITARGETSR_CPU0_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a56fcab6b4afdd0998d8cbd351b060a42">GICDistributor_ITARGETSR_CPU0_Msk</a>)</td></tr>
877 <tr class="separator:a276be33ef8d9aeecda6e1290400b0a2e"><td class="memSeparator" colspan="2">&#160;</td></tr>
878 <tr class="memitem:ac2d3fd8843c99b7b634e390e756e2bbd"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac2d3fd8843c99b7b634e390e756e2bbd">GICDistributor_ITARGETSR_CPU1_Pos</a>&#160;&#160;&#160;1U</td></tr>
879 <tr class="separator:ac2d3fd8843c99b7b634e390e756e2bbd"><td class="memSeparator" colspan="2">&#160;</td></tr>
880 <tr class="memitem:a02f1660e91258f435ad519c577b43014"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a02f1660e91258f435ad519c577b43014">GICDistributor_ITARGETSR_CPU1_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#ac2d3fd8843c99b7b634e390e756e2bbd">GICDistributor_ITARGETSR_CPU1_Pos</a>)</td></tr>
881 <tr class="separator:a02f1660e91258f435ad519c577b43014"><td class="memSeparator" colspan="2">&#160;</td></tr>
882 <tr class="memitem:a683207ddcab7bc574b8bb3cb2f12eed8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a683207ddcab7bc574b8bb3cb2f12eed8">GICDistributor_ITARGETSR_CPU1</a>(x)&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ac2d3fd8843c99b7b634e390e756e2bbd">GICDistributor_ITARGETSR_CPU1_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a02f1660e91258f435ad519c577b43014">GICDistributor_ITARGETSR_CPU1_Msk</a>)</td></tr>
883 <tr class="separator:a683207ddcab7bc574b8bb3cb2f12eed8"><td class="memSeparator" colspan="2">&#160;</td></tr>
884 <tr class="memitem:a8a9407956d72af2b4b697a5184a0fae0"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8a9407956d72af2b4b697a5184a0fae0">GICDistributor_ITARGETSR_CPU2_Pos</a>&#160;&#160;&#160;2U</td></tr>
885 <tr class="separator:a8a9407956d72af2b4b697a5184a0fae0"><td class="memSeparator" colspan="2">&#160;</td></tr>
886 <tr class="memitem:ad50526ede6080c3df2af103d43ec969a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad50526ede6080c3df2af103d43ec969a">GICDistributor_ITARGETSR_CPU2_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a8a9407956d72af2b4b697a5184a0fae0">GICDistributor_ITARGETSR_CPU2_Pos</a>)</td></tr>
887 <tr class="separator:ad50526ede6080c3df2af103d43ec969a"><td class="memSeparator" colspan="2">&#160;</td></tr>
888 <tr class="memitem:a04bb8c24598b4b9720e1408264129400"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a04bb8c24598b4b9720e1408264129400">GICDistributor_ITARGETSR_CPU2</a>(x)&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a8a9407956d72af2b4b697a5184a0fae0">GICDistributor_ITARGETSR_CPU2_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ad50526ede6080c3df2af103d43ec969a">GICDistributor_ITARGETSR_CPU2_Msk</a>)</td></tr>
889 <tr class="separator:a04bb8c24598b4b9720e1408264129400"><td class="memSeparator" colspan="2">&#160;</td></tr>
890 <tr class="memitem:a26635639563b054f6cd5a6862a2f2a61"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a26635639563b054f6cd5a6862a2f2a61">GICDistributor_ITARGETSR_CPU3_Pos</a>&#160;&#160;&#160;3U</td></tr>
891 <tr class="separator:a26635639563b054f6cd5a6862a2f2a61"><td class="memSeparator" colspan="2">&#160;</td></tr>
892 <tr class="memitem:ac15f36682e23f172e51fded30108d2f6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac15f36682e23f172e51fded30108d2f6">GICDistributor_ITARGETSR_CPU3_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a26635639563b054f6cd5a6862a2f2a61">GICDistributor_ITARGETSR_CPU3_Pos</a>)</td></tr>
893 <tr class="separator:ac15f36682e23f172e51fded30108d2f6"><td class="memSeparator" colspan="2">&#160;</td></tr>
894 <tr class="memitem:a2724b8078bf97c07e50c9a8919024cf6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a2724b8078bf97c07e50c9a8919024cf6">GICDistributor_ITARGETSR_CPU3</a>(x)&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a26635639563b054f6cd5a6862a2f2a61">GICDistributor_ITARGETSR_CPU3_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ac15f36682e23f172e51fded30108d2f6">GICDistributor_ITARGETSR_CPU3_Msk</a>)</td></tr>
895 <tr class="separator:a2724b8078bf97c07e50c9a8919024cf6"><td class="memSeparator" colspan="2">&#160;</td></tr>
896 <tr class="memitem:ae25a0b0c07d793d2d8ad4685f5d9acc2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae25a0b0c07d793d2d8ad4685f5d9acc2">GICDistributor_ITARGETSR_CPU4_Pos</a>&#160;&#160;&#160;4U</td></tr>
897 <tr class="separator:ae25a0b0c07d793d2d8ad4685f5d9acc2"><td class="memSeparator" colspan="2">&#160;</td></tr>
898 <tr class="memitem:a18a2390a599afb731cef504dc79d1505"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a18a2390a599afb731cef504dc79d1505">GICDistributor_ITARGETSR_CPU4_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#ae25a0b0c07d793d2d8ad4685f5d9acc2">GICDistributor_ITARGETSR_CPU4_Pos</a>)</td></tr>
899 <tr class="separator:a18a2390a599afb731cef504dc79d1505"><td class="memSeparator" colspan="2">&#160;</td></tr>
900 <tr class="memitem:aaffea378b3e1c322658d5605e1c109e6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aaffea378b3e1c322658d5605e1c109e6">GICDistributor_ITARGETSR_CPU4</a>(x)&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ae25a0b0c07d793d2d8ad4685f5d9acc2">GICDistributor_ITARGETSR_CPU4_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a18a2390a599afb731cef504dc79d1505">GICDistributor_ITARGETSR_CPU4_Msk</a>)</td></tr>
901 <tr class="separator:aaffea378b3e1c322658d5605e1c109e6"><td class="memSeparator" colspan="2">&#160;</td></tr>
902 <tr class="memitem:acae2c190f3999809e0d916b77d8bf95a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#acae2c190f3999809e0d916b77d8bf95a">GICDistributor_ITARGETSR_CPU5_Pos</a>&#160;&#160;&#160;5U</td></tr>
903 <tr class="separator:acae2c190f3999809e0d916b77d8bf95a"><td class="memSeparator" colspan="2">&#160;</td></tr>
904 <tr class="memitem:ac814c6b67a080ea70ef020c3a21b0e20"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac814c6b67a080ea70ef020c3a21b0e20">GICDistributor_ITARGETSR_CPU5_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#acae2c190f3999809e0d916b77d8bf95a">GICDistributor_ITARGETSR_CPU5_Pos</a>)</td></tr>
905 <tr class="separator:ac814c6b67a080ea70ef020c3a21b0e20"><td class="memSeparator" colspan="2">&#160;</td></tr>
906 <tr class="memitem:ac99060fe12c7fd70e3c3c8452daa5302"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac99060fe12c7fd70e3c3c8452daa5302">GICDistributor_ITARGETSR_CPU5</a>(x)&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#acae2c190f3999809e0d916b77d8bf95a">GICDistributor_ITARGETSR_CPU5_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ac814c6b67a080ea70ef020c3a21b0e20">GICDistributor_ITARGETSR_CPU5_Msk</a>)</td></tr>
907 <tr class="separator:ac99060fe12c7fd70e3c3c8452daa5302"><td class="memSeparator" colspan="2">&#160;</td></tr>
908 <tr class="memitem:aab6a80042fd995785ff18e4f996716c2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aab6a80042fd995785ff18e4f996716c2">GICDistributor_ITARGETSR_CPU6_Pos</a>&#160;&#160;&#160;6U</td></tr>
909 <tr class="separator:aab6a80042fd995785ff18e4f996716c2"><td class="memSeparator" colspan="2">&#160;</td></tr>
910 <tr class="memitem:a0d9fa1b53101815feaebc4a5943e1d4c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0d9fa1b53101815feaebc4a5943e1d4c">GICDistributor_ITARGETSR_CPU6_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#aab6a80042fd995785ff18e4f996716c2">GICDistributor_ITARGETSR_CPU6_Pos</a>)</td></tr>
911 <tr class="separator:a0d9fa1b53101815feaebc4a5943e1d4c"><td class="memSeparator" colspan="2">&#160;</td></tr>
912 <tr class="memitem:a48202cd0ad1df93721da27716f35ab99"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a48202cd0ad1df93721da27716f35ab99">GICDistributor_ITARGETSR_CPU6</a>(x)&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#aab6a80042fd995785ff18e4f996716c2">GICDistributor_ITARGETSR_CPU6_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a0d9fa1b53101815feaebc4a5943e1d4c">GICDistributor_ITARGETSR_CPU6_Msk</a>)</td></tr>
913 <tr class="separator:a48202cd0ad1df93721da27716f35ab99"><td class="memSeparator" colspan="2">&#160;</td></tr>
914 <tr class="memitem:ab8de7f026a09862a180421168128db75"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab8de7f026a09862a180421168128db75">GICDistributor_ITARGETSR_CPU7_Pos</a>&#160;&#160;&#160;7U</td></tr>
915 <tr class="separator:ab8de7f026a09862a180421168128db75"><td class="memSeparator" colspan="2">&#160;</td></tr>
916 <tr class="memitem:aefbae4dd8686f09a13ac74db57d27a6f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aefbae4dd8686f09a13ac74db57d27a6f">GICDistributor_ITARGETSR_CPU7_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#ab8de7f026a09862a180421168128db75">GICDistributor_ITARGETSR_CPU7_Pos</a>)</td></tr>
917 <tr class="separator:aefbae4dd8686f09a13ac74db57d27a6f"><td class="memSeparator" colspan="2">&#160;</td></tr>
918 <tr class="memitem:aa1026673480067f6c33069bf555bee9a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa1026673480067f6c33069bf555bee9a">GICDistributor_ITARGETSR_CPU7</a>(x)&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ab8de7f026a09862a180421168128db75">GICDistributor_ITARGETSR_CPU7_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#aefbae4dd8686f09a13ac74db57d27a6f">GICDistributor_ITARGETSR_CPU7_Msk</a>)</td></tr>
919 <tr class="separator:aa1026673480067f6c33069bf555bee9a"><td class="memSeparator" colspan="2">&#160;</td></tr>
920 <tr class="memitem:ae1dd9d68a6bf8a6c9025ae7279fedae6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae1dd9d68a6bf8a6c9025ae7279fedae6">GICDistributor_SGIR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
921 <tr class="separator:ae1dd9d68a6bf8a6c9025ae7279fedae6"><td class="memSeparator" colspan="2">&#160;</td></tr>
922 <tr class="memitem:aeb93cabf664375c4213402cbc85d2c44"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aeb93cabf664375c4213402cbc85d2c44">GICDistributor_SGIR_INTID_Msk</a>&#160;&#160;&#160;(0x7U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ae1dd9d68a6bf8a6c9025ae7279fedae6">GICDistributor_SGIR_INTID_Pos</a>*/)</td></tr>
923 <tr class="separator:aeb93cabf664375c4213402cbc85d2c44"><td class="memSeparator" colspan="2">&#160;</td></tr>
924 <tr class="memitem:aa45326a8811c425d0ea6bedd1936444c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa45326a8811c425d0ea6bedd1936444c">GICDistributor_SGIR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ae1dd9d68a6bf8a6c9025ae7279fedae6">GICDistributor_SGIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#aeb93cabf664375c4213402cbc85d2c44">GICDistributor_SGIR_INTID_Msk</a>)</td></tr>
925 <tr class="separator:aa45326a8811c425d0ea6bedd1936444c"><td class="memSeparator" colspan="2">&#160;</td></tr>
926 <tr class="memitem:a24cd5de9c2639ea81ef62500a3cbe8ad"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a24cd5de9c2639ea81ef62500a3cbe8ad">GICDistributor_SGIR_NSATT_Pos</a>&#160;&#160;&#160;15U</td></tr>
927 <tr class="separator:a24cd5de9c2639ea81ef62500a3cbe8ad"><td class="memSeparator" colspan="2">&#160;</td></tr>
928 <tr class="memitem:a99afa06bfe662185b91c004719979f4f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a99afa06bfe662185b91c004719979f4f">GICDistributor_SGIR_NSATT_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a24cd5de9c2639ea81ef62500a3cbe8ad">GICDistributor_SGIR_NSATT_Pos</a>)</td></tr>
929 <tr class="separator:a99afa06bfe662185b91c004719979f4f"><td class="memSeparator" colspan="2">&#160;</td></tr>
930 <tr class="memitem:ac2aff3b2b284d922e23a14dde8c91689"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac2aff3b2b284d922e23a14dde8c91689">GICDistributor_SGIR_NSATT</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a24cd5de9c2639ea81ef62500a3cbe8ad">GICDistributor_SGIR_NSATT_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a99afa06bfe662185b91c004719979f4f">GICDistributor_SGIR_NSATT_Msk</a>)</td></tr>
931 <tr class="separator:ac2aff3b2b284d922e23a14dde8c91689"><td class="memSeparator" colspan="2">&#160;</td></tr>
932 <tr class="memitem:a981be1c459eaa484ad6f46de18e959c8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a981be1c459eaa484ad6f46de18e959c8">GICDistributor_SGIR_CPUTargetList_Pos</a>&#160;&#160;&#160;16U</td></tr>
933 <tr class="separator:a981be1c459eaa484ad6f46de18e959c8"><td class="memSeparator" colspan="2">&#160;</td></tr>
934 <tr class="memitem:a4b5c793fb6ace02cabc6afe09dce6af7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4b5c793fb6ace02cabc6afe09dce6af7">GICDistributor_SGIR_CPUTargetList_Msk</a>&#160;&#160;&#160;(0xFFU &lt;&lt; <a class="el" href="core__ca_8h.html#a981be1c459eaa484ad6f46de18e959c8">GICDistributor_SGIR_CPUTargetList_Pos</a>)</td></tr>
935 <tr class="separator:a4b5c793fb6ace02cabc6afe09dce6af7"><td class="memSeparator" colspan="2">&#160;</td></tr>
936 <tr class="memitem:a96fab5404da27e765c6e7c917674f5ae"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a96fab5404da27e765c6e7c917674f5ae">GICDistributor_SGIR_CPUTargetList</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a981be1c459eaa484ad6f46de18e959c8">GICDistributor_SGIR_CPUTargetList_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a4b5c793fb6ace02cabc6afe09dce6af7">GICDistributor_SGIR_CPUTargetList_Msk</a>)</td></tr>
937 <tr class="separator:a96fab5404da27e765c6e7c917674f5ae"><td class="memSeparator" colspan="2">&#160;</td></tr>
938 <tr class="memitem:ac6d41353e1f46a74d007f75049c3571c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac6d41353e1f46a74d007f75049c3571c">GICDistributor_SGIR_TargetFilterList_Pos</a>&#160;&#160;&#160;24U</td></tr>
939 <tr class="separator:ac6d41353e1f46a74d007f75049c3571c"><td class="memSeparator" colspan="2">&#160;</td></tr>
940 <tr class="memitem:afef4f1a483835c535630dcd02c1640b4"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#afef4f1a483835c535630dcd02c1640b4">GICDistributor_SGIR_TargetFilterList_Msk</a>&#160;&#160;&#160;(0x3U &lt;&lt; <a class="el" href="core__ca_8h.html#ac6d41353e1f46a74d007f75049c3571c">GICDistributor_SGIR_TargetFilterList_Pos</a>)</td></tr>
941 <tr class="separator:afef4f1a483835c535630dcd02c1640b4"><td class="memSeparator" colspan="2">&#160;</td></tr>
942 <tr class="memitem:a503b7a0ad26672fdb87577162624c920"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a503b7a0ad26672fdb87577162624c920">GICDistributor_SGIR_TargetFilterList</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ac6d41353e1f46a74d007f75049c3571c">GICDistributor_SGIR_TargetFilterList_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#afef4f1a483835c535630dcd02c1640b4">GICDistributor_SGIR_TargetFilterList_Msk</a>)</td></tr>
943 <tr class="separator:a503b7a0ad26672fdb87577162624c920"><td class="memSeparator" colspan="2">&#160;</td></tr>
944 <tr class="memitem:ac400154f3e091ce5c0c04099349be036"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac400154f3e091ce5c0c04099349be036">GICDistributor_IROUTER_Aff0_Pos</a>&#160;&#160;&#160;0UL</td></tr>
945 <tr class="separator:ac400154f3e091ce5c0c04099349be036"><td class="memSeparator" colspan="2">&#160;</td></tr>
946 <tr class="memitem:a7154061efbf0bc6e0604788f3c8aade0"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7154061efbf0bc6e0604788f3c8aade0">GICDistributor_IROUTER_Aff0_Msk</a>&#160;&#160;&#160;(0xFFUL /*&lt;&lt; <a class="el" href="core__ca_8h.html#ac400154f3e091ce5c0c04099349be036">GICDistributor_IROUTER_Aff0_Pos</a>*/)</td></tr>
947 <tr class="separator:a7154061efbf0bc6e0604788f3c8aade0"><td class="memSeparator" colspan="2">&#160;</td></tr>
948 <tr class="memitem:a0fedb67ce7387bdf6003d4f8c9b2c3ae"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0fedb67ce7387bdf6003d4f8c9b2c3ae">GICDistributor_IROUTER_Aff0</a>(x)&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ac400154f3e091ce5c0c04099349be036">GICDistributor_IROUTER_Aff0_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a7154061efbf0bc6e0604788f3c8aade0">GICDistributor_IROUTER_Aff0_Msk</a>)</td></tr>
949 <tr class="separator:a0fedb67ce7387bdf6003d4f8c9b2c3ae"><td class="memSeparator" colspan="2">&#160;</td></tr>
950 <tr class="memitem:a094d1737af75fe96cc48ec6f54876b73"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a094d1737af75fe96cc48ec6f54876b73">GICDistributor_IROUTER_Aff1_Pos</a>&#160;&#160;&#160;8UL</td></tr>
951 <tr class="separator:a094d1737af75fe96cc48ec6f54876b73"><td class="memSeparator" colspan="2">&#160;</td></tr>
952 <tr class="memitem:a1cb898980f65b989eb7010d27ca9d5a7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a1cb898980f65b989eb7010d27ca9d5a7">GICDistributor_IROUTER_Aff1_Msk</a>&#160;&#160;&#160;(0xFFUL &lt;&lt; <a class="el" href="core__ca_8h.html#a094d1737af75fe96cc48ec6f54876b73">GICDistributor_IROUTER_Aff1_Pos</a>)</td></tr>
953 <tr class="separator:a1cb898980f65b989eb7010d27ca9d5a7"><td class="memSeparator" colspan="2">&#160;</td></tr>
954 <tr class="memitem:a6e35d64ab673e292bb88f6dc12172cec"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6e35d64ab673e292bb88f6dc12172cec">GICDistributor_IROUTER_Aff1</a>(x)&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a094d1737af75fe96cc48ec6f54876b73">GICDistributor_IROUTER_Aff1_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a1cb898980f65b989eb7010d27ca9d5a7">GICDistributor_IROUTER_Aff1_Msk</a>)</td></tr>
955 <tr class="separator:a6e35d64ab673e292bb88f6dc12172cec"><td class="memSeparator" colspan="2">&#160;</td></tr>
956 <tr class="memitem:a3b74de8f0df7bb175a81e0d397039242"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a3b74de8f0df7bb175a81e0d397039242">GICDistributor_IROUTER_Aff2_Pos</a>&#160;&#160;&#160;16UL</td></tr>
957 <tr class="separator:a3b74de8f0df7bb175a81e0d397039242"><td class="memSeparator" colspan="2">&#160;</td></tr>
958 <tr class="memitem:a52f6253031637bf0259b84e0e227509b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a52f6253031637bf0259b84e0e227509b">GICDistributor_IROUTER_Aff2_Msk</a>&#160;&#160;&#160;(0xFFUL &lt;&lt; <a class="el" href="core__ca_8h.html#a3b74de8f0df7bb175a81e0d397039242">GICDistributor_IROUTER_Aff2_Pos</a>)</td></tr>
959 <tr class="separator:a52f6253031637bf0259b84e0e227509b"><td class="memSeparator" colspan="2">&#160;</td></tr>
960 <tr class="memitem:acc0b09a1d0d8dfbc745a0d3fe1619f8d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#acc0b09a1d0d8dfbc745a0d3fe1619f8d">GICDistributor_IROUTER_Aff2</a>(x)&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a3b74de8f0df7bb175a81e0d397039242">GICDistributor_IROUTER_Aff2_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a52f6253031637bf0259b84e0e227509b">GICDistributor_IROUTER_Aff2_Msk</a>)</td></tr>
961 <tr class="separator:acc0b09a1d0d8dfbc745a0d3fe1619f8d"><td class="memSeparator" colspan="2">&#160;</td></tr>
962 <tr class="memitem:a622e872ac3a47cd90d1a7154d123abea"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a622e872ac3a47cd90d1a7154d123abea">GICDistributor_IROUTER_IRM_Pos</a>&#160;&#160;&#160;31UL</td></tr>
963 <tr class="separator:a622e872ac3a47cd90d1a7154d123abea"><td class="memSeparator" colspan="2">&#160;</td></tr>
964 <tr class="memitem:a4cec345b240a7e84c6624e153b97b4d6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4cec345b240a7e84c6624e153b97b4d6">GICDistributor_IROUTER_IRM_Msk</a>&#160;&#160;&#160;(0xFFUL &lt;&lt; <a class="el" href="core__ca_8h.html#a622e872ac3a47cd90d1a7154d123abea">GICDistributor_IROUTER_IRM_Pos</a>)</td></tr>
965 <tr class="separator:a4cec345b240a7e84c6624e153b97b4d6"><td class="memSeparator" colspan="2">&#160;</td></tr>
966 <tr class="memitem:a5d3044d648a99a8611ace4afc0590979"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a5d3044d648a99a8611ace4afc0590979">GICDistributor_IROUTER_IRM</a>(x)&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a622e872ac3a47cd90d1a7154d123abea">GICDistributor_IROUTER_IRM_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a4cec345b240a7e84c6624e153b97b4d6">GICDistributor_IROUTER_IRM_Msk</a>)</td></tr>
967 <tr class="separator:a5d3044d648a99a8611ace4afc0590979"><td class="memSeparator" colspan="2">&#160;</td></tr>
968 <tr class="memitem:ac13830edd01d66e99f92ee103cb04d1f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac13830edd01d66e99f92ee103cb04d1f">GICDistributor_IROUTER_Aff3_Pos</a>&#160;&#160;&#160;32UL</td></tr>
969 <tr class="separator:ac13830edd01d66e99f92ee103cb04d1f"><td class="memSeparator" colspan="2">&#160;</td></tr>
970 <tr class="memitem:a51a1800358ad5c1f752e49c39cd9e830"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a51a1800358ad5c1f752e49c39cd9e830">GICDistributor_IROUTER_Aff3_Msk</a>&#160;&#160;&#160;(0xFFUL &lt;&lt; <a class="el" href="core__ca_8h.html#ac13830edd01d66e99f92ee103cb04d1f">GICDistributor_IROUTER_Aff3_Pos</a>)</td></tr>
971 <tr class="separator:a51a1800358ad5c1f752e49c39cd9e830"><td class="memSeparator" colspan="2">&#160;</td></tr>
972 <tr class="memitem:ad1418cd587ed92264e68c2cbbc18ea2e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad1418cd587ed92264e68c2cbbc18ea2e">GICDistributor_IROUTER_Aff3</a>(x)&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ac13830edd01d66e99f92ee103cb04d1f">GICDistributor_IROUTER_Aff3_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a51a1800358ad5c1f752e49c39cd9e830">GICDistributor_IROUTER_Aff3_Msk</a>)</td></tr>
973 <tr class="separator:ad1418cd587ed92264e68c2cbbc18ea2e"><td class="memSeparator" colspan="2">&#160;</td></tr>
974 <tr class="memitem:ga31a083dbdc5cb84178dbf184286180e3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga31a083dbdc5cb84178dbf184286180e3">GICInterface</a>&#160;&#160;&#160;((<a class="el" href="structGICInterface__Type.html">GICInterface_Type</a>        *)     GIC_INTERFACE_BASE )</td></tr>
975 <tr class="memdesc:ga31a083dbdc5cb84178dbf184286180e3"><td class="mdescLeft">&#160;</td><td class="mdescRight">GIC Interface register set access pointer.  <br /></td></tr>
976 <tr class="separator:ga31a083dbdc5cb84178dbf184286180e3"><td class="memSeparator" colspan="2">&#160;</td></tr>
977 <tr class="memitem:a23a54215a53eac983daab61b98a42dac"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a23a54215a53eac983daab61b98a42dac">GICInterface_CTLR_Enable_Pos</a>&#160;&#160;&#160;0U</td></tr>
978 <tr class="separator:a23a54215a53eac983daab61b98a42dac"><td class="memSeparator" colspan="2">&#160;</td></tr>
979 <tr class="memitem:a5b7bfcdc714a0f56aabe7aada107c0b0"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a5b7bfcdc714a0f56aabe7aada107c0b0">GICInterface_CTLR_Enable_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a23a54215a53eac983daab61b98a42dac">GICInterface_CTLR_Enable_Pos</a>*/)</td></tr>
980 <tr class="separator:a5b7bfcdc714a0f56aabe7aada107c0b0"><td class="memSeparator" colspan="2">&#160;</td></tr>
981 <tr class="memitem:aaa6e31976be4c7fd0712873df95ff76e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aaa6e31976be4c7fd0712873df95ff76e">GICInterface_CTLR_Enable</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a23a54215a53eac983daab61b98a42dac">GICInterface_CTLR_Enable_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a5b7bfcdc714a0f56aabe7aada107c0b0">GICInterface_CTLR_Enable_Msk</a>)</td></tr>
982 <tr class="separator:aaa6e31976be4c7fd0712873df95ff76e"><td class="memSeparator" colspan="2">&#160;</td></tr>
983 <tr class="memitem:a71c3b07764634704decda87508d302aa"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a71c3b07764634704decda87508d302aa">GICInterface_PMR_Priority_Pos</a>&#160;&#160;&#160;0U</td></tr>
984 <tr class="separator:a71c3b07764634704decda87508d302aa"><td class="memSeparator" colspan="2">&#160;</td></tr>
985 <tr class="memitem:af4e6f38664b7a24008df71779e53b628"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af4e6f38664b7a24008df71779e53b628">GICInterface_PMR_Priority_Msk</a>&#160;&#160;&#160;(0xFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a71c3b07764634704decda87508d302aa">GICInterface_PMR_Priority_Pos</a>*/)</td></tr>
986 <tr class="separator:af4e6f38664b7a24008df71779e53b628"><td class="memSeparator" colspan="2">&#160;</td></tr>
987 <tr class="memitem:a149d248020f9bb305a8f98dbe22d683f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a149d248020f9bb305a8f98dbe22d683f">GICInterface_PMR_Priority</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a71c3b07764634704decda87508d302aa">GICInterface_PMR_Priority_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#af4e6f38664b7a24008df71779e53b628">GICInterface_PMR_Priority_Msk</a>)</td></tr>
988 <tr class="separator:a149d248020f9bb305a8f98dbe22d683f"><td class="memSeparator" colspan="2">&#160;</td></tr>
989 <tr class="memitem:ab1be8491d3c5f996d484e4664a24ed53"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab1be8491d3c5f996d484e4664a24ed53">GICInterface_BPR_Binary_Point_Pos</a>&#160;&#160;&#160;0U</td></tr>
990 <tr class="separator:ab1be8491d3c5f996d484e4664a24ed53"><td class="memSeparator" colspan="2">&#160;</td></tr>
991 <tr class="memitem:a77e90d30a84d26f405b3fc6e7000370c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a77e90d30a84d26f405b3fc6e7000370c">GICInterface_BPR_Binary_Point_Msk</a>&#160;&#160;&#160;(0x7U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab1be8491d3c5f996d484e4664a24ed53">GICInterface_BPR_Binary_Point_Pos</a>*/)</td></tr>
992 <tr class="separator:a77e90d30a84d26f405b3fc6e7000370c"><td class="memSeparator" colspan="2">&#160;</td></tr>
993 <tr class="memitem:a4ebcb87bed742c0b28d08f5c668f9033"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4ebcb87bed742c0b28d08f5c668f9033">GICInterface_BPR_Binary_Point</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab1be8491d3c5f996d484e4664a24ed53">GICInterface_BPR_Binary_Point_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a77e90d30a84d26f405b3fc6e7000370c">GICInterface_BPR_Binary_Point_Msk</a>)</td></tr>
994 <tr class="separator:a4ebcb87bed742c0b28d08f5c668f9033"><td class="memSeparator" colspan="2">&#160;</td></tr>
995 <tr class="memitem:a25b2030f094c7c5e61fb60f7ab537a29"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a25b2030f094c7c5e61fb60f7ab537a29">GICInterface_IAR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
996 <tr class="separator:a25b2030f094c7c5e61fb60f7ab537a29"><td class="memSeparator" colspan="2">&#160;</td></tr>
997 <tr class="memitem:a65c7a27d6678c414fbad22c0a0bee56e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a65c7a27d6678c414fbad22c0a0bee56e">GICInterface_IAR_INTID_Msk</a>&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a25b2030f094c7c5e61fb60f7ab537a29">GICInterface_IAR_INTID_Pos</a>*/)</td></tr>
998 <tr class="separator:a65c7a27d6678c414fbad22c0a0bee56e"><td class="memSeparator" colspan="2">&#160;</td></tr>
999 <tr class="memitem:a83cfd1ed557e7d19c3ff09b13d1bc63c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a83cfd1ed557e7d19c3ff09b13d1bc63c">GICInterface_IAR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a25b2030f094c7c5e61fb60f7ab537a29">GICInterface_IAR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a65c7a27d6678c414fbad22c0a0bee56e">GICInterface_IAR_INTID_Msk</a>)</td></tr>
1000 <tr class="separator:a83cfd1ed557e7d19c3ff09b13d1bc63c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1001 <tr class="memitem:a101da35ef97f5bdf0593fbf1f8a7335c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a101da35ef97f5bdf0593fbf1f8a7335c">GICInterface_EOIR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
1002 <tr class="separator:a101da35ef97f5bdf0593fbf1f8a7335c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1003 <tr class="memitem:a31d46bd478e4cff2c41ddd86f1c2151a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a31d46bd478e4cff2c41ddd86f1c2151a">GICInterface_EOIR_INTID_Msk</a>&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a101da35ef97f5bdf0593fbf1f8a7335c">GICInterface_EOIR_INTID_Pos</a>*/)</td></tr>
1004 <tr class="separator:a31d46bd478e4cff2c41ddd86f1c2151a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1005 <tr class="memitem:af92688869c3fe1172bd2be443cd42f74"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af92688869c3fe1172bd2be443cd42f74">GICInterface_EOIR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a101da35ef97f5bdf0593fbf1f8a7335c">GICInterface_EOIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a31d46bd478e4cff2c41ddd86f1c2151a">GICInterface_EOIR_INTID_Msk</a>)</td></tr>
1006 <tr class="separator:af92688869c3fe1172bd2be443cd42f74"><td class="memSeparator" colspan="2">&#160;</td></tr>
1007 <tr class="memitem:ad3081f7f2410d2895c727e6d11d53253"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad3081f7f2410d2895c727e6d11d53253">GICInterface_RPR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
1008 <tr class="separator:ad3081f7f2410d2895c727e6d11d53253"><td class="memSeparator" colspan="2">&#160;</td></tr>
1009 <tr class="memitem:aee1baadc46e37df107730db62340824f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aee1baadc46e37df107730db62340824f">GICInterface_RPR_INTID_Msk</a>&#160;&#160;&#160;(0xFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad3081f7f2410d2895c727e6d11d53253">GICInterface_RPR_INTID_Pos</a>*/)</td></tr>
1010 <tr class="separator:aee1baadc46e37df107730db62340824f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1011 <tr class="memitem:a3b85565c9bdf010acc15523073aa1789"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a3b85565c9bdf010acc15523073aa1789">GICInterface_RPR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad3081f7f2410d2895c727e6d11d53253">GICInterface_RPR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#aee1baadc46e37df107730db62340824f">GICInterface_RPR_INTID_Msk</a>)</td></tr>
1012 <tr class="separator:a3b85565c9bdf010acc15523073aa1789"><td class="memSeparator" colspan="2">&#160;</td></tr>
1013 <tr class="memitem:a0951b34200d0d4b1cd18dd8cc9af1224"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0951b34200d0d4b1cd18dd8cc9af1224">GICInterface_HPPIR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
1014 <tr class="separator:a0951b34200d0d4b1cd18dd8cc9af1224"><td class="memSeparator" colspan="2">&#160;</td></tr>
1015 <tr class="memitem:a26f9cea29872fdd172ce51c210e72235"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a26f9cea29872fdd172ce51c210e72235">GICInterface_HPPIR_INTID_Msk</a>&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a0951b34200d0d4b1cd18dd8cc9af1224">GICInterface_HPPIR_INTID_Pos</a>*/)</td></tr>
1016 <tr class="separator:a26f9cea29872fdd172ce51c210e72235"><td class="memSeparator" colspan="2">&#160;</td></tr>
1017 <tr class="memitem:a38b60af419b00e92185a98a09d82d562"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a38b60af419b00e92185a98a09d82d562">GICInterface_HPPIR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a0951b34200d0d4b1cd18dd8cc9af1224">GICInterface_HPPIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a26f9cea29872fdd172ce51c210e72235">GICInterface_HPPIR_INTID_Msk</a>)</td></tr>
1018 <tr class="separator:a38b60af419b00e92185a98a09d82d562"><td class="memSeparator" colspan="2">&#160;</td></tr>
1019 <tr class="memitem:a807965f59441878b51ff6d29b6354b68"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a807965f59441878b51ff6d29b6354b68">GICInterface_ABPR_Binary_Point_Pos</a>&#160;&#160;&#160;0U</td></tr>
1020 <tr class="separator:a807965f59441878b51ff6d29b6354b68"><td class="memSeparator" colspan="2">&#160;</td></tr>
1021 <tr class="memitem:a5af342deca8701354f1bf9eccd08f28f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a5af342deca8701354f1bf9eccd08f28f">GICInterface_ABPR_Binary_Point_Msk</a>&#160;&#160;&#160;(0x7U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a807965f59441878b51ff6d29b6354b68">GICInterface_ABPR_Binary_Point_Pos</a>*/)</td></tr>
1022 <tr class="separator:a5af342deca8701354f1bf9eccd08f28f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1023 <tr class="memitem:a1134babb25c7f194a2381206afc550e6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a1134babb25c7f194a2381206afc550e6">GICInterface_ABPR_Binary_Point</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a807965f59441878b51ff6d29b6354b68">GICInterface_ABPR_Binary_Point_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a5af342deca8701354f1bf9eccd08f28f">GICInterface_ABPR_Binary_Point_Msk</a>)</td></tr>
1024 <tr class="separator:a1134babb25c7f194a2381206afc550e6"><td class="memSeparator" colspan="2">&#160;</td></tr>
1025 <tr class="memitem:aefdcb304363aa42cc311e7a8fc4d0c29"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aefdcb304363aa42cc311e7a8fc4d0c29">GICInterface_AIAR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
1026 <tr class="separator:aefdcb304363aa42cc311e7a8fc4d0c29"><td class="memSeparator" colspan="2">&#160;</td></tr>
1027 <tr class="memitem:a4eca545aea443243d25859b358d15260"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4eca545aea443243d25859b358d15260">GICInterface_AIAR_INTID_Msk</a>&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#aefdcb304363aa42cc311e7a8fc4d0c29">GICInterface_AIAR_INTID_Pos</a>*/)</td></tr>
1028 <tr class="separator:a4eca545aea443243d25859b358d15260"><td class="memSeparator" colspan="2">&#160;</td></tr>
1029 <tr class="memitem:aa808951562f71c5094c5283ae88a8f9b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa808951562f71c5094c5283ae88a8f9b">GICInterface_AIAR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#aefdcb304363aa42cc311e7a8fc4d0c29">GICInterface_AIAR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a4eca545aea443243d25859b358d15260">GICInterface_AIAR_INTID_Msk</a>)</td></tr>
1030 <tr class="separator:aa808951562f71c5094c5283ae88a8f9b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1031 <tr class="memitem:acb9124edf6d65fbf428b913c9e4fd892"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#acb9124edf6d65fbf428b913c9e4fd892">GICInterface_AEOIR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
1032 <tr class="separator:acb9124edf6d65fbf428b913c9e4fd892"><td class="memSeparator" colspan="2">&#160;</td></tr>
1033 <tr class="memitem:a41906ea8e42bcc5b7925863a0c01379b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a41906ea8e42bcc5b7925863a0c01379b">GICInterface_AEOIR_INTID_Msk</a>&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#acb9124edf6d65fbf428b913c9e4fd892">GICInterface_AEOIR_INTID_Pos</a>*/)</td></tr>
1034 <tr class="separator:a41906ea8e42bcc5b7925863a0c01379b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1035 <tr class="memitem:a04f1bd42fd08721ec7a327936298d80c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a04f1bd42fd08721ec7a327936298d80c">GICInterface_AEOIR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#acb9124edf6d65fbf428b913c9e4fd892">GICInterface_AEOIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a41906ea8e42bcc5b7925863a0c01379b">GICInterface_AEOIR_INTID_Msk</a>)</td></tr>
1036 <tr class="separator:a04f1bd42fd08721ec7a327936298d80c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1037 <tr class="memitem:a09b44c6effd3209e5d87251d8bcb4e71"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a09b44c6effd3209e5d87251d8bcb4e71">GICInterface_AHPPIR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
1038 <tr class="separator:a09b44c6effd3209e5d87251d8bcb4e71"><td class="memSeparator" colspan="2">&#160;</td></tr>
1039 <tr class="memitem:a7edb7a7eef0400b3fb96adc814c93621"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7edb7a7eef0400b3fb96adc814c93621">GICInterface_AHPPIR_INTID_Msk</a>&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a09b44c6effd3209e5d87251d8bcb4e71">GICInterface_AHPPIR_INTID_Pos</a>*/)</td></tr>
1040 <tr class="separator:a7edb7a7eef0400b3fb96adc814c93621"><td class="memSeparator" colspan="2">&#160;</td></tr>
1041 <tr class="memitem:abf052e1e08eb339e1bb04f624d0c40d4"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#abf052e1e08eb339e1bb04f624d0c40d4">GICInterface_AHPPIR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a09b44c6effd3209e5d87251d8bcb4e71">GICInterface_AHPPIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a7edb7a7eef0400b3fb96adc814c93621">GICInterface_AHPPIR_INTID_Msk</a>)</td></tr>
1042 <tr class="separator:abf052e1e08eb339e1bb04f624d0c40d4"><td class="memSeparator" colspan="2">&#160;</td></tr>
1043 <tr class="memitem:a31d5831811352718da5ffeae8cfbd22d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a31d5831811352718da5ffeae8cfbd22d">GICInterface_STATUSR_RRD_Pos</a>&#160;&#160;&#160;0U</td></tr>
1044 <tr class="separator:a31d5831811352718da5ffeae8cfbd22d"><td class="memSeparator" colspan="2">&#160;</td></tr>
1045 <tr class="memitem:a7efdc959647f530286fd2d29becf3842"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7efdc959647f530286fd2d29becf3842">GICInterface_STATUSR_RRD_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a31d5831811352718da5ffeae8cfbd22d">GICInterface_STATUSR_RRD_Pos</a>*/)</td></tr>
1046 <tr class="separator:a7efdc959647f530286fd2d29becf3842"><td class="memSeparator" colspan="2">&#160;</td></tr>
1047 <tr class="memitem:aed0f5fcd7a7ce0eb0c60c1d206df2bc9"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aed0f5fcd7a7ce0eb0c60c1d206df2bc9">GICInterface_STATUSR_RRD</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a31d5831811352718da5ffeae8cfbd22d">GICInterface_STATUSR_RRD_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a7efdc959647f530286fd2d29becf3842">GICInterface_STATUSR_RRD_Msk</a>)</td></tr>
1048 <tr class="separator:aed0f5fcd7a7ce0eb0c60c1d206df2bc9"><td class="memSeparator" colspan="2">&#160;</td></tr>
1049 <tr class="memitem:af4509593e33b8149c23a9b13650bad6c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af4509593e33b8149c23a9b13650bad6c">GICInterface_STATUSR_WRD_Pos</a>&#160;&#160;&#160;1U</td></tr>
1050 <tr class="separator:af4509593e33b8149c23a9b13650bad6c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1051 <tr class="memitem:a166bcb139f401bf72f56d05c1415707c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a166bcb139f401bf72f56d05c1415707c">GICInterface_STATUSR_WRD_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#af4509593e33b8149c23a9b13650bad6c">GICInterface_STATUSR_WRD_Pos</a>)</td></tr>
1052 <tr class="separator:a166bcb139f401bf72f56d05c1415707c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1053 <tr class="memitem:a621d80944d8334a2b5f66391b70502f3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a621d80944d8334a2b5f66391b70502f3">GICInterface_STATUSR_WRD</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#af4509593e33b8149c23a9b13650bad6c">GICInterface_STATUSR_WRD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a166bcb139f401bf72f56d05c1415707c">GICInterface_STATUSR_WRD_Msk</a>)</td></tr>
1054 <tr class="separator:a621d80944d8334a2b5f66391b70502f3"><td class="memSeparator" colspan="2">&#160;</td></tr>
1055 <tr class="memitem:a01544142ac5dfb1a0082a91d6624179a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a01544142ac5dfb1a0082a91d6624179a">GICInterface_STATUSR_RWOD_Pos</a>&#160;&#160;&#160;2U</td></tr>
1056 <tr class="separator:a01544142ac5dfb1a0082a91d6624179a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1057 <tr class="memitem:ab5f3156c0331d78950808841637b519f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab5f3156c0331d78950808841637b519f">GICInterface_STATUSR_RWOD_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a01544142ac5dfb1a0082a91d6624179a">GICInterface_STATUSR_RWOD_Pos</a>)</td></tr>
1058 <tr class="separator:ab5f3156c0331d78950808841637b519f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1059 <tr class="memitem:a81d59c7f5d66114e6450a679d961412b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a81d59c7f5d66114e6450a679d961412b">GICInterface_STATUSR_RWOD</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a01544142ac5dfb1a0082a91d6624179a">GICInterface_STATUSR_RWOD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ab5f3156c0331d78950808841637b519f">GICInterface_STATUSR_RWOD_Msk</a>)</td></tr>
1060 <tr class="separator:a81d59c7f5d66114e6450a679d961412b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1061 <tr class="memitem:a609fdc19acdc64c72022c8f7e72f9fac"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a609fdc19acdc64c72022c8f7e72f9fac">GICInterface_STATUSR_WROD_Pos</a>&#160;&#160;&#160;3U</td></tr>
1062 <tr class="separator:a609fdc19acdc64c72022c8f7e72f9fac"><td class="memSeparator" colspan="2">&#160;</td></tr>
1063 <tr class="memitem:a316618e6da5aaaa3de21001615afb2ec"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a316618e6da5aaaa3de21001615afb2ec">GICInterface_STATUSR_WROD_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a609fdc19acdc64c72022c8f7e72f9fac">GICInterface_STATUSR_WROD_Pos</a>)</td></tr>
1064 <tr class="separator:a316618e6da5aaaa3de21001615afb2ec"><td class="memSeparator" colspan="2">&#160;</td></tr>
1065 <tr class="memitem:a8e4b0656d26328a98afa4f81038943cf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8e4b0656d26328a98afa4f81038943cf">GICInterface_STATUSR_WROD</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a609fdc19acdc64c72022c8f7e72f9fac">GICInterface_STATUSR_WROD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a316618e6da5aaaa3de21001615afb2ec">GICInterface_STATUSR_WROD_Msk</a>)</td></tr>
1066 <tr class="separator:a8e4b0656d26328a98afa4f81038943cf"><td class="memSeparator" colspan="2">&#160;</td></tr>
1067 <tr class="memitem:ab8fb5c170d172871cbbf690c5d4b7ea7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab8fb5c170d172871cbbf690c5d4b7ea7">GICInterface_STATUSR_ASV_Pos</a>&#160;&#160;&#160;4U</td></tr>
1068 <tr class="separator:ab8fb5c170d172871cbbf690c5d4b7ea7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1069 <tr class="memitem:ae156c36ac00480f8ead8bc46f061671f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae156c36ac00480f8ead8bc46f061671f">GICInterface_STATUSR_ASV_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#ab8fb5c170d172871cbbf690c5d4b7ea7">GICInterface_STATUSR_ASV_Pos</a>)</td></tr>
1070 <tr class="separator:ae156c36ac00480f8ead8bc46f061671f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1071 <tr class="memitem:aeaa7aff9ec9c1e9b4248600198295bda"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aeaa7aff9ec9c1e9b4248600198295bda">GICInterface_STATUSR_ASV</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ab8fb5c170d172871cbbf690c5d4b7ea7">GICInterface_STATUSR_ASV_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ae156c36ac00480f8ead8bc46f061671f">GICInterface_STATUSR_ASV_Msk</a>)</td></tr>
1072 <tr class="separator:aeaa7aff9ec9c1e9b4248600198295bda"><td class="memSeparator" colspan="2">&#160;</td></tr>
1073 <tr class="memitem:ad2ed35ce0fc0f10dcfce477c15f00f67"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad2ed35ce0fc0f10dcfce477c15f00f67">GICInterface_IIDR_Implementer_Pos</a>&#160;&#160;&#160;0U</td></tr>
1074 <tr class="separator:ad2ed35ce0fc0f10dcfce477c15f00f67"><td class="memSeparator" colspan="2">&#160;</td></tr>
1075 <tr class="memitem:a236375bbcaae3f7a9d45b361b246d1bb"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a236375bbcaae3f7a9d45b361b246d1bb">GICInterface_IIDR_Implementer_Msk</a>&#160;&#160;&#160;(0xFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad2ed35ce0fc0f10dcfce477c15f00f67">GICInterface_IIDR_Implementer_Pos</a>*/)</td></tr>
1076 <tr class="separator:a236375bbcaae3f7a9d45b361b246d1bb"><td class="memSeparator" colspan="2">&#160;</td></tr>
1077 <tr class="memitem:ad4ae4c6ad0dc3751e3876e0d5771e3b3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad4ae4c6ad0dc3751e3876e0d5771e3b3">GICInterface_IIDR_Implementer</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad2ed35ce0fc0f10dcfce477c15f00f67">GICInterface_IIDR_Implementer_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a236375bbcaae3f7a9d45b361b246d1bb">GICInterface_IIDR_Implementer_Msk</a>)</td></tr>
1078 <tr class="separator:ad4ae4c6ad0dc3751e3876e0d5771e3b3"><td class="memSeparator" colspan="2">&#160;</td></tr>
1079 <tr class="memitem:a4332a64581e1c031918b50e0d32ecff2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a4332a64581e1c031918b50e0d32ecff2">GICInterface_IIDR_Revision_Pos</a>&#160;&#160;&#160;12U</td></tr>
1080 <tr class="separator:a4332a64581e1c031918b50e0d32ecff2"><td class="memSeparator" colspan="2">&#160;</td></tr>
1081 <tr class="memitem:ab916e22aa1b8a7589e028a9189a768ae"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab916e22aa1b8a7589e028a9189a768ae">GICInterface_IIDR_Revision_Msk</a>&#160;&#160;&#160;(0xFU &lt;&lt; <a class="el" href="core__ca_8h.html#a4332a64581e1c031918b50e0d32ecff2">GICInterface_IIDR_Revision_Pos</a>)</td></tr>
1082 <tr class="separator:ab916e22aa1b8a7589e028a9189a768ae"><td class="memSeparator" colspan="2">&#160;</td></tr>
1083 <tr class="memitem:af03805237be902c223d23f8a19b6b2da"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af03805237be902c223d23f8a19b6b2da">GICInterface_IIDR_Revision</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a4332a64581e1c031918b50e0d32ecff2">GICInterface_IIDR_Revision_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ab916e22aa1b8a7589e028a9189a768ae">GICInterface_IIDR_Revision_Msk</a>)</td></tr>
1084 <tr class="separator:af03805237be902c223d23f8a19b6b2da"><td class="memSeparator" colspan="2">&#160;</td></tr>
1085 <tr class="memitem:a0006025e23900973bd2bc2b89ff66325"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0006025e23900973bd2bc2b89ff66325">GICInterface_IIDR_Arch_version_Pos</a>&#160;&#160;&#160;16U</td></tr>
1086 <tr class="separator:a0006025e23900973bd2bc2b89ff66325"><td class="memSeparator" colspan="2">&#160;</td></tr>
1087 <tr class="memitem:a8a5a87c9eb30f036d1e65398337337c2"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8a5a87c9eb30f036d1e65398337337c2">GICInterface_IIDR_Arch_version_Msk</a>&#160;&#160;&#160;(0xFU &lt;&lt; <a class="el" href="core__ca_8h.html#a0006025e23900973bd2bc2b89ff66325">GICInterface_IIDR_Arch_version_Pos</a>)</td></tr>
1088 <tr class="separator:a8a5a87c9eb30f036d1e65398337337c2"><td class="memSeparator" colspan="2">&#160;</td></tr>
1089 <tr class="memitem:a8dc9c6a1f189721daa9075a9a322ed24"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8dc9c6a1f189721daa9075a9a322ed24">GICInterface_IIDR_Arch_version</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a0006025e23900973bd2bc2b89ff66325">GICInterface_IIDR_Arch_version_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a8a5a87c9eb30f036d1e65398337337c2">GICInterface_IIDR_Arch_version_Msk</a>)</td></tr>
1090 <tr class="separator:a8dc9c6a1f189721daa9075a9a322ed24"><td class="memSeparator" colspan="2">&#160;</td></tr>
1091 <tr class="memitem:ac5da4a6801384f51c427e8ab5ff05cba"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac5da4a6801384f51c427e8ab5ff05cba">GICInterface_IIDR_ProductID_Pos</a>&#160;&#160;&#160;20U</td></tr>
1092 <tr class="separator:ac5da4a6801384f51c427e8ab5ff05cba"><td class="memSeparator" colspan="2">&#160;</td></tr>
1093 <tr class="memitem:a7253c0646d972858f8c75e650d25b3ec"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7253c0646d972858f8c75e650d25b3ec">GICInterface_IIDR_ProductID_Msk</a>&#160;&#160;&#160;(0xFFFU &lt;&lt; <a class="el" href="core__ca_8h.html#ac5da4a6801384f51c427e8ab5ff05cba">GICInterface_IIDR_ProductID_Pos</a>)</td></tr>
1094 <tr class="separator:a7253c0646d972858f8c75e650d25b3ec"><td class="memSeparator" colspan="2">&#160;</td></tr>
1095 <tr class="memitem:a839baee0cf697e8d259679352e440652"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a839baee0cf697e8d259679352e440652">GICInterface_IIDR_ProductID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ac5da4a6801384f51c427e8ab5ff05cba">GICInterface_IIDR_ProductID_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a7253c0646d972858f8c75e650d25b3ec">GICInterface_IIDR_ProductID_Msk</a>)</td></tr>
1096 <tr class="separator:a839baee0cf697e8d259679352e440652"><td class="memSeparator" colspan="2">&#160;</td></tr>
1097 <tr class="memitem:ac9c4fb306629c6c0e1821ac4cb82e46a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac9c4fb306629c6c0e1821ac4cb82e46a">GICInterface_DIR_INTID_Pos</a>&#160;&#160;&#160;0U</td></tr>
1098 <tr class="separator:ac9c4fb306629c6c0e1821ac4cb82e46a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1099 <tr class="memitem:a9baee7d21c9c7b278b4e4e92a7e242b8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a9baee7d21c9c7b278b4e4e92a7e242b8">GICInterface_DIR_INTID_Msk</a>&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ac9c4fb306629c6c0e1821ac4cb82e46a">GICInterface_DIR_INTID_Pos</a>*/)</td></tr>
1100 <tr class="separator:a9baee7d21c9c7b278b4e4e92a7e242b8"><td class="memSeparator" colspan="2">&#160;</td></tr>
1101 <tr class="memitem:a6ff56d88ebfcc520e7f27a7dbfcdcf7a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6ff56d88ebfcc520e7f27a7dbfcdcf7a">GICInterface_DIR_INTID</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ac9c4fb306629c6c0e1821ac4cb82e46a">GICInterface_DIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a9baee7d21c9c7b278b4e4e92a7e242b8">GICInterface_DIR_INTID_Msk</a>)</td></tr>
1102 <tr class="separator:a6ff56d88ebfcc520e7f27a7dbfcdcf7a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1103 <tr class="memitem:gaaaf976e808e92970c4853195f46f86aa"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PTM__timer__functions.html#gaaaf976e808e92970c4853195f46f86aa">PTIM</a>&#160;&#160;&#160;((<a class="el" href="structTimer__Type.html">Timer_Type</a> *) TIMER_BASE )</td></tr>
1104 <tr class="memdesc:gaaaf976e808e92970c4853195f46f86aa"><td class="mdescLeft">&#160;</td><td class="mdescRight">Timer register struct.  <br /></td></tr>
1105 <tr class="separator:gaaaf976e808e92970c4853195f46f86aa"><td class="memSeparator" colspan="2">&#160;</td></tr>
1106 <tr class="memitem:a6fa50338a28598914fac7b848df9dd0c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6fa50338a28598914fac7b848df9dd0c">PTIM_CONTROL_Enable_Pos</a>&#160;&#160;&#160;0U</td></tr>
1107 <tr class="separator:a6fa50338a28598914fac7b848df9dd0c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1108 <tr class="memitem:a6f4e1d90070433af2918698eddd65f49"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6f4e1d90070433af2918698eddd65f49">PTIM_CONTROL_Enable_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a6fa50338a28598914fac7b848df9dd0c">PTIM_CONTROL_Enable_Pos</a>*/)</td></tr>
1109 <tr class="separator:a6f4e1d90070433af2918698eddd65f49"><td class="memSeparator" colspan="2">&#160;</td></tr>
1110 <tr class="memitem:ae969ab086f85072b7aaaf7fd4eabc3ff"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae969ab086f85072b7aaaf7fd4eabc3ff">PTIM_CONTROL_Enable</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a6fa50338a28598914fac7b848df9dd0c">PTIM_CONTROL_Enable_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a6f4e1d90070433af2918698eddd65f49">PTIM_CONTROL_Enable_Msk</a>)</td></tr>
1111 <tr class="separator:ae969ab086f85072b7aaaf7fd4eabc3ff"><td class="memSeparator" colspan="2">&#160;</td></tr>
1112 <tr class="memitem:a063285387241f2460fdade5b32c4dc46"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a063285387241f2460fdade5b32c4dc46">PTIM_CONTROL_AutoReload_Pos</a>&#160;&#160;&#160;1U</td></tr>
1113 <tr class="separator:a063285387241f2460fdade5b32c4dc46"><td class="memSeparator" colspan="2">&#160;</td></tr>
1114 <tr class="memitem:a22f2fb180a8e8e333469f3d185d74e95"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a22f2fb180a8e8e333469f3d185d74e95">PTIM_CONTROL_AutoReload_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a063285387241f2460fdade5b32c4dc46">PTIM_CONTROL_AutoReload_Pos</a>)</td></tr>
1115 <tr class="separator:a22f2fb180a8e8e333469f3d185d74e95"><td class="memSeparator" colspan="2">&#160;</td></tr>
1116 <tr class="memitem:ae7744f04299efcff44461d22ab774673"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae7744f04299efcff44461d22ab774673">PTIM_CONTROL_AutoReload</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a063285387241f2460fdade5b32c4dc46">PTIM_CONTROL_AutoReload_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a22f2fb180a8e8e333469f3d185d74e95">PTIM_CONTROL_AutoReload_Msk</a>)</td></tr>
1117 <tr class="separator:ae7744f04299efcff44461d22ab774673"><td class="memSeparator" colspan="2">&#160;</td></tr>
1118 <tr class="memitem:a0a4bf058b836c21a811c6619d9dcda03"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0a4bf058b836c21a811c6619d9dcda03">PTIM_CONTROL_IRQenable_Pos</a>&#160;&#160;&#160;2U</td></tr>
1119 <tr class="separator:a0a4bf058b836c21a811c6619d9dcda03"><td class="memSeparator" colspan="2">&#160;</td></tr>
1120 <tr class="memitem:adc4ee5155209dad6bfdcc00e2cff8237"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#adc4ee5155209dad6bfdcc00e2cff8237">PTIM_CONTROL_IRQenable_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a0a4bf058b836c21a811c6619d9dcda03">PTIM_CONTROL_IRQenable_Pos</a>)</td></tr>
1121 <tr class="separator:adc4ee5155209dad6bfdcc00e2cff8237"><td class="memSeparator" colspan="2">&#160;</td></tr>
1122 <tr class="memitem:ac2adbb60bcb8d5e8318e9604cee174ee"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac2adbb60bcb8d5e8318e9604cee174ee">PTIM_CONTROL_IRQenable</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a0a4bf058b836c21a811c6619d9dcda03">PTIM_CONTROL_IRQenable_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#adc4ee5155209dad6bfdcc00e2cff8237">PTIM_CONTROL_IRQenable_Msk</a>)</td></tr>
1123 <tr class="separator:ac2adbb60bcb8d5e8318e9604cee174ee"><td class="memSeparator" colspan="2">&#160;</td></tr>
1124 <tr class="memitem:a3c6fc3b64ce9dfd52988ca4b9252d49d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a3c6fc3b64ce9dfd52988ca4b9252d49d">PTIM_CONTROL_Prescaler_Pos</a>&#160;&#160;&#160;8U</td></tr>
1125 <tr class="separator:a3c6fc3b64ce9dfd52988ca4b9252d49d"><td class="memSeparator" colspan="2">&#160;</td></tr>
1126 <tr class="memitem:aa1fbcd0babcbbd47d0c0d5a914a04619"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa1fbcd0babcbbd47d0c0d5a914a04619">PTIM_CONTROL_Prescaler_Msk</a>&#160;&#160;&#160;(0xFFU &lt;&lt; <a class="el" href="core__ca_8h.html#a3c6fc3b64ce9dfd52988ca4b9252d49d">PTIM_CONTROL_Prescaler_Pos</a>)</td></tr>
1127 <tr class="separator:aa1fbcd0babcbbd47d0c0d5a914a04619"><td class="memSeparator" colspan="2">&#160;</td></tr>
1128 <tr class="memitem:aa2ae1a6147e67806f0efc7e5d9d1b2bb"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa2ae1a6147e67806f0efc7e5d9d1b2bb">PTIM_CONTROL_Prescaler</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a3c6fc3b64ce9dfd52988ca4b9252d49d">PTIM_CONTROL_Prescaler_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#aa1fbcd0babcbbd47d0c0d5a914a04619">PTIM_CONTROL_Prescaler_Msk</a>)</td></tr>
1129 <tr class="separator:aa2ae1a6147e67806f0efc7e5d9d1b2bb"><td class="memSeparator" colspan="2">&#160;</td></tr>
1130 <tr class="memitem:a766bde345c9066ff36955a46c575287b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a766bde345c9066ff36955a46c575287b">PTIM_WCONTROL_Enable_Pos</a>&#160;&#160;&#160;0U</td></tr>
1131 <tr class="separator:a766bde345c9066ff36955a46c575287b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1132 <tr class="memitem:a3224c76fb25151decd85acaca3e07921"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a3224c76fb25151decd85acaca3e07921">PTIM_WCONTROL_Enable_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a766bde345c9066ff36955a46c575287b">PTIM_WCONTROL_Enable_Pos</a>*/)</td></tr>
1133 <tr class="separator:a3224c76fb25151decd85acaca3e07921"><td class="memSeparator" colspan="2">&#160;</td></tr>
1134 <tr class="memitem:a6b8afdf15f4c571bc4dc8dd68d94857b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6b8afdf15f4c571bc4dc8dd68d94857b">PTIM_WCONTROL_Enable</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a766bde345c9066ff36955a46c575287b">PTIM_WCONTROL_Enable_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a3224c76fb25151decd85acaca3e07921">PTIM_WCONTROL_Enable_Msk</a>)</td></tr>
1135 <tr class="separator:a6b8afdf15f4c571bc4dc8dd68d94857b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1136 <tr class="memitem:a92428db9bf62796b22fa4d03a0d44f8c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a92428db9bf62796b22fa4d03a0d44f8c">PTIM_WCONTROL_AutoReload_Pos</a>&#160;&#160;&#160;1U</td></tr>
1137 <tr class="separator:a92428db9bf62796b22fa4d03a0d44f8c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1138 <tr class="memitem:acd877c3ae391c835308d6209991b3087"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#acd877c3ae391c835308d6209991b3087">PTIM_WCONTROL_AutoReload_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a92428db9bf62796b22fa4d03a0d44f8c">PTIM_WCONTROL_AutoReload_Pos</a>)</td></tr>
1139 <tr class="separator:acd877c3ae391c835308d6209991b3087"><td class="memSeparator" colspan="2">&#160;</td></tr>
1140 <tr class="memitem:a354e11f2b72b0a78c1b5f97357498051"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a354e11f2b72b0a78c1b5f97357498051">PTIM_WCONTROL_AutoReload</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a92428db9bf62796b22fa4d03a0d44f8c">PTIM_WCONTROL_AutoReload_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#acd877c3ae391c835308d6209991b3087">PTIM_WCONTROL_AutoReload_Msk</a>)</td></tr>
1141 <tr class="separator:a354e11f2b72b0a78c1b5f97357498051"><td class="memSeparator" colspan="2">&#160;</td></tr>
1142 <tr class="memitem:a6b6e80f22db74334668eb35972d00075"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6b6e80f22db74334668eb35972d00075">PTIM_WCONTROL_IRQenable_Pos</a>&#160;&#160;&#160;2U</td></tr>
1143 <tr class="separator:a6b6e80f22db74334668eb35972d00075"><td class="memSeparator" colspan="2">&#160;</td></tr>
1144 <tr class="memitem:af00fdab72c490423a4f7e5483a89ae05"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af00fdab72c490423a4f7e5483a89ae05">PTIM_WCONTROL_IRQenable_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a6b6e80f22db74334668eb35972d00075">PTIM_WCONTROL_IRQenable_Pos</a>)</td></tr>
1145 <tr class="separator:af00fdab72c490423a4f7e5483a89ae05"><td class="memSeparator" colspan="2">&#160;</td></tr>
1146 <tr class="memitem:aa8ce36df65589c55dbdbf86e9f82eff8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa8ce36df65589c55dbdbf86e9f82eff8">PTIM_WCONTROL_IRQenable</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a6b6e80f22db74334668eb35972d00075">PTIM_WCONTROL_IRQenable_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#af00fdab72c490423a4f7e5483a89ae05">PTIM_WCONTROL_IRQenable_Msk</a>)</td></tr>
1147 <tr class="separator:aa8ce36df65589c55dbdbf86e9f82eff8"><td class="memSeparator" colspan="2">&#160;</td></tr>
1148 <tr class="memitem:aa520a65ee0970978cccc6f71c4d7cf40"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa520a65ee0970978cccc6f71c4d7cf40">PTIM_WCONTROL_Mode_Pos</a>&#160;&#160;&#160;3U</td></tr>
1149 <tr class="separator:aa520a65ee0970978cccc6f71c4d7cf40"><td class="memSeparator" colspan="2">&#160;</td></tr>
1150 <tr class="memitem:a57e0ff6fa731293061548809f136db27"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a57e0ff6fa731293061548809f136db27">PTIM_WCONTROL_Mode_Msk</a>&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#aa520a65ee0970978cccc6f71c4d7cf40">PTIM_WCONTROL_Mode_Pos</a>)</td></tr>
1151 <tr class="separator:a57e0ff6fa731293061548809f136db27"><td class="memSeparator" colspan="2">&#160;</td></tr>
1152 <tr class="memitem:a0002122226f327beb2448507434119dd"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0002122226f327beb2448507434119dd">PTIM_WCONTROL_Mode</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#aa520a65ee0970978cccc6f71c4d7cf40">PTIM_WCONTROL_Mode_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a57e0ff6fa731293061548809f136db27">PTIM_WCONTROL_Mode_Msk</a>)</td></tr>
1153 <tr class="separator:a0002122226f327beb2448507434119dd"><td class="memSeparator" colspan="2">&#160;</td></tr>
1154 <tr class="memitem:a699863868487b60d093aaa4acb476baf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a699863868487b60d093aaa4acb476baf">PTIM_WCONTROL_Presacler_Pos</a>&#160;&#160;&#160;8U</td></tr>
1155 <tr class="separator:a699863868487b60d093aaa4acb476baf"><td class="memSeparator" colspan="2">&#160;</td></tr>
1156 <tr class="memitem:a8517f58681a489fc2e7343740104b830"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8517f58681a489fc2e7343740104b830">PTIM_WCONTROL_Presacler_Msk</a>&#160;&#160;&#160;(0xFFU &lt;&lt; <a class="el" href="core__ca_8h.html#a699863868487b60d093aaa4acb476baf">PTIM_WCONTROL_Presacler_Pos</a>)</td></tr>
1157 <tr class="separator:a8517f58681a489fc2e7343740104b830"><td class="memSeparator" colspan="2">&#160;</td></tr>
1158 <tr class="memitem:a9de73ffcb171293679abe7e4868568cc"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a9de73ffcb171293679abe7e4868568cc">PTIM_WCONTROL_Presacler</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a699863868487b60d093aaa4acb476baf">PTIM_WCONTROL_Presacler_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a8517f58681a489fc2e7343740104b830">PTIM_WCONTROL_Presacler_Msk</a>)</td></tr>
1159 <tr class="separator:a9de73ffcb171293679abe7e4868568cc"><td class="memSeparator" colspan="2">&#160;</td></tr>
1160 <tr class="memitem:ab0090b3d580850c9ec8583ad2083de2a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab0090b3d580850c9ec8583ad2083de2a">PTIM_WISR_EventFlag_Pos</a>&#160;&#160;&#160;0U</td></tr>
1161 <tr class="separator:ab0090b3d580850c9ec8583ad2083de2a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1162 <tr class="memitem:af7682c18d2684e3ef0b7a79a05800f62"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af7682c18d2684e3ef0b7a79a05800f62">PTIM_WISR_EventFlag_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab0090b3d580850c9ec8583ad2083de2a">PTIM_WISR_EventFlag_Pos</a>*/)</td></tr>
1163 <tr class="separator:af7682c18d2684e3ef0b7a79a05800f62"><td class="memSeparator" colspan="2">&#160;</td></tr>
1164 <tr class="memitem:a30b4ad11d0b222ba1c6138a245dd0a2d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a30b4ad11d0b222ba1c6138a245dd0a2d">PTIM_WISR_EventFlag</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab0090b3d580850c9ec8583ad2083de2a">PTIM_WISR_EventFlag_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#af7682c18d2684e3ef0b7a79a05800f62">PTIM_WISR_EventFlag_Msk</a>)</td></tr>
1165 <tr class="separator:a30b4ad11d0b222ba1c6138a245dd0a2d"><td class="memSeparator" colspan="2">&#160;</td></tr>
1166 <tr class="memitem:ab14433a719470079291e0e85afd3d4ce"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab14433a719470079291e0e85afd3d4ce">PTIM_WRESET_ResetFlag_Pos</a>&#160;&#160;&#160;0U</td></tr>
1167 <tr class="separator:ab14433a719470079291e0e85afd3d4ce"><td class="memSeparator" colspan="2">&#160;</td></tr>
1168 <tr class="memitem:a09ee8cf35de561687d0d2d5444557264"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a09ee8cf35de561687d0d2d5444557264">PTIM_WRESET_ResetFlag_Msk</a>&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab14433a719470079291e0e85afd3d4ce">PTIM_WRESET_ResetFlag_Pos</a>*/)</td></tr>
1169 <tr class="separator:a09ee8cf35de561687d0d2d5444557264"><td class="memSeparator" colspan="2">&#160;</td></tr>
1170 <tr class="memitem:a0d426f711743bb29171559c763d2b178"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0d426f711743bb29171559c763d2b178">PTIM_WRESET_ResetFlag</a>(x)&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab14433a719470079291e0e85afd3d4ce">PTIM_WRESET_ResetFlag_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a09ee8cf35de561687d0d2d5444557264">PTIM_WRESET_ResetFlag_Msk</a>)</td></tr>
1171 <tr class="separator:a0d426f711743bb29171559c763d2b178"><td class="memSeparator" colspan="2">&#160;</td></tr>
1172 <tr class="memitem:a647b0a71258678d75aed0aadd5801612"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a647b0a71258678d75aed0aadd5801612">GIC_SetSecurity</a>&#160;&#160;&#160;<a class="el" href="core__ca_8h.html#ab875d63dc51a75149802945bb00e2695">GIC_SetGroup</a></td></tr>
1173 <tr class="separator:a647b0a71258678d75aed0aadd5801612"><td class="memSeparator" colspan="2">&#160;</td></tr>
1174 <tr class="memitem:aea0bba954f8c3b032cf9a6540277ddef"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aea0bba954f8c3b032cf9a6540277ddef">GIC_GetSecurity</a>&#160;&#160;&#160;<a class="el" href="core__ca_8h.html#ae161d7a866cb61f92b808ae98fa7c812">GIC_GetGroup</a></td></tr>
1175 <tr class="separator:aea0bba954f8c3b032cf9a6540277ddef"><td class="memSeparator" colspan="2">&#160;</td></tr>
1176 <tr class="memitem:ga4ab4ff3ff904df46da18f5532ceb1e89"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga4ab4ff3ff904df46da18f5532ceb1e89">SECTION_DESCRIPTOR</a>&#160;&#160;&#160;(0x2)</td></tr>
1177 <tr class="separator:ga4ab4ff3ff904df46da18f5532ceb1e89"><td class="memSeparator" colspan="2">&#160;</td></tr>
1178 <tr class="memitem:a16f225cca51a80c5cf1c9c002cfd2dba"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a16f225cca51a80c5cf1c9c002cfd2dba">SECTION_MASK</a>&#160;&#160;&#160;(0xFFFFFFFC)</td></tr>
1179 <tr class="separator:a16f225cca51a80c5cf1c9c002cfd2dba"><td class="memSeparator" colspan="2">&#160;</td></tr>
1180 <tr class="memitem:a3052ba3d97ad157189a6c6fce15b1b6a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a3052ba3d97ad157189a6c6fce15b1b6a">SECTION_TEXCB_MASK</a>&#160;&#160;&#160;(0xFFFF8FF3)</td></tr>
1181 <tr class="separator:a3052ba3d97ad157189a6c6fce15b1b6a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1182 <tr class="memitem:gaa77545190c32bb2f4d2d86e41552daef"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gaa77545190c32bb2f4d2d86e41552daef">SECTION_B_SHIFT</a>&#160;&#160;&#160;(2)</td></tr>
1183 <tr class="separator:gaa77545190c32bb2f4d2d86e41552daef"><td class="memSeparator" colspan="2">&#160;</td></tr>
1184 <tr class="memitem:gae0b3a2eccc4f9c249e928d359c43c20c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gae0b3a2eccc4f9c249e928d359c43c20c">SECTION_C_SHIFT</a>&#160;&#160;&#160;(3)</td></tr>
1185 <tr class="separator:gae0b3a2eccc4f9c249e928d359c43c20c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1186 <tr class="memitem:ad84432cb37ae093f7609f8f29f42c1f4"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad84432cb37ae093f7609f8f29f42c1f4">SECTION_TEX0_SHIFT</a>&#160;&#160;&#160;(12)</td></tr>
1187 <tr class="separator:ad84432cb37ae093f7609f8f29f42c1f4"><td class="memSeparator" colspan="2">&#160;</td></tr>
1188 <tr class="memitem:a531cafc5eca8ade67a6fb83b35f8520e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a531cafc5eca8ade67a6fb83b35f8520e">SECTION_TEX1_SHIFT</a>&#160;&#160;&#160;(13)</td></tr>
1189 <tr class="separator:a531cafc5eca8ade67a6fb83b35f8520e"><td class="memSeparator" colspan="2">&#160;</td></tr>
1190 <tr class="memitem:a8a6d854746a9c0049f9a91188092a55f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8a6d854746a9c0049f9a91188092a55f">SECTION_TEX2_SHIFT</a>&#160;&#160;&#160;(14)</td></tr>
1191 <tr class="separator:a8a6d854746a9c0049f9a91188092a55f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1192 <tr class="memitem:a83cb551c9fa708e33082c682be614334"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a83cb551c9fa708e33082c682be614334">SECTION_XN_MASK</a>&#160;&#160;&#160;(0xFFFFFFEF)</td></tr>
1193 <tr class="separator:a83cb551c9fa708e33082c682be614334"><td class="memSeparator" colspan="2">&#160;</td></tr>
1194 <tr class="memitem:a6cdc2db0ca695fd1191305a13e66c0a7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a6cdc2db0ca695fd1191305a13e66c0a7">SECTION_XN_SHIFT</a>&#160;&#160;&#160;(4)</td></tr>
1195 <tr class="separator:a6cdc2db0ca695fd1191305a13e66c0a7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1196 <tr class="memitem:a90a30c02512cbea24791212af9f2cd9f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a90a30c02512cbea24791212af9f2cd9f">SECTION_DOMAIN_MASK</a>&#160;&#160;&#160;(0xFFFFFE1F)</td></tr>
1197 <tr class="separator:a90a30c02512cbea24791212af9f2cd9f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1198 <tr class="memitem:a70cc38b984789323feecd97033a66757"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a70cc38b984789323feecd97033a66757">SECTION_DOMAIN_SHIFT</a>&#160;&#160;&#160;(5)</td></tr>
1199 <tr class="separator:a70cc38b984789323feecd97033a66757"><td class="memSeparator" colspan="2">&#160;</td></tr>
1200 <tr class="memitem:ad32d146d84a9d7f964f28f1dadc98bcb"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad32d146d84a9d7f964f28f1dadc98bcb">SECTION_P_MASK</a>&#160;&#160;&#160;(0xFFFFFDFF)</td></tr>
1201 <tr class="separator:ad32d146d84a9d7f964f28f1dadc98bcb"><td class="memSeparator" colspan="2">&#160;</td></tr>
1202 <tr class="memitem:a8f27fa21cb70abad114374f33a562988"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8f27fa21cb70abad114374f33a562988">SECTION_P_SHIFT</a>&#160;&#160;&#160;(9)</td></tr>
1203 <tr class="separator:a8f27fa21cb70abad114374f33a562988"><td class="memSeparator" colspan="2">&#160;</td></tr>
1204 <tr class="memitem:a725efc96ea9aa940fefcf013bce6ca8c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a725efc96ea9aa940fefcf013bce6ca8c">SECTION_AP_MASK</a>&#160;&#160;&#160;(0xFFFF73FF)</td></tr>
1205 <tr class="separator:a725efc96ea9aa940fefcf013bce6ca8c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1206 <tr class="memitem:a274fa608581b227182ce92adec4597b5"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a274fa608581b227182ce92adec4597b5">SECTION_AP_SHIFT</a>&#160;&#160;&#160;(10)</td></tr>
1207 <tr class="separator:a274fa608581b227182ce92adec4597b5"><td class="memSeparator" colspan="2">&#160;</td></tr>
1208 <tr class="memitem:a1b8b0d00bfc7cbeed67b82db26d98195"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a1b8b0d00bfc7cbeed67b82db26d98195">SECTION_AP2_SHIFT</a>&#160;&#160;&#160;(15)</td></tr>
1209 <tr class="separator:a1b8b0d00bfc7cbeed67b82db26d98195"><td class="memSeparator" colspan="2">&#160;</td></tr>
1210 <tr class="memitem:a42d3645aad501af4ef447186c01685b7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a42d3645aad501af4ef447186c01685b7">SECTION_S_MASK</a>&#160;&#160;&#160;(0xFFFEFFFF)</td></tr>
1211 <tr class="separator:a42d3645aad501af4ef447186c01685b7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1212 <tr class="memitem:a83a5fc538dad79161b122fb164d630fe"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a83a5fc538dad79161b122fb164d630fe">SECTION_S_SHIFT</a>&#160;&#160;&#160;(16)</td></tr>
1213 <tr class="separator:a83a5fc538dad79161b122fb164d630fe"><td class="memSeparator" colspan="2">&#160;</td></tr>
1214 <tr class="memitem:a01ceacdb3888d7cddcfeccfea9eb3658"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a01ceacdb3888d7cddcfeccfea9eb3658">SECTION_NG_MASK</a>&#160;&#160;&#160;(0xFFFDFFFF)</td></tr>
1215 <tr class="separator:a01ceacdb3888d7cddcfeccfea9eb3658"><td class="memSeparator" colspan="2">&#160;</td></tr>
1216 <tr class="memitem:a7af8adbf033d0a5c7b0889dd085041d1"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a7af8adbf033d0a5c7b0889dd085041d1">SECTION_NG_SHIFT</a>&#160;&#160;&#160;(17)</td></tr>
1217 <tr class="separator:a7af8adbf033d0a5c7b0889dd085041d1"><td class="memSeparator" colspan="2">&#160;</td></tr>
1218 <tr class="memitem:a057533871fa1af6db7a27b39d976ac95"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a057533871fa1af6db7a27b39d976ac95">SECTION_NS_MASK</a>&#160;&#160;&#160;(0xFFF7FFFF)</td></tr>
1219 <tr class="separator:a057533871fa1af6db7a27b39d976ac95"><td class="memSeparator" colspan="2">&#160;</td></tr>
1220 <tr class="memitem:a502d55a107c909e15be282d8fbe4a8ce"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a502d55a107c909e15be282d8fbe4a8ce">SECTION_NS_SHIFT</a>&#160;&#160;&#160;(19)</td></tr>
1221 <tr class="separator:a502d55a107c909e15be282d8fbe4a8ce"><td class="memSeparator" colspan="2">&#160;</td></tr>
1222 <tr class="memitem:a82cb818cf0bcf9431ed9d0b52a39fe14"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a82cb818cf0bcf9431ed9d0b52a39fe14">PAGE_L1_DESCRIPTOR</a>&#160;&#160;&#160;(0x1)</td></tr>
1223 <tr class="separator:a82cb818cf0bcf9431ed9d0b52a39fe14"><td class="memSeparator" colspan="2">&#160;</td></tr>
1224 <tr class="memitem:a9fe764cc3a117a9ab93a301de8bceed1"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a9fe764cc3a117a9ab93a301de8bceed1">PAGE_L1_MASK</a>&#160;&#160;&#160;(0xFFFFFFFC)</td></tr>
1225 <tr class="separator:a9fe764cc3a117a9ab93a301de8bceed1"><td class="memSeparator" colspan="2">&#160;</td></tr>
1226 <tr class="memitem:aefb20807cde04ea9fee6b197602348cf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aefb20807cde04ea9fee6b197602348cf">PAGE_L2_4K_DESC</a>&#160;&#160;&#160;(0x2)</td></tr>
1227 <tr class="separator:aefb20807cde04ea9fee6b197602348cf"><td class="memSeparator" colspan="2">&#160;</td></tr>
1228 <tr class="memitem:abd292694d0155e3b0d4c12895a6c8fa6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#abd292694d0155e3b0d4c12895a6c8fa6">PAGE_L2_4K_MASK</a>&#160;&#160;&#160;(0xFFFFFFFD)</td></tr>
1229 <tr class="separator:abd292694d0155e3b0d4c12895a6c8fa6"><td class="memSeparator" colspan="2">&#160;</td></tr>
1230 <tr class="memitem:af38d8149733ba83690fd04ac1204bde1"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af38d8149733ba83690fd04ac1204bde1">PAGE_L2_64K_DESC</a>&#160;&#160;&#160;(0x1)</td></tr>
1231 <tr class="separator:af38d8149733ba83690fd04ac1204bde1"><td class="memSeparator" colspan="2">&#160;</td></tr>
1232 <tr class="memitem:ab3a82626ee70e38285852a1128b75c7a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab3a82626ee70e38285852a1128b75c7a">PAGE_L2_64K_MASK</a>&#160;&#160;&#160;(0xFFFFFFFC)</td></tr>
1233 <tr class="separator:ab3a82626ee70e38285852a1128b75c7a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1234 <tr class="memitem:a234fceea67b5d6c41b0875852d86cc70"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a234fceea67b5d6c41b0875852d86cc70">PAGE_4K_TEXCB_MASK</a>&#160;&#160;&#160;(0xFFFFFE33)</td></tr>
1235 <tr class="separator:a234fceea67b5d6c41b0875852d86cc70"><td class="memSeparator" colspan="2">&#160;</td></tr>
1236 <tr class="memitem:a295b3b39fa6f7da3650a94551e28218b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a295b3b39fa6f7da3650a94551e28218b">PAGE_4K_B_SHIFT</a>&#160;&#160;&#160;(2)</td></tr>
1237 <tr class="separator:a295b3b39fa6f7da3650a94551e28218b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1238 <tr class="memitem:a17ad8e75e5987a1f98adfc783640b75f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a17ad8e75e5987a1f98adfc783640b75f">PAGE_4K_C_SHIFT</a>&#160;&#160;&#160;(3)</td></tr>
1239 <tr class="separator:a17ad8e75e5987a1f98adfc783640b75f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1240 <tr class="memitem:a8069f8882920692467749cc65f50e1f8"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8069f8882920692467749cc65f50e1f8">PAGE_4K_TEX0_SHIFT</a>&#160;&#160;&#160;(6)</td></tr>
1241 <tr class="separator:a8069f8882920692467749cc65f50e1f8"><td class="memSeparator" colspan="2">&#160;</td></tr>
1242 <tr class="memitem:ac0db1e472f79b641d0e51e4faa6e7e08"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac0db1e472f79b641d0e51e4faa6e7e08">PAGE_4K_TEX1_SHIFT</a>&#160;&#160;&#160;(7)</td></tr>
1243 <tr class="separator:ac0db1e472f79b641d0e51e4faa6e7e08"><td class="memSeparator" colspan="2">&#160;</td></tr>
1244 <tr class="memitem:a0e5c586a7e1928c7efa95e0d5f26e981"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0e5c586a7e1928c7efa95e0d5f26e981">PAGE_4K_TEX2_SHIFT</a>&#160;&#160;&#160;(8)</td></tr>
1245 <tr class="separator:a0e5c586a7e1928c7efa95e0d5f26e981"><td class="memSeparator" colspan="2">&#160;</td></tr>
1246 <tr class="memitem:a666e7d1971403995104586f35d56590b"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a666e7d1971403995104586f35d56590b">PAGE_64K_TEXCB_MASK</a>&#160;&#160;&#160;(0xFFFF8FF3)</td></tr>
1247 <tr class="separator:a666e7d1971403995104586f35d56590b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1248 <tr class="memitem:aedc4abb2636443389128258bd74ce0bd"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aedc4abb2636443389128258bd74ce0bd">PAGE_64K_B_SHIFT</a>&#160;&#160;&#160;(2)</td></tr>
1249 <tr class="separator:aedc4abb2636443389128258bd74ce0bd"><td class="memSeparator" colspan="2">&#160;</td></tr>
1250 <tr class="memitem:abc1ce8b3d369d1e054fabf87514c4cd6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#abc1ce8b3d369d1e054fabf87514c4cd6">PAGE_64K_C_SHIFT</a>&#160;&#160;&#160;(3)</td></tr>
1251 <tr class="separator:abc1ce8b3d369d1e054fabf87514c4cd6"><td class="memSeparator" colspan="2">&#160;</td></tr>
1252 <tr class="memitem:ab4d67a1d5aa37623272abe4db32677ec"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab4d67a1d5aa37623272abe4db32677ec">PAGE_64K_TEX0_SHIFT</a>&#160;&#160;&#160;(12)</td></tr>
1253 <tr class="separator:ab4d67a1d5aa37623272abe4db32677ec"><td class="memSeparator" colspan="2">&#160;</td></tr>
1254 <tr class="memitem:a9c910152d27ce0a1552e3bb3c88782a6"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a9c910152d27ce0a1552e3bb3c88782a6">PAGE_64K_TEX1_SHIFT</a>&#160;&#160;&#160;(13)</td></tr>
1255 <tr class="separator:a9c910152d27ce0a1552e3bb3c88782a6"><td class="memSeparator" colspan="2">&#160;</td></tr>
1256 <tr class="memitem:a8ec4dcea202b5ebc15419f7410a6c0b0"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8ec4dcea202b5ebc15419f7410a6c0b0">PAGE_64K_TEX2_SHIFT</a>&#160;&#160;&#160;(14)</td></tr>
1257 <tr class="separator:a8ec4dcea202b5ebc15419f7410a6c0b0"><td class="memSeparator" colspan="2">&#160;</td></tr>
1258 <tr class="memitem:aa488ef0c274f8ae125f61129745b1629"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aa488ef0c274f8ae125f61129745b1629">PAGE_TEXCB_MASK</a>&#160;&#160;&#160;(0xFFFF8FF3)</td></tr>
1259 <tr class="separator:aa488ef0c274f8ae125f61129745b1629"><td class="memSeparator" colspan="2">&#160;</td></tr>
1260 <tr class="memitem:a3a660cdbc121e6510ed815fcb5bc8a44"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a3a660cdbc121e6510ed815fcb5bc8a44">PAGE_B_SHIFT</a>&#160;&#160;&#160;(2)</td></tr>
1261 <tr class="separator:a3a660cdbc121e6510ed815fcb5bc8a44"><td class="memSeparator" colspan="2">&#160;</td></tr>
1262 <tr class="memitem:ad9fc2f0cbe58ae4f1afea3cf9817b450"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad9fc2f0cbe58ae4f1afea3cf9817b450">PAGE_C_SHIFT</a>&#160;&#160;&#160;(3)</td></tr>
1263 <tr class="separator:ad9fc2f0cbe58ae4f1afea3cf9817b450"><td class="memSeparator" colspan="2">&#160;</td></tr>
1264 <tr class="memitem:a5833dc0a939f8d33299d8c8995a06589"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a5833dc0a939f8d33299d8c8995a06589">PAGE_TEX_SHIFT</a>&#160;&#160;&#160;(12)</td></tr>
1265 <tr class="separator:a5833dc0a939f8d33299d8c8995a06589"><td class="memSeparator" colspan="2">&#160;</td></tr>
1266 <tr class="memitem:a522f61b0d301d6f69c33a629e1699c7e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a522f61b0d301d6f69c33a629e1699c7e">PAGE_XN_4K_MASK</a>&#160;&#160;&#160;(0xFFFFFFFE)</td></tr>
1267 <tr class="separator:a522f61b0d301d6f69c33a629e1699c7e"><td class="memSeparator" colspan="2">&#160;</td></tr>
1268 <tr class="memitem:a9be26955f4a44c54008c55de61652539"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a9be26955f4a44c54008c55de61652539">PAGE_XN_4K_SHIFT</a>&#160;&#160;&#160;(0)</td></tr>
1269 <tr class="separator:a9be26955f4a44c54008c55de61652539"><td class="memSeparator" colspan="2">&#160;</td></tr>
1270 <tr class="memitem:ae0445cb4d6dc78359074cbb2776e3b5c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae0445cb4d6dc78359074cbb2776e3b5c">PAGE_XN_64K_MASK</a>&#160;&#160;&#160;(0xFFFF7FFF)</td></tr>
1271 <tr class="separator:ae0445cb4d6dc78359074cbb2776e3b5c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1272 <tr class="memitem:ab34b65fbaaec1287daef459071c5c5c9"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab34b65fbaaec1287daef459071c5c5c9">PAGE_XN_64K_SHIFT</a>&#160;&#160;&#160;(15)</td></tr>
1273 <tr class="separator:ab34b65fbaaec1287daef459071c5c5c9"><td class="memSeparator" colspan="2">&#160;</td></tr>
1274 <tr class="memitem:a0a48a4e79188149fbe886a698b6d9cb4"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a0a48a4e79188149fbe886a698b6d9cb4">PAGE_DOMAIN_MASK</a>&#160;&#160;&#160;(0xFFFFFE1F)</td></tr>
1275 <tr class="separator:a0a48a4e79188149fbe886a698b6d9cb4"><td class="memSeparator" colspan="2">&#160;</td></tr>
1276 <tr class="memitem:ade787969e64896d0c8fe554f6aa1bc9e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ade787969e64896d0c8fe554f6aa1bc9e">PAGE_DOMAIN_SHIFT</a>&#160;&#160;&#160;(5)</td></tr>
1277 <tr class="separator:ade787969e64896d0c8fe554f6aa1bc9e"><td class="memSeparator" colspan="2">&#160;</td></tr>
1278 <tr class="memitem:a604f4f13fcb78ff08d65ef4a1a3f7933"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a604f4f13fcb78ff08d65ef4a1a3f7933">PAGE_P_MASK</a>&#160;&#160;&#160;(0xFFFFFDFF)</td></tr>
1279 <tr class="separator:a604f4f13fcb78ff08d65ef4a1a3f7933"><td class="memSeparator" colspan="2">&#160;</td></tr>
1280 <tr class="memitem:a46a63dfcf084d48ccf27987bab48417a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a46a63dfcf084d48ccf27987bab48417a">PAGE_P_SHIFT</a>&#160;&#160;&#160;(9)</td></tr>
1281 <tr class="separator:a46a63dfcf084d48ccf27987bab48417a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1282 <tr class="memitem:af7d3ee23adcaf9221967791f0e64d830"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af7d3ee23adcaf9221967791f0e64d830">PAGE_AP_MASK</a>&#160;&#160;&#160;(0xFFFFFDCF)</td></tr>
1283 <tr class="separator:af7d3ee23adcaf9221967791f0e64d830"><td class="memSeparator" colspan="2">&#160;</td></tr>
1284 <tr class="memitem:afed0cfe8a8ab67fe26e961b876db13a3"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#afed0cfe8a8ab67fe26e961b876db13a3">PAGE_AP_SHIFT</a>&#160;&#160;&#160;(4)</td></tr>
1285 <tr class="separator:afed0cfe8a8ab67fe26e961b876db13a3"><td class="memSeparator" colspan="2">&#160;</td></tr>
1286 <tr class="memitem:ad2d3cf0695c98dc2c4e37ebeb9235b2c"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ad2d3cf0695c98dc2c4e37ebeb9235b2c">PAGE_AP2_SHIFT</a>&#160;&#160;&#160;(9)</td></tr>
1287 <tr class="separator:ad2d3cf0695c98dc2c4e37ebeb9235b2c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1288 <tr class="memitem:ac44cd885615a54131c372abfdc2d5c66"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ac44cd885615a54131c372abfdc2d5c66">PAGE_S_MASK</a>&#160;&#160;&#160;(0xFFFFFBFF)</td></tr>
1289 <tr class="separator:ac44cd885615a54131c372abfdc2d5c66"><td class="memSeparator" colspan="2">&#160;</td></tr>
1290 <tr class="memitem:a1d9a3ed8dfa64aba257e2273d2613bce"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a1d9a3ed8dfa64aba257e2273d2613bce">PAGE_S_SHIFT</a>&#160;&#160;&#160;(10)</td></tr>
1291 <tr class="separator:a1d9a3ed8dfa64aba257e2273d2613bce"><td class="memSeparator" colspan="2">&#160;</td></tr>
1292 <tr class="memitem:add5d44ba746fe4d17d8b06a1086aa853"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#add5d44ba746fe4d17d8b06a1086aa853">PAGE_NG_MASK</a>&#160;&#160;&#160;(0xFFFFF7FF)</td></tr>
1293 <tr class="separator:add5d44ba746fe4d17d8b06a1086aa853"><td class="memSeparator" colspan="2">&#160;</td></tr>
1294 <tr class="memitem:a1d9196f2dd260244a4ad7e5b70b0e4c7"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a1d9196f2dd260244a4ad7e5b70b0e4c7">PAGE_NG_SHIFT</a>&#160;&#160;&#160;(11)</td></tr>
1295 <tr class="separator:a1d9196f2dd260244a4ad7e5b70b0e4c7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1296 <tr class="memitem:a618b1432615c3242f53360d4364c5797"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a618b1432615c3242f53360d4364c5797">PAGE_NS_MASK</a>&#160;&#160;&#160;(0xFFFFFFF7)</td></tr>
1297 <tr class="separator:a618b1432615c3242f53360d4364c5797"><td class="memSeparator" colspan="2">&#160;</td></tr>
1298 <tr class="memitem:a49740f5181adebe63b11c68db731bb0f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a49740f5181adebe63b11c68db731bb0f">PAGE_NS_SHIFT</a>&#160;&#160;&#160;(3)</td></tr>
1299 <tr class="separator:a49740f5181adebe63b11c68db731bb0f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1300 <tr class="memitem:a8e51cfa91c0b6bbf1df1cff0bde44836"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a8e51cfa91c0b6bbf1df1cff0bde44836">OFFSET_1M</a>&#160;&#160;&#160;(0x00100000)</td></tr>
1301 <tr class="separator:a8e51cfa91c0b6bbf1df1cff0bde44836"><td class="memSeparator" colspan="2">&#160;</td></tr>
1302 <tr class="memitem:af19b9fb664a06a41562176a51c66fcff"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#af19b9fb664a06a41562176a51c66fcff">OFFSET_64K</a>&#160;&#160;&#160;(0x00010000)</td></tr>
1303 <tr class="separator:af19b9fb664a06a41562176a51c66fcff"><td class="memSeparator" colspan="2">&#160;</td></tr>
1304 <tr class="memitem:a121c645cdc91018720ceaf1d021fcd89"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a121c645cdc91018720ceaf1d021fcd89">OFFSET_4K</a>&#160;&#160;&#160;(0x00001000)</td></tr>
1305 <tr class="separator:a121c645cdc91018720ceaf1d021fcd89"><td class="memSeparator" colspan="2">&#160;</td></tr>
1306 <tr class="memitem:aba92665a24bc2ba8c49b9a0881c9df8a"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#aba92665a24bc2ba8c49b9a0881c9df8a">DESCRIPTOR_FAULT</a>&#160;&#160;&#160;(0x00000000)</td></tr>
1307 <tr class="separator:aba92665a24bc2ba8c49b9a0881c9df8a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1308 <tr class="memitem:ga220aab449cf3716723979d06666c2ebf"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga220aab449cf3716723979d06666c2ebf">section_normal</a>(descriptor_l1,  region)</td></tr>
1309 <tr class="separator:ga220aab449cf3716723979d06666c2ebf"><td class="memSeparator" colspan="2">&#160;</td></tr>
1310 <tr class="memitem:a470b88645153aad94b09485f3108c641"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a470b88645153aad94b09485f3108c641">section_normal_nc</a>(descriptor_l1,  region)</td></tr>
1311 <tr class="separator:a470b88645153aad94b09485f3108c641"><td class="memSeparator" colspan="2">&#160;</td></tr>
1312 <tr class="memitem:gad598239f9bb9b6ae2bec8278305640b4"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gad598239f9bb9b6ae2bec8278305640b4">section_normal_cod</a>(descriptor_l1,  region)</td></tr>
1313 <tr class="separator:gad598239f9bb9b6ae2bec8278305640b4"><td class="memSeparator" colspan="2">&#160;</td></tr>
1314 <tr class="memitem:gaf95fa76d8f0f7ccfd2ebc00860af4f1d"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gaf95fa76d8f0f7ccfd2ebc00860af4f1d">section_normal_ro</a>(descriptor_l1,  region)</td></tr>
1315 <tr class="separator:gaf95fa76d8f0f7ccfd2ebc00860af4f1d"><td class="memSeparator" colspan="2">&#160;</td></tr>
1316 <tr class="memitem:ga1f2ce84e6ec5c150a2ffc05092ea6d0e"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga1f2ce84e6ec5c150a2ffc05092ea6d0e">section_normal_rw</a>(descriptor_l1,  region)</td></tr>
1317 <tr class="separator:ga1f2ce84e6ec5c150a2ffc05092ea6d0e"><td class="memSeparator" colspan="2">&#160;</td></tr>
1318 <tr class="memitem:gaf77ecb86097e6e8cf5f6c7bb9d2740c9"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gaf77ecb86097e6e8cf5f6c7bb9d2740c9">section_so</a>(descriptor_l1,  region)</td></tr>
1319 <tr class="separator:gaf77ecb86097e6e8cf5f6c7bb9d2740c9"><td class="memSeparator" colspan="2">&#160;</td></tr>
1320 <tr class="memitem:ga1f66b52e152895af070514528763c272"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga1f66b52e152895af070514528763c272">section_device_ro</a>(descriptor_l1,  region)</td></tr>
1321 <tr class="separator:ga1f66b52e152895af070514528763c272"><td class="memSeparator" colspan="2">&#160;</td></tr>
1322 <tr class="memitem:ga33c6ad1fc06648fe50f8b21554c9bccb"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga33c6ad1fc06648fe50f8b21554c9bccb">section_device_rw</a>(descriptor_l1,  region)</td></tr>
1323 <tr class="separator:ga33c6ad1fc06648fe50f8b21554c9bccb"><td class="memSeparator" colspan="2">&#160;</td></tr>
1324 <tr class="memitem:gafe66b1515bf7d251a9a3218162637a22"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gafe66b1515bf7d251a9a3218162637a22">page4k_device_rw</a>(descriptor_l1,  descriptor_l2,  region)</td></tr>
1325 <tr class="separator:gafe66b1515bf7d251a9a3218162637a22"><td class="memSeparator" colspan="2">&#160;</td></tr>
1326 <tr class="memitem:ga6c8c84bdeebf350d97eb3a99bd11845f"><td class="memItemLeft" align="right" valign="top">#define&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga6c8c84bdeebf350d97eb3a99bd11845f">page64k_device_rw</a>(descriptor_l1,  descriptor_l2,  region)</td></tr>
1327 <tr class="separator:ga6c8c84bdeebf350d97eb3a99bd11845f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1328 </table><table class="memberdecls">
1329 <tr class="heading"><td colspan="2"><h2 class="groupheader"><a id="enum-members" name="enum-members"></a>
1330 Enumerations</h2></td></tr>
1331 <tr class="memitem:gab184b824a6d7cb728bd46c6abcd0c21a"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gab184b824a6d7cb728bd46c6abcd0c21a">mmu_region_size_Type</a> { <br />
1332 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#gab184b824a6d7cb728bd46c6abcd0c21aacb7227be6a36b93e485b62e3acddae51">SECTION</a>
1333 , <br />
1334 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#gab184b824a6d7cb728bd46c6abcd0c21aa99ce0ce05e9c418dc6bddcc47b2fa05a">PAGE_4k</a>
1335 , <br />
1336 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#gab184b824a6d7cb728bd46c6abcd0c21aafc53512bbf834739fcb97ad1c0f444fc">PAGE_64k</a>
1337 <br />
1338  }</td></tr>
1339 <tr class="separator:gab184b824a6d7cb728bd46c6abcd0c21a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1340 <tr class="memitem:ga83ac8de9263f89879079da521e86d5f2"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga83ac8de9263f89879079da521e86d5f2">mmu_memory_Type</a> { <br />
1341 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga83ac8de9263f89879079da521e86d5f2a50d1448013c6f17125caee18aa418af7">NORMAL</a>
1342 , <br />
1343 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga83ac8de9263f89879079da521e86d5f2a28b8a7b4b6c2a98af7cf438255207174">DEVICE</a>
1344 , <br />
1345 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga83ac8de9263f89879079da521e86d5f2a9b78345535e6af3288cc69a572338808">SHARED_DEVICE</a>
1346 , <br />
1347 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga83ac8de9263f89879079da521e86d5f2a765e5cbb28da82e4d8f7e94fce32a7e0">NON_SHARED_DEVICE</a>
1348 , <br />
1349 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga83ac8de9263f89879079da521e86d5f2a0a4d347de23312717e6e57b04f0b014e">STRONGLY_ORDERED</a>
1350 <br />
1351  }</td></tr>
1352 <tr class="separator:ga83ac8de9263f89879079da521e86d5f2"><td class="memSeparator" colspan="2">&#160;</td></tr>
1353 <tr class="memitem:ga11c86b7b193efb2c59b6a2179a02f584"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584">mmu_cacheability_Type</a> { <br />
1354 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584a61a625191f7d288011e20bf2104ee151">NON_CACHEABLE</a>
1355 , <br />
1356 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584a23294b86e8dbf6ff0fa98b678e8fd667">WB_WA</a>
1357 , <br />
1358 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584ab044987527e64a06f65aa6f2ae0e4e7e">WT</a>
1359 , <br />
1360 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584aca2e70f575679d6f3e2e340d1ede4f13">WB_NO_WA</a>
1361 <br />
1362  }</td></tr>
1363 <tr class="separator:ga11c86b7b193efb2c59b6a2179a02f584"><td class="memSeparator" colspan="2">&#160;</td></tr>
1364 <tr class="memitem:ga06d94c0eaa22d713636acaff81485409"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga06d94c0eaa22d713636acaff81485409">mmu_ecc_check_Type</a> { <br />
1365 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga06d94c0eaa22d713636acaff81485409a48ce2ec8ec49f0167a7d571081a9301f">ECC_DISABLED</a>
1366 , <br />
1367 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga06d94c0eaa22d713636acaff81485409af0e84d9540ed9d79f01caad9841d414d">ECC_ENABLED</a>
1368 <br />
1369  }</td></tr>
1370 <tr class="separator:ga06d94c0eaa22d713636acaff81485409"><td class="memSeparator" colspan="2">&#160;</td></tr>
1371 <tr class="memitem:ga2fe1157deda82e66b9a1b19772309b63"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga2fe1157deda82e66b9a1b19772309b63">mmu_execute_Type</a> { <br />
1372 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga2fe1157deda82e66b9a1b19772309b63a887d2cbfd9131de5cc3745731421b34b">EXECUTE</a>
1373 , <br />
1374 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga2fe1157deda82e66b9a1b19772309b63ad1d1eabb1b07ce896d5308a1144cf87a">NON_EXECUTE</a>
1375 <br />
1376  }</td></tr>
1377 <tr class="separator:ga2fe1157deda82e66b9a1b19772309b63"><td class="memSeparator" colspan="2">&#160;</td></tr>
1378 <tr class="memitem:ga04160605fbe20914c8ef020430684a30"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga04160605fbe20914c8ef020430684a30">mmu_global_Type</a> { <br />
1379 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga04160605fbe20914c8ef020430684a30afde1bb5ef04b28059e61df449501f1c0">GLOBAL</a>
1380 , <br />
1381 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga04160605fbe20914c8ef020430684a30a611c091f2869100296a98915a19ee018">NON_GLOBAL</a>
1382 <br />
1383  }</td></tr>
1384 <tr class="separator:ga04160605fbe20914c8ef020430684a30"><td class="memSeparator" colspan="2">&#160;</td></tr>
1385 <tr class="memitem:gab884a11fa8d094573ab77fb1c0f8d8a7"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gab884a11fa8d094573ab77fb1c0f8d8a7">mmu_shared_Type</a> { <br />
1386 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#gab884a11fa8d094573ab77fb1c0f8d8a7a4a237208271e450df0a72c07169683b4">NON_SHARED</a>
1387 , <br />
1388 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#gab884a11fa8d094573ab77fb1c0f8d8a7a9c46e16a4ab019339596acadeefc8c53">SHARED</a>
1389 <br />
1390  }</td></tr>
1391 <tr class="separator:gab884a11fa8d094573ab77fb1c0f8d8a7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1392 <tr class="memitem:gac3d277641df9fb3bb3b555e2e79dd639"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#gac3d277641df9fb3bb3b555e2e79dd639">mmu_secure_Type</a> { <br />
1393 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#gac3d277641df9fb3bb3b555e2e79dd639aa9dea2ba3f45f7d12b274eb6ab7d28d9">SECURE</a>
1394 , <br />
1395 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#gac3d277641df9fb3bb3b555e2e79dd639a9e08ca26fdda38ef731f13e4f058ef6f">NON_SECURE</a>
1396 <br />
1397  }</td></tr>
1398 <tr class="separator:gac3d277641df9fb3bb3b555e2e79dd639"><td class="memSeparator" colspan="2">&#160;</td></tr>
1399 <tr class="memitem:ga2ee598252f996e4f96640b096291d280"><td class="memItemLeft" align="right" valign="top">enum &#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__defs__gr.html#ga2ee598252f996e4f96640b096291d280">mmu_access_Type</a> { <br />
1400 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga2ee598252f996e4f96640b096291d280a4c66cd69a45985317939a53d820fb9da">NO_ACCESS</a>
1401 , <br />
1402 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga2ee598252f996e4f96640b096291d280aec2497e0c8af01c04bec31ec0d1d7847">RW</a>
1403 , <br />
1404 &#160;&#160;<a class="el" href="group__MMU__defs__gr.html#ga2ee598252f996e4f96640b096291d280acb9be765f361bb7efb9073730aac92c6">READ</a>
1405 <br />
1406  }</td></tr>
1407 <tr class="separator:ga2ee598252f996e4f96640b096291d280"><td class="memSeparator" colspan="2">&#160;</td></tr>
1408 </table><table class="memberdecls">
1409 <tr class="heading"><td colspan="2"><h2 class="groupheader"><a id="func-members" name="func-members"></a>
1410 Functions</h2></td></tr>
1411 <tr class="memitem:gaff8a4966eff1ada5cba80f2b689446db"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#gaff8a4966eff1ada5cba80f2b689446db">L1C_EnableCaches</a> (void)</td></tr>
1412 <tr class="memdesc:gaff8a4966eff1ada5cba80f2b689446db"><td class="mdescLeft">&#160;</td><td class="mdescRight">Enable Caches by setting I and C bits in SCTLR register.  <br /></td></tr>
1413 <tr class="separator:gaff8a4966eff1ada5cba80f2b689446db"><td class="memSeparator" colspan="2">&#160;</td></tr>
1414 <tr class="memitem:ga320ef6fd1dd65f2f82e64c096a4994a6"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#ga320ef6fd1dd65f2f82e64c096a4994a6">L1C_DisableCaches</a> (void)</td></tr>
1415 <tr class="memdesc:ga320ef6fd1dd65f2f82e64c096a4994a6"><td class="mdescLeft">&#160;</td><td class="mdescRight">Disable Caches by clearing I and C bits in SCTLR register.  <br /></td></tr>
1416 <tr class="separator:ga320ef6fd1dd65f2f82e64c096a4994a6"><td class="memSeparator" colspan="2">&#160;</td></tr>
1417 <tr class="memitem:gaa5fb36b4496e64472849f7811970c581"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#gaa5fb36b4496e64472849f7811970c581">L1C_EnableBTAC</a> (void)</td></tr>
1418 <tr class="memdesc:gaa5fb36b4496e64472849f7811970c581"><td class="mdescLeft">&#160;</td><td class="mdescRight">Enable Branch Prediction by setting Z bit in SCTLR register.  <br /></td></tr>
1419 <tr class="separator:gaa5fb36b4496e64472849f7811970c581"><td class="memSeparator" colspan="2">&#160;</td></tr>
1420 <tr class="memitem:gab8695cf1f4a7f3789b93c41dc4eeb51d"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#gab8695cf1f4a7f3789b93c41dc4eeb51d">L1C_DisableBTAC</a> (void)</td></tr>
1421 <tr class="memdesc:gab8695cf1f4a7f3789b93c41dc4eeb51d"><td class="mdescLeft">&#160;</td><td class="mdescRight">Disable Branch Prediction by clearing Z bit in SCTLR register.  <br /></td></tr>
1422 <tr class="separator:gab8695cf1f4a7f3789b93c41dc4eeb51d"><td class="memSeparator" colspan="2">&#160;</td></tr>
1423 <tr class="memitem:gad0d732293be6a928db184b59aadc1979"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#gad0d732293be6a928db184b59aadc1979">L1C_InvalidateBTAC</a> (void)</td></tr>
1424 <tr class="memdesc:gad0d732293be6a928db184b59aadc1979"><td class="mdescLeft">&#160;</td><td class="mdescRight">Invalidate entire branch predictor array.  <br /></td></tr>
1425 <tr class="separator:gad0d732293be6a928db184b59aadc1979"><td class="memSeparator" colspan="2">&#160;</td></tr>
1426 <tr class="memitem:a703d60af8047cc0d56b74d6814e375c5"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a703d60af8047cc0d56b74d6814e375c5">L1C_InvalidateICacheMVA</a> (void *va)</td></tr>
1427 <tr class="memdesc:a703d60af8047cc0d56b74d6814e375c5"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean instruction cache line by address.  <br /></td></tr>
1428 <tr class="separator:a703d60af8047cc0d56b74d6814e375c5"><td class="memSeparator" colspan="2">&#160;</td></tr>
1429 <tr class="memitem:gac932810cfe83f087590859010972645e"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#gac932810cfe83f087590859010972645e">L1C_InvalidateICacheAll</a> (void)</td></tr>
1430 <tr class="memdesc:gac932810cfe83f087590859010972645e"><td class="mdescLeft">&#160;</td><td class="mdescRight">Invalidate the whole instruction cache.  <br /></td></tr>
1431 <tr class="separator:gac932810cfe83f087590859010972645e"><td class="memSeparator" colspan="2">&#160;</td></tr>
1432 <tr class="memitem:ga9eb6f0a7c9c04cc49efd964eb59ba26f"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#ga9eb6f0a7c9c04cc49efd964eb59ba26f">L1C_CleanDCacheMVA</a> (void *va)</td></tr>
1433 <tr class="memdesc:ga9eb6f0a7c9c04cc49efd964eb59ba26f"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean data cache line by address.  <br /></td></tr>
1434 <tr class="separator:ga9eb6f0a7c9c04cc49efd964eb59ba26f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1435 <tr class="memitem:ga9209853937940991daf70edd6bc633fe"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#ga9209853937940991daf70edd6bc633fe">L1C_InvalidateDCacheMVA</a> (void *va)</td></tr>
1436 <tr class="memdesc:ga9209853937940991daf70edd6bc633fe"><td class="mdescLeft">&#160;</td><td class="mdescRight">Invalidate data cache line by address.  <br /></td></tr>
1437 <tr class="separator:ga9209853937940991daf70edd6bc633fe"><td class="memSeparator" colspan="2">&#160;</td></tr>
1438 <tr class="memitem:ga7646a5e01b529566968f393e485f46a2"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#ga7646a5e01b529566968f393e485f46a2">L1C_CleanInvalidateDCacheMVA</a> (void *va)</td></tr>
1439 <tr class="memdesc:ga7646a5e01b529566968f393e485f46a2"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean and Invalidate data cache by address.  <br /></td></tr>
1440 <tr class="separator:ga7646a5e01b529566968f393e485f46a2"><td class="memSeparator" colspan="2">&#160;</td></tr>
1441 <tr class="memitem:a35988a42567ca868bffd0b6171021ecb"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> uint8_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a35988a42567ca868bffd0b6171021ecb">__log2_up</a> (uint32_t n)</td></tr>
1442 <tr class="memdesc:a35988a42567ca868bffd0b6171021ecb"><td class="mdescLeft">&#160;</td><td class="mdescRight">Calculate log2 rounded up.  <br /></td></tr>
1443 <tr class="separator:a35988a42567ca868bffd0b6171021ecb"><td class="memSeparator" colspan="2">&#160;</td></tr>
1444 <tr class="memitem:a5ace5c651cf18aaa7659e1fbe6e77988"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a5ace5c651cf18aaa7659e1fbe6e77988">__L1C_MaintainDCacheSetWay</a> (uint32_t level, uint32_t maint)</td></tr>
1445 <tr class="memdesc:a5ace5c651cf18aaa7659e1fbe6e77988"><td class="mdescLeft">&#160;</td><td class="mdescRight">Apply cache maintenance to given cache level.  <br /></td></tr>
1446 <tr class="separator:a5ace5c651cf18aaa7659e1fbe6e77988"><td class="memSeparator" colspan="2">&#160;</td></tr>
1447 <tr class="memitem:ga30d7632156a30a3b75064f6d15b8f850"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#ga30d7632156a30a3b75064f6d15b8f850">L1C_CleanInvalidateCache</a> (uint32_t op)</td></tr>
1448 <tr class="memdesc:ga30d7632156a30a3b75064f6d15b8f850"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean and Invalidate the entire data or unified cache Generic mechanism for cleaning/invalidating the entire data or unified cache to the point of coherency.  <br /></td></tr>
1449 <tr class="separator:ga30d7632156a30a3b75064f6d15b8f850"><td class="memSeparator" colspan="2">&#160;</td></tr>
1450 <tr class="memitem:ga722ceb077e491bb4befcfbb3aee9b20b"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#acdc36c1b3d3e16c17a73889b7d06d0d2">CMSIS_DEPRECATED</a> <a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#ga722ceb077e491bb4befcfbb3aee9b20b">__L1C_CleanInvalidateCache</a> (uint32_t op)</td></tr>
1451 <tr class="memdesc:ga722ceb077e491bb4befcfbb3aee9b20b"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean and Invalidate the entire data or unified cache Generic mechanism for cleaning/invalidating the entire data or unified cache to the point of coherency.  <br /></td></tr>
1452 <tr class="separator:ga722ceb077e491bb4befcfbb3aee9b20b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1453 <tr class="memitem:gae895f75c4f3539058232f555d79e5df3"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#gae895f75c4f3539058232f555d79e5df3">L1C_InvalidateDCacheAll</a> (void)</td></tr>
1454 <tr class="memdesc:gae895f75c4f3539058232f555d79e5df3"><td class="mdescLeft">&#160;</td><td class="mdescRight">Invalidate the whole data cache.  <br /></td></tr>
1455 <tr class="separator:gae895f75c4f3539058232f555d79e5df3"><td class="memSeparator" colspan="2">&#160;</td></tr>
1456 <tr class="memitem:ga70359d824bf26f376e3d7cb9c787da27"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#ga70359d824bf26f376e3d7cb9c787da27">L1C_CleanDCacheAll</a> (void)</td></tr>
1457 <tr class="memdesc:ga70359d824bf26f376e3d7cb9c787da27"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean the whole data cache.  <br /></td></tr>
1458 <tr class="separator:ga70359d824bf26f376e3d7cb9c787da27"><td class="memSeparator" colspan="2">&#160;</td></tr>
1459 <tr class="memitem:ga92b5babf7317abe3815f61a2731735c3"><td class="memItemLeft" align="right" valign="top"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L1__cache__functions.html#ga92b5babf7317abe3815f61a2731735c3">L1C_CleanInvalidateDCacheAll</a> (void)</td></tr>
1460 <tr class="memdesc:ga92b5babf7317abe3815f61a2731735c3"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean and invalidate the whole data cache.  <br /></td></tr>
1461 <tr class="separator:ga92b5babf7317abe3815f61a2731735c3"><td class="memSeparator" colspan="2">&#160;</td></tr>
1462 <tr class="memitem:ga164c59c55e2d18bf8a94dc91c0f4ce68"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga164c59c55e2d18bf8a94dc91c0f4ce68">L2C_Sync</a> (void)</td></tr>
1463 <tr class="memdesc:ga164c59c55e2d18bf8a94dc91c0f4ce68"><td class="mdescLeft">&#160;</td><td class="mdescRight">Cache Sync operation by writing CACHE_SYNC register.  <br /></td></tr>
1464 <tr class="separator:ga164c59c55e2d18bf8a94dc91c0f4ce68"><td class="memSeparator" colspan="2">&#160;</td></tr>
1465 <tr class="memitem:ga75af64212e1d3d0b3ade860c365e95b3"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga75af64212e1d3d0b3ade860c365e95b3">L2C_GetID</a> (void)</td></tr>
1466 <tr class="memdesc:ga75af64212e1d3d0b3ade860c365e95b3"><td class="mdescLeft">&#160;</td><td class="mdescRight">Read cache controller cache ID from CACHE_ID register.  <br /></td></tr>
1467 <tr class="separator:ga75af64212e1d3d0b3ade860c365e95b3"><td class="memSeparator" colspan="2">&#160;</td></tr>
1468 <tr class="memitem:ga0c334fa25720d77e78cfa187bdf833be"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga0c334fa25720d77e78cfa187bdf833be">L2C_GetType</a> (void)</td></tr>
1469 <tr class="memdesc:ga0c334fa25720d77e78cfa187bdf833be"><td class="mdescLeft">&#160;</td><td class="mdescRight">Read cache controller cache type from CACHE_TYPE register.  <br /></td></tr>
1470 <tr class="separator:ga0c334fa25720d77e78cfa187bdf833be"><td class="memSeparator" colspan="2">&#160;</td></tr>
1471 <tr class="memitem:ga5b0ea2db52d137b5531ce568479c9d17"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga5b0ea2db52d137b5531ce568479c9d17">L2C_InvAllByWay</a> (void)</td></tr>
1472 <tr class="memdesc:ga5b0ea2db52d137b5531ce568479c9d17"><td class="mdescLeft">&#160;</td><td class="mdescRight">Invalidate all cache by way.  <br /></td></tr>
1473 <tr class="separator:ga5b0ea2db52d137b5531ce568479c9d17"><td class="memSeparator" colspan="2">&#160;</td></tr>
1474 <tr class="memitem:gabd0a9b10926537fa283c0bb30d54abc7"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#gabd0a9b10926537fa283c0bb30d54abc7">L2C_CleanInvAllByWay</a> (void)</td></tr>
1475 <tr class="memdesc:gabd0a9b10926537fa283c0bb30d54abc7"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean and Invalidate all cache by way.  <br /></td></tr>
1476 <tr class="separator:gabd0a9b10926537fa283c0bb30d54abc7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1477 <tr class="memitem:ga720c36b4cd1d6c070ed0d2c49cffd7e1"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga720c36b4cd1d6c070ed0d2c49cffd7e1">L2C_Enable</a> (void)</td></tr>
1478 <tr class="memdesc:ga720c36b4cd1d6c070ed0d2c49cffd7e1"><td class="mdescLeft">&#160;</td><td class="mdescRight">Enable Level 2 Cache.  <br /></td></tr>
1479 <tr class="separator:ga720c36b4cd1d6c070ed0d2c49cffd7e1"><td class="memSeparator" colspan="2">&#160;</td></tr>
1480 <tr class="memitem:ga66767e7f30f52d72de72231b2d6abd34"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga66767e7f30f52d72de72231b2d6abd34">L2C_Disable</a> (void)</td></tr>
1481 <tr class="memdesc:ga66767e7f30f52d72de72231b2d6abd34"><td class="mdescLeft">&#160;</td><td class="mdescRight">Disable Level 2 Cache.  <br /></td></tr>
1482 <tr class="separator:ga66767e7f30f52d72de72231b2d6abd34"><td class="memSeparator" colspan="2">&#160;</td></tr>
1483 <tr class="memitem:ga4cf213e72c97776def35ab8223face82"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga4cf213e72c97776def35ab8223face82">L2C_InvPa</a> (void *pa)</td></tr>
1484 <tr class="memdesc:ga4cf213e72c97776def35ab8223face82"><td class="mdescLeft">&#160;</td><td class="mdescRight">Invalidate cache by physical address.  <br /></td></tr>
1485 <tr class="separator:ga4cf213e72c97776def35ab8223face82"><td class="memSeparator" colspan="2">&#160;</td></tr>
1486 <tr class="memitem:ga242f6fa13f33e7d5cdd7d92935d52f5f"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#ga242f6fa13f33e7d5cdd7d92935d52f5f">L2C_CleanPa</a> (void *pa)</td></tr>
1487 <tr class="memdesc:ga242f6fa13f33e7d5cdd7d92935d52f5f"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean cache by physical address.  <br /></td></tr>
1488 <tr class="separator:ga242f6fa13f33e7d5cdd7d92935d52f5f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1489 <tr class="memitem:gaaff11c6afa9eaacb4cdfcfe5c36f57eb"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__L2__cache__functions.html#gaaff11c6afa9eaacb4cdfcfe5c36f57eb">L2C_CleanInvPa</a> (void *pa)</td></tr>
1490 <tr class="memdesc:gaaff11c6afa9eaacb4cdfcfe5c36f57eb"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clean and invalidate cache by physical address.  <br /></td></tr>
1491 <tr class="separator:gaaff11c6afa9eaacb4cdfcfe5c36f57eb"><td class="memSeparator" colspan="2">&#160;</td></tr>
1492 <tr class="memitem:ga0f44df6823e90178183257e096e5cac6"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga0f44df6823e90178183257e096e5cac6">GIC_EnableDistributor</a> (void)</td></tr>
1493 <tr class="memdesc:ga0f44df6823e90178183257e096e5cac6"><td class="mdescLeft">&#160;</td><td class="mdescRight">Enable the interrupt distributor using the GIC's CTLR register.  <br /></td></tr>
1494 <tr class="separator:ga0f44df6823e90178183257e096e5cac6"><td class="memSeparator" colspan="2">&#160;</td></tr>
1495 <tr class="memitem:ga363311538d4a4d750197b9936505d466"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga363311538d4a4d750197b9936505d466">GIC_DisableDistributor</a> (void)</td></tr>
1496 <tr class="memdesc:ga363311538d4a4d750197b9936505d466"><td class="mdescLeft">&#160;</td><td class="mdescRight">Disable the interrupt distributor using the GIC's CTLR register.  <br /></td></tr>
1497 <tr class="separator:ga363311538d4a4d750197b9936505d466"><td class="memSeparator" colspan="2">&#160;</td></tr>
1498 <tr class="memitem:ga7d93d39736ef5e379e6511430ee6e75f"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga7d93d39736ef5e379e6511430ee6e75f">GIC_DistributorInfo</a> (void)</td></tr>
1499 <tr class="memdesc:ga7d93d39736ef5e379e6511430ee6e75f"><td class="mdescLeft">&#160;</td><td class="mdescRight">Read the GIC's TYPER register.  <br /></td></tr>
1500 <tr class="separator:ga7d93d39736ef5e379e6511430ee6e75f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1501 <tr class="memitem:ga1481d0cdf78f8c93fb2a710a519c4dc6"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga1481d0cdf78f8c93fb2a710a519c4dc6">GIC_DistributorImplementer</a> (void)</td></tr>
1502 <tr class="memdesc:ga1481d0cdf78f8c93fb2a710a519c4dc6"><td class="mdescLeft">&#160;</td><td class="mdescRight">Reads the GIC's IIDR register.  <br /></td></tr>
1503 <tr class="separator:ga1481d0cdf78f8c93fb2a710a519c4dc6"><td class="memSeparator" colspan="2">&#160;</td></tr>
1504 <tr class="memitem:gae86bba705d0d4ef812b84d29d7b3ca2b"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gae86bba705d0d4ef812b84d29d7b3ca2b">GIC_SetTarget</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn, uint32_t cpu_target)</td></tr>
1505 <tr class="memdesc:gae86bba705d0d4ef812b84d29d7b3ca2b"><td class="mdescLeft">&#160;</td><td class="mdescRight">Sets the GIC's ITARGETSR register for the given interrupt.  <br /></td></tr>
1506 <tr class="separator:gae86bba705d0d4ef812b84d29d7b3ca2b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1507 <tr class="memitem:gafccf881f9517592f30489bcabcb738a8"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gafccf881f9517592f30489bcabcb738a8">GIC_GetTarget</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1508 <tr class="memdesc:gafccf881f9517592f30489bcabcb738a8"><td class="mdescLeft">&#160;</td><td class="mdescRight">Read the GIC's ITARGETSR register.  <br /></td></tr>
1509 <tr class="separator:gafccf881f9517592f30489bcabcb738a8"><td class="memSeparator" colspan="2">&#160;</td></tr>
1510 <tr class="memitem:ga758e5600d7f891e4f2f551bb45d07fce"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga758e5600d7f891e4f2f551bb45d07fce">GIC_EnableInterface</a> (void)</td></tr>
1511 <tr class="memdesc:ga758e5600d7f891e4f2f551bb45d07fce"><td class="mdescLeft">&#160;</td><td class="mdescRight">Enable the CPU's interrupt interface.  <br /></td></tr>
1512 <tr class="separator:ga758e5600d7f891e4f2f551bb45d07fce"><td class="memSeparator" colspan="2">&#160;</td></tr>
1513 <tr class="memitem:ga0605877ad627c1f4320e518725fd103e"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga0605877ad627c1f4320e518725fd103e">GIC_DisableInterface</a> (void)</td></tr>
1514 <tr class="memdesc:ga0605877ad627c1f4320e518725fd103e"><td class="mdescLeft">&#160;</td><td class="mdescRight">Disable the CPU's interrupt interface.  <br /></td></tr>
1515 <tr class="separator:ga0605877ad627c1f4320e518725fd103e"><td class="memSeparator" colspan="2">&#160;</td></tr>
1516 <tr class="memitem:gafc08bbc58b25fef0d24003313fd16eb8"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> <a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a>&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gafc08bbc58b25fef0d24003313fd16eb8">GIC_AcknowledgePending</a> (void)</td></tr>
1517 <tr class="memdesc:gafc08bbc58b25fef0d24003313fd16eb8"><td class="mdescLeft">&#160;</td><td class="mdescRight">Read the CPU's IAR register.  <br /></td></tr>
1518 <tr class="separator:gafc08bbc58b25fef0d24003313fd16eb8"><td class="memSeparator" colspan="2">&#160;</td></tr>
1519 <tr class="memitem:gac23f090f572a058b4a737f6613ded9cd"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gac23f090f572a058b4a737f6613ded9cd">GIC_EndInterrupt</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1520 <tr class="memdesc:gac23f090f572a058b4a737f6613ded9cd"><td class="mdescLeft">&#160;</td><td class="mdescRight">Writes the given interrupt number to the CPU's EOIR register.  <br /></td></tr>
1521 <tr class="separator:gac23f090f572a058b4a737f6613ded9cd"><td class="memSeparator" colspan="2">&#160;</td></tr>
1522 <tr class="memitem:gaeba215d9c4ec3599e0a168800288c3f3"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gaeba215d9c4ec3599e0a168800288c3f3">GIC_EnableIRQ</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1523 <tr class="memdesc:gaeba215d9c4ec3599e0a168800288c3f3"><td class="mdescLeft">&#160;</td><td class="mdescRight">Enables the given interrupt using GIC's ISENABLER register.  <br /></td></tr>
1524 <tr class="separator:gaeba215d9c4ec3599e0a168800288c3f3"><td class="memSeparator" colspan="2">&#160;</td></tr>
1525 <tr class="memitem:abcd7d576ea634b1a708db9fda95d09df"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#abcd7d576ea634b1a708db9fda95d09df">GIC_GetEnableIRQ</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1526 <tr class="memdesc:abcd7d576ea634b1a708db9fda95d09df"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get interrupt enable status using GIC's ISENABLER register.  <br /></td></tr>
1527 <tr class="separator:abcd7d576ea634b1a708db9fda95d09df"><td class="memSeparator" colspan="2">&#160;</td></tr>
1528 <tr class="memitem:ga2102399d255690c0674209a6faeec13d"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga2102399d255690c0674209a6faeec13d">GIC_DisableIRQ</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1529 <tr class="memdesc:ga2102399d255690c0674209a6faeec13d"><td class="mdescLeft">&#160;</td><td class="mdescRight">Disables the given interrupt using GIC's ICENABLER register.  <br /></td></tr>
1530 <tr class="separator:ga2102399d255690c0674209a6faeec13d"><td class="memSeparator" colspan="2">&#160;</td></tr>
1531 <tr class="memitem:ab726a01df6ee9a480cc73910a06ddfb7"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab726a01df6ee9a480cc73910a06ddfb7">GIC_GetPendingIRQ</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1532 <tr class="memdesc:ab726a01df6ee9a480cc73910a06ddfb7"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get interrupt pending status from GIC's ISPENDR register.  <br /></td></tr>
1533 <tr class="separator:ab726a01df6ee9a480cc73910a06ddfb7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1534 <tr class="memitem:ga18fbddf7f3594df141c97f61a71da47c"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga18fbddf7f3594df141c97f61a71da47c">GIC_SetPendingIRQ</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1535 <tr class="memdesc:ga18fbddf7f3594df141c97f61a71da47c"><td class="mdescLeft">&#160;</td><td class="mdescRight">Sets the given interrupt as pending using GIC's ISPENDR register.  <br /></td></tr>
1536 <tr class="separator:ga18fbddf7f3594df141c97f61a71da47c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1537 <tr class="memitem:ga5ad17ad70f23d1ff36015ffac33d383d"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga5ad17ad70f23d1ff36015ffac33d383d">GIC_ClearPendingIRQ</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1538 <tr class="memdesc:ga5ad17ad70f23d1ff36015ffac33d383d"><td class="mdescLeft">&#160;</td><td class="mdescRight">Clears the given interrupt from being pending using GIC's ICPENDR register.  <br /></td></tr>
1539 <tr class="separator:ga5ad17ad70f23d1ff36015ffac33d383d"><td class="memSeparator" colspan="2">&#160;</td></tr>
1540 <tr class="memitem:a5dffcd04b18d2c3ee5a410e185ce5108"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a5dffcd04b18d2c3ee5a410e185ce5108">GIC_SetConfiguration</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn, uint32_t int_config)</td></tr>
1541 <tr class="memdesc:a5dffcd04b18d2c3ee5a410e185ce5108"><td class="mdescLeft">&#160;</td><td class="mdescRight">Sets the interrupt configuration using GIC's ICFGR register.  <br /></td></tr>
1542 <tr class="separator:a5dffcd04b18d2c3ee5a410e185ce5108"><td class="memSeparator" colspan="2">&#160;</td></tr>
1543 <tr class="memitem:a43cfac7327b49e2a89d63abc99b6b06a"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a43cfac7327b49e2a89d63abc99b6b06a">GIC_GetConfiguration</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1544 <tr class="memdesc:a43cfac7327b49e2a89d63abc99b6b06a"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the interrupt configuration from the GIC's ICFGR register.  <br /></td></tr>
1545 <tr class="separator:a43cfac7327b49e2a89d63abc99b6b06a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1546 <tr class="memitem:ga27b9862b58290276851ec669cabf0f71"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga27b9862b58290276851ec669cabf0f71">GIC_SetPriority</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn, uint32_t priority)</td></tr>
1547 <tr class="memdesc:ga27b9862b58290276851ec669cabf0f71"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set the priority for the given interrupt in the GIC's IPRIORITYR register.  <br /></td></tr>
1548 <tr class="separator:ga27b9862b58290276851ec669cabf0f71"><td class="memSeparator" colspan="2">&#160;</td></tr>
1549 <tr class="memitem:ga397048004654f792649742f95bf8ae67"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga397048004654f792649742f95bf8ae67">GIC_GetPriority</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1550 <tr class="memdesc:ga397048004654f792649742f95bf8ae67"><td class="mdescLeft">&#160;</td><td class="mdescRight">Read the current interrupt priority from GIC's IPRIORITYR register.  <br /></td></tr>
1551 <tr class="separator:ga397048004654f792649742f95bf8ae67"><td class="memSeparator" colspan="2">&#160;</td></tr>
1552 <tr class="memitem:gaa5eb0e76dbc89596e1ce47ddb9edc4a0"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gaa5eb0e76dbc89596e1ce47ddb9edc4a0">GIC_SetInterfacePriorityMask</a> (uint32_t priority)</td></tr>
1553 <tr class="memdesc:gaa5eb0e76dbc89596e1ce47ddb9edc4a0"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set the interrupt priority mask using CPU's PMR register.  <br /></td></tr>
1554 <tr class="separator:gaa5eb0e76dbc89596e1ce47ddb9edc4a0"><td class="memSeparator" colspan="2">&#160;</td></tr>
1555 <tr class="memitem:ga2c5f9e5637560fc9d5c29d772580a728"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga2c5f9e5637560fc9d5c29d772580a728">GIC_GetInterfacePriorityMask</a> (void)</td></tr>
1556 <tr class="memdesc:ga2c5f9e5637560fc9d5c29d772580a728"><td class="mdescLeft">&#160;</td><td class="mdescRight">Read the current interrupt priority mask from CPU's PMR register.  <br /></td></tr>
1557 <tr class="separator:ga2c5f9e5637560fc9d5c29d772580a728"><td class="memSeparator" colspan="2">&#160;</td></tr>
1558 <tr class="memitem:ga5dfedeb5403656a77e0fef4e1cc2c0c6"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga5dfedeb5403656a77e0fef4e1cc2c0c6">GIC_SetBinaryPoint</a> (uint32_t binary_point)</td></tr>
1559 <tr class="memdesc:ga5dfedeb5403656a77e0fef4e1cc2c0c6"><td class="mdescLeft">&#160;</td><td class="mdescRight">Configures the group priority and subpriority split point using CPU's BPR register.  <br /></td></tr>
1560 <tr class="separator:ga5dfedeb5403656a77e0fef4e1cc2c0c6"><td class="memSeparator" colspan="2">&#160;</td></tr>
1561 <tr class="memitem:gaa7046d8206ddd4696716726e68f85906"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gaa7046d8206ddd4696716726e68f85906">GIC_GetBinaryPoint</a> (void)</td></tr>
1562 <tr class="memdesc:gaa7046d8206ddd4696716726e68f85906"><td class="mdescLeft">&#160;</td><td class="mdescRight">Read the current group priority and subpriority split point from CPU's BPR register.  <br /></td></tr>
1563 <tr class="separator:gaa7046d8206ddd4696716726e68f85906"><td class="memSeparator" colspan="2">&#160;</td></tr>
1564 <tr class="memitem:gabc88483ecf94a2c222b644ecfa60eb9f"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gabc88483ecf94a2c222b644ecfa60eb9f">GIC_GetIRQStatus</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1565 <tr class="memdesc:gabc88483ecf94a2c222b644ecfa60eb9f"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the status for a given interrupt.  <br /></td></tr>
1566 <tr class="separator:gabc88483ecf94a2c222b644ecfa60eb9f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1567 <tr class="memitem:ga2de8850780af26e802ee4cc43e9da6e9"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga2de8850780af26e802ee4cc43e9da6e9">GIC_SendSGI</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn, uint32_t target_list, uint32_t filter_list)</td></tr>
1568 <tr class="memdesc:ga2de8850780af26e802ee4cc43e9da6e9"><td class="mdescLeft">&#160;</td><td class="mdescRight">Generate a software interrupt using GIC's SGIR register.  <br /></td></tr>
1569 <tr class="separator:ga2de8850780af26e802ee4cc43e9da6e9"><td class="memSeparator" colspan="2">&#160;</td></tr>
1570 <tr class="memitem:ga8bb27e1bab132a8df44190adb996c2a1"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga8bb27e1bab132a8df44190adb996c2a1">GIC_GetHighPendingIRQ</a> (void)</td></tr>
1571 <tr class="memdesc:ga8bb27e1bab132a8df44190adb996c2a1"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the interrupt number of the highest interrupt pending from CPU's HPPIR register.  <br /></td></tr>
1572 <tr class="separator:ga8bb27e1bab132a8df44190adb996c2a1"><td class="memSeparator" colspan="2">&#160;</td></tr>
1573 <tr class="memitem:gaba1b2665cdda47fc0bc3d7b90690dc50"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#gaba1b2665cdda47fc0bc3d7b90690dc50">GIC_GetInterfaceId</a> (void)</td></tr>
1574 <tr class="memdesc:gaba1b2665cdda47fc0bc3d7b90690dc50"><td class="mdescLeft">&#160;</td><td class="mdescRight">Provides information about the implementer and revision of the CPU interface.  <br /></td></tr>
1575 <tr class="separator:gaba1b2665cdda47fc0bc3d7b90690dc50"><td class="memSeparator" colspan="2">&#160;</td></tr>
1576 <tr class="memitem:ab875d63dc51a75149802945bb00e2695"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ab875d63dc51a75149802945bb00e2695">GIC_SetGroup</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn, uint32_t group)</td></tr>
1577 <tr class="memdesc:ab875d63dc51a75149802945bb00e2695"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set the interrupt group from the GIC's IGROUPR register.  <br /></td></tr>
1578 <tr class="separator:ab875d63dc51a75149802945bb00e2695"><td class="memSeparator" colspan="2">&#160;</td></tr>
1579 <tr class="memitem:ae161d7a866cb61f92b808ae98fa7c812"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#ae161d7a866cb61f92b808ae98fa7c812">GIC_GetGroup</a> (<a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a> IRQn)</td></tr>
1580 <tr class="memdesc:ae161d7a866cb61f92b808ae98fa7c812"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the interrupt group from the GIC's IGROUPR register.  <br /></td></tr>
1581 <tr class="separator:ae161d7a866cb61f92b808ae98fa7c812"><td class="memSeparator" colspan="2">&#160;</td></tr>
1582 <tr class="memitem:ga07acd03d02683bb6e33e7f57f5f371d1"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga07acd03d02683bb6e33e7f57f5f371d1">GIC_DistInit</a> (void)</td></tr>
1583 <tr class="memdesc:ga07acd03d02683bb6e33e7f57f5f371d1"><td class="mdescLeft">&#160;</td><td class="mdescRight">Initialize the interrupt distributor.  <br /></td></tr>
1584 <tr class="separator:ga07acd03d02683bb6e33e7f57f5f371d1"><td class="memSeparator" colspan="2">&#160;</td></tr>
1585 <tr class="memitem:ga1c93f8af9f428cda8ec066bf4bfbade9"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga1c93f8af9f428cda8ec066bf4bfbade9">GIC_CPUInterfaceInit</a> (void)</td></tr>
1586 <tr class="memdesc:ga1c93f8af9f428cda8ec066bf4bfbade9"><td class="mdescLeft">&#160;</td><td class="mdescRight">Initialize the CPU's interrupt interface.  <br /></td></tr>
1587 <tr class="separator:ga1c93f8af9f428cda8ec066bf4bfbade9"><td class="memSeparator" colspan="2">&#160;</td></tr>
1588 <tr class="memitem:ga818881f69aae3eef6eb996bee6f6c63e"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__GIC__functions.html#ga818881f69aae3eef6eb996bee6f6c63e">GIC_Enable</a> (void)</td></tr>
1589 <tr class="memdesc:ga818881f69aae3eef6eb996bee6f6c63e"><td class="mdescLeft">&#160;</td><td class="mdescRight">Initialize and enable the GIC.  <br /></td></tr>
1590 <tr class="separator:ga818881f69aae3eef6eb996bee6f6c63e"><td class="memSeparator" colspan="2">&#160;</td></tr>
1591 <tr class="memitem:gac09f09327fde6a6adffe0e6298eaa1db"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PL1__timer__functions.html#gac09f09327fde6a6adffe0e6298eaa1db">PL1_SetCounterFrequency</a> (uint32_t value)</td></tr>
1592 <tr class="memdesc:gac09f09327fde6a6adffe0e6298eaa1db"><td class="mdescLeft">&#160;</td><td class="mdescRight">Configures the frequency the timer shall run at.  <br /></td></tr>
1593 <tr class="separator:gac09f09327fde6a6adffe0e6298eaa1db"><td class="memSeparator" colspan="2">&#160;</td></tr>
1594 <tr class="memitem:gae4edcfbdaf901a59a81d1fbf9845d9f7"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PL1__timer__functions.html#gae4edcfbdaf901a59a81d1fbf9845d9f7">PL1_SetLoadValue</a> (uint32_t value)</td></tr>
1595 <tr class="memdesc:gae4edcfbdaf901a59a81d1fbf9845d9f7"><td class="mdescLeft">&#160;</td><td class="mdescRight">Sets the reset value of the timer.  <br /></td></tr>
1596 <tr class="separator:gae4edcfbdaf901a59a81d1fbf9845d9f7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1597 <tr class="memitem:ga8a212e9457005edfb9f14afbf937ebf9"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PL1__timer__functions.html#ga8a212e9457005edfb9f14afbf937ebf9">PL1_GetCurrentValue</a> (void)</td></tr>
1598 <tr class="memdesc:ga8a212e9457005edfb9f14afbf937ebf9"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the current counter value.  <br /></td></tr>
1599 <tr class="separator:ga8a212e9457005edfb9f14afbf937ebf9"><td class="memSeparator" colspan="2">&#160;</td></tr>
1600 <tr class="memitem:gac66bd336d2353f70aa8ebfc73aa3fc43"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint64_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PL1__timer__functions.html#gac66bd336d2353f70aa8ebfc73aa3fc43">PL1_GetCurrentPhysicalValue</a> (void)</td></tr>
1601 <tr class="memdesc:gac66bd336d2353f70aa8ebfc73aa3fc43"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the current physical counter value.  <br /></td></tr>
1602 <tr class="separator:gac66bd336d2353f70aa8ebfc73aa3fc43"><td class="memSeparator" colspan="2">&#160;</td></tr>
1603 <tr class="memitem:gab34067824971064a829e17b791070643"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PL1__timer__functions.html#gab34067824971064a829e17b791070643">PL1_SetPhysicalCompareValue</a> (uint64_t value)</td></tr>
1604 <tr class="memdesc:gab34067824971064a829e17b791070643"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set the physical compare value.  <br /></td></tr>
1605 <tr class="separator:gab34067824971064a829e17b791070643"><td class="memSeparator" colspan="2">&#160;</td></tr>
1606 <tr class="memitem:ga341ae7d1ae29f4dc5dae6310fa453164"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint64_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PL1__timer__functions.html#ga341ae7d1ae29f4dc5dae6310fa453164">PL1_GetPhysicalCompareValue</a> (void)</td></tr>
1607 <tr class="memdesc:ga341ae7d1ae29f4dc5dae6310fa453164"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the physical compare value.  <br /></td></tr>
1608 <tr class="separator:ga341ae7d1ae29f4dc5dae6310fa453164"><td class="memSeparator" colspan="2">&#160;</td></tr>
1609 <tr class="memitem:ga2e2ea7eac12a90c6243000172bf774e1"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PL1__timer__functions.html#ga2e2ea7eac12a90c6243000172bf774e1">PL1_SetControl</a> (uint32_t value)</td></tr>
1610 <tr class="memdesc:ga2e2ea7eac12a90c6243000172bf774e1"><td class="mdescLeft">&#160;</td><td class="mdescRight">Configure the timer by setting the control value.  <br /></td></tr>
1611 <tr class="separator:ga2e2ea7eac12a90c6243000172bf774e1"><td class="memSeparator" colspan="2">&#160;</td></tr>
1612 <tr class="memitem:gaf7fda3fe3452565fbe46cb0ea53a9f8a"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PL1__timer__functions.html#gaf7fda3fe3452565fbe46cb0ea53a9f8a">PL1_GetControl</a> (void)</td></tr>
1613 <tr class="memdesc:gaf7fda3fe3452565fbe46cb0ea53a9f8a"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the control value.  <br /></td></tr>
1614 <tr class="separator:gaf7fda3fe3452565fbe46cb0ea53a9f8a"><td class="memSeparator" colspan="2">&#160;</td></tr>
1615 <tr class="memitem:ga30516fed24977be8eecf3efd8b6a2fea"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PTM__timer__functions.html#ga30516fed24977be8eecf3efd8b6a2fea">PTIM_SetLoadValue</a> (uint32_t value)</td></tr>
1616 <tr class="memdesc:ga30516fed24977be8eecf3efd8b6a2fea"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set the load value to timers LOAD register.  <br /></td></tr>
1617 <tr class="separator:ga30516fed24977be8eecf3efd8b6a2fea"><td class="memSeparator" colspan="2">&#160;</td></tr>
1618 <tr class="memitem:gacca3bf92e93c69e538ff4618317f7bfa"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PTM__timer__functions.html#gacca3bf92e93c69e538ff4618317f7bfa">PTIM_GetLoadValue</a> (void)</td></tr>
1619 <tr class="memdesc:gacca3bf92e93c69e538ff4618317f7bfa"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get the load value from timers LOAD register.  <br /></td></tr>
1620 <tr class="separator:gacca3bf92e93c69e538ff4618317f7bfa"><td class="memSeparator" colspan="2">&#160;</td></tr>
1621 <tr class="memitem:a323bf405e32846a7e57344935e51de66"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a323bf405e32846a7e57344935e51de66">PTIM_SetCurrentValue</a> (uint32_t value)</td></tr>
1622 <tr class="memdesc:a323bf405e32846a7e57344935e51de66"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set current counter value from its COUNTER register.  <br /></td></tr>
1623 <tr class="separator:a323bf405e32846a7e57344935e51de66"><td class="memSeparator" colspan="2">&#160;</td></tr>
1624 <tr class="memitem:gaaccd88ab7931c379817f71d7c0183586"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PTM__timer__functions.html#gaaccd88ab7931c379817f71d7c0183586">PTIM_GetCurrentValue</a> (void)</td></tr>
1625 <tr class="memdesc:gaaccd88ab7931c379817f71d7c0183586"><td class="mdescLeft">&#160;</td><td class="mdescRight">Get current counter value from timers COUNTER register.  <br /></td></tr>
1626 <tr class="separator:gaaccd88ab7931c379817f71d7c0183586"><td class="memSeparator" colspan="2">&#160;</td></tr>
1627 <tr class="memitem:gaabc1dba029389fe0e2a6297952df7972"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PTM__timer__functions.html#gaabc1dba029389fe0e2a6297952df7972">PTIM_SetControl</a> (uint32_t value)</td></tr>
1628 <tr class="memdesc:gaabc1dba029389fe0e2a6297952df7972"><td class="mdescLeft">&#160;</td><td class="mdescRight">Configure the timer using its CONTROL register.  <br /></td></tr>
1629 <tr class="separator:gaabc1dba029389fe0e2a6297952df7972"><td class="memSeparator" colspan="2">&#160;</td></tr>
1630 <tr class="memitem:ga34f0ceea142a4be1479cb552bf8bc4d1"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PTM__timer__functions.html#ga34f0ceea142a4be1479cb552bf8bc4d1">PTIM_GetControl</a> (void)</td></tr>
1631 <tr class="separator:ga34f0ceea142a4be1479cb552bf8bc4d1"><td class="memSeparator" colspan="2">&#160;</td></tr>
1632 <tr class="memitem:a2c3f9f942e8a08630562f35802dbe942"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="core__ca_8h.html#a2c3f9f942e8a08630562f35802dbe942">PTIM_GetEventFlag</a> (void)</td></tr>
1633 <tr class="separator:a2c3f9f942e8a08630562f35802dbe942"><td class="memSeparator" colspan="2">&#160;</td></tr>
1634 <tr class="memitem:ga59dca62df390bc4bce18559fc7d28578"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__PTM__timer__functions.html#ga59dca62df390bc4bce18559fc7d28578">PTIM_ClearEventFlag</a> (void)</td></tr>
1635 <tr class="separator:ga59dca62df390bc4bce18559fc7d28578"><td class="memSeparator" colspan="2">&#160;</td></tr>
1636 <tr class="memitem:ga9132cbfe3b2367de3db27daf4cc82ad7"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga9132cbfe3b2367de3db27daf4cc82ad7">MMU_XNSection</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#ga2fe1157deda82e66b9a1b19772309b63">mmu_execute_Type</a> xn)</td></tr>
1637 <tr class="memdesc:ga9132cbfe3b2367de3db27daf4cc82ad7"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set section execution-never attribute.  <br /></td></tr>
1638 <tr class="separator:ga9132cbfe3b2367de3db27daf4cc82ad7"><td class="memSeparator" colspan="2">&#160;</td></tr>
1639 <tr class="memitem:gabd88f4c41b74365c38209692785287d0"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#gabd88f4c41b74365c38209692785287d0">MMU_DomainSection</a> (uint32_t *descriptor_l1, uint8_t domain)</td></tr>
1640 <tr class="memdesc:gabd88f4c41b74365c38209692785287d0"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set section domain.  <br /></td></tr>
1641 <tr class="separator:gabd88f4c41b74365c38209692785287d0"><td class="memSeparator" colspan="2">&#160;</td></tr>
1642 <tr class="memitem:ga3577aec23189228c9f95abba50c3716d"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga3577aec23189228c9f95abba50c3716d">MMU_PSection</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#ga06d94c0eaa22d713636acaff81485409">mmu_ecc_check_Type</a> p_bit)</td></tr>
1643 <tr class="memdesc:ga3577aec23189228c9f95abba50c3716d"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set section parity check.  <br /></td></tr>
1644 <tr class="separator:ga3577aec23189228c9f95abba50c3716d"><td class="memSeparator" colspan="2">&#160;</td></tr>
1645 <tr class="memitem:ga946866c84a72690c385ee07545bf8145"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga946866c84a72690c385ee07545bf8145">MMU_APSection</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#ga2ee598252f996e4f96640b096291d280">mmu_access_Type</a> user, <a class="el" href="group__MMU__defs__gr.html#ga2ee598252f996e4f96640b096291d280">mmu_access_Type</a> priv, uint32_t afe)</td></tr>
1646 <tr class="memdesc:ga946866c84a72690c385ee07545bf8145"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set section access privileges.  <br /></td></tr>
1647 <tr class="separator:ga946866c84a72690c385ee07545bf8145"><td class="memSeparator" colspan="2">&#160;</td></tr>
1648 <tr class="memitem:ga29ea426394746cdd6a4b4c14164ec6b9"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga29ea426394746cdd6a4b4c14164ec6b9">MMU_SharedSection</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#gab884a11fa8d094573ab77fb1c0f8d8a7">mmu_shared_Type</a> s_bit)</td></tr>
1649 <tr class="memdesc:ga29ea426394746cdd6a4b4c14164ec6b9"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set section shareability.  <br /></td></tr>
1650 <tr class="separator:ga29ea426394746cdd6a4b4c14164ec6b9"><td class="memSeparator" colspan="2">&#160;</td></tr>
1651 <tr class="memitem:ga3ca22117a7f2d3c4d1cd1bf832cc4d2f"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga3ca22117a7f2d3c4d1cd1bf832cc4d2f">MMU_GlobalSection</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#ga04160605fbe20914c8ef020430684a30">mmu_global_Type</a> g_bit)</td></tr>
1652 <tr class="memdesc:ga3ca22117a7f2d3c4d1cd1bf832cc4d2f"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set section Global attribute.  <br /></td></tr>
1653 <tr class="separator:ga3ca22117a7f2d3c4d1cd1bf832cc4d2f"><td class="memSeparator" colspan="2">&#160;</td></tr>
1654 <tr class="memitem:ga84a5a15ee353d70a9b904e3814bd94d8"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga84a5a15ee353d70a9b904e3814bd94d8">MMU_SecureSection</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#gac3d277641df9fb3bb3b555e2e79dd639">mmu_secure_Type</a> s_bit)</td></tr>
1655 <tr class="memdesc:ga84a5a15ee353d70a9b904e3814bd94d8"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set section Security attribute.  <br /></td></tr>
1656 <tr class="separator:ga84a5a15ee353d70a9b904e3814bd94d8"><td class="memSeparator" colspan="2">&#160;</td></tr>
1657 <tr class="memitem:gab0e0fed40d998757147beb8fcf05a890"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#gab0e0fed40d998757147beb8fcf05a890">MMU_XNPage</a> (uint32_t *descriptor_l2, <a class="el" href="group__MMU__defs__gr.html#ga2fe1157deda82e66b9a1b19772309b63">mmu_execute_Type</a> xn, <a class="el" href="group__MMU__defs__gr.html#gab184b824a6d7cb728bd46c6abcd0c21a">mmu_region_size_Type</a> page)</td></tr>
1658 <tr class="memdesc:gab0e0fed40d998757147beb8fcf05a890"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set 4k/64k page execution-never attribute.  <br /></td></tr>
1659 <tr class="separator:gab0e0fed40d998757147beb8fcf05a890"><td class="memSeparator" colspan="2">&#160;</td></tr>
1660 <tr class="memitem:ga45f5389cb1351bb2806a38ac8c32d416"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga45f5389cb1351bb2806a38ac8c32d416">MMU_DomainPage</a> (uint32_t *descriptor_l1, uint8_t domain)</td></tr>
1661 <tr class="memdesc:ga45f5389cb1351bb2806a38ac8c32d416"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set 4k/64k page domain.  <br /></td></tr>
1662 <tr class="separator:ga45f5389cb1351bb2806a38ac8c32d416"><td class="memSeparator" colspan="2">&#160;</td></tr>
1663 <tr class="memitem:gab15289c416609cd56dde816b39a4cea4"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#gab15289c416609cd56dde816b39a4cea4">MMU_PPage</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#ga06d94c0eaa22d713636acaff81485409">mmu_ecc_check_Type</a> p_bit)</td></tr>
1664 <tr class="memdesc:gab15289c416609cd56dde816b39a4cea4"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set 4k/64k page parity check.  <br /></td></tr>
1665 <tr class="separator:gab15289c416609cd56dde816b39a4cea4"><td class="memSeparator" colspan="2">&#160;</td></tr>
1666 <tr class="memitem:gac7c88d4d613350059b4d77814ea2c7a0"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#gac7c88d4d613350059b4d77814ea2c7a0">MMU_APPage</a> (uint32_t *descriptor_l2, <a class="el" href="group__MMU__defs__gr.html#ga2ee598252f996e4f96640b096291d280">mmu_access_Type</a> user, <a class="el" href="group__MMU__defs__gr.html#ga2ee598252f996e4f96640b096291d280">mmu_access_Type</a> priv, uint32_t afe)</td></tr>
1667 <tr class="memdesc:gac7c88d4d613350059b4d77814ea2c7a0"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set 4k/64k page access privileges.  <br /></td></tr>
1668 <tr class="separator:gac7c88d4d613350059b4d77814ea2c7a0"><td class="memSeparator" colspan="2">&#160;</td></tr>
1669 <tr class="memitem:gaaa19560532778e4fdc667e56fd2dd378"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#gaaa19560532778e4fdc667e56fd2dd378">MMU_SharedPage</a> (uint32_t *descriptor_l2, <a class="el" href="group__MMU__defs__gr.html#gab884a11fa8d094573ab77fb1c0f8d8a7">mmu_shared_Type</a> s_bit)</td></tr>
1670 <tr class="memdesc:gaaa19560532778e4fdc667e56fd2dd378"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set 4k/64k page shareability.  <br /></td></tr>
1671 <tr class="separator:gaaa19560532778e4fdc667e56fd2dd378"><td class="memSeparator" colspan="2">&#160;</td></tr>
1672 <tr class="memitem:ga14dfeaf8983de57521aaa66c19dd43c9"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga14dfeaf8983de57521aaa66c19dd43c9">MMU_GlobalPage</a> (uint32_t *descriptor_l2, <a class="el" href="group__MMU__defs__gr.html#ga04160605fbe20914c8ef020430684a30">mmu_global_Type</a> g_bit)</td></tr>
1673 <tr class="memdesc:ga14dfeaf8983de57521aaa66c19dd43c9"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set 4k/64k page Global attribute.  <br /></td></tr>
1674 <tr class="separator:ga14dfeaf8983de57521aaa66c19dd43c9"><td class="memSeparator" colspan="2">&#160;</td></tr>
1675 <tr class="memitem:ga2c1887ed6aaff0a51e3effc3db595c94"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga2c1887ed6aaff0a51e3effc3db595c94">MMU_SecurePage</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#gac3d277641df9fb3bb3b555e2e79dd639">mmu_secure_Type</a> s_bit)</td></tr>
1676 <tr class="memdesc:ga2c1887ed6aaff0a51e3effc3db595c94"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set 4k/64k page Security attribute.  <br /></td></tr>
1677 <tr class="separator:ga2c1887ed6aaff0a51e3effc3db595c94"><td class="memSeparator" colspan="2">&#160;</td></tr>
1678 <tr class="memitem:ga353d3d794bcd1b35b3b5aeb73d6feb08"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga353d3d794bcd1b35b3b5aeb73d6feb08">MMU_MemorySection</a> (uint32_t *descriptor_l1, <a class="el" href="group__MMU__defs__gr.html#ga83ac8de9263f89879079da521e86d5f2">mmu_memory_Type</a> mem, <a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584">mmu_cacheability_Type</a> outer, <a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584">mmu_cacheability_Type</a> inner)</td></tr>
1679 <tr class="memdesc:ga353d3d794bcd1b35b3b5aeb73d6feb08"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set Section memory attributes.  <br /></td></tr>
1680 <tr class="separator:ga353d3d794bcd1b35b3b5aeb73d6feb08"><td class="memSeparator" colspan="2">&#160;</td></tr>
1681 <tr class="memitem:ga9a2946f7c93bcb05cdd20be691a54b8c"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga9a2946f7c93bcb05cdd20be691a54b8c">MMU_MemoryPage</a> (uint32_t *descriptor_l2, <a class="el" href="group__MMU__defs__gr.html#ga83ac8de9263f89879079da521e86d5f2">mmu_memory_Type</a> mem, <a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584">mmu_cacheability_Type</a> outer, <a class="el" href="group__MMU__defs__gr.html#ga11c86b7b193efb2c59b6a2179a02f584">mmu_cacheability_Type</a> inner, <a class="el" href="group__MMU__defs__gr.html#gab184b824a6d7cb728bd46c6abcd0c21a">mmu_region_size_Type</a> page)</td></tr>
1682 <tr class="memdesc:ga9a2946f7c93bcb05cdd20be691a54b8c"><td class="mdescLeft">&#160;</td><td class="mdescRight">Set 4k/64k page memory attributes.  <br /></td></tr>
1683 <tr class="separator:ga9a2946f7c93bcb05cdd20be691a54b8c"><td class="memSeparator" colspan="2">&#160;</td></tr>
1684 <tr class="memitem:ga4f21eee79309cf8cde694d0d7e1205bd"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga4f21eee79309cf8cde694d0d7e1205bd">MMU_GetSectionDescriptor</a> (uint32_t *descriptor, <a class="el" href="structmmu__region__attributes__Type.html">mmu_region_attributes_Type</a> reg)</td></tr>
1685 <tr class="memdesc:ga4f21eee79309cf8cde694d0d7e1205bd"><td class="mdescLeft">&#160;</td><td class="mdescRight">Create a L1 section descriptor.  <br /></td></tr>
1686 <tr class="separator:ga4f21eee79309cf8cde694d0d7e1205bd"><td class="memSeparator" colspan="2">&#160;</td></tr>
1687 <tr class="memitem:gaa2fcfb63c7019665b8a352d54f55d740"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> int&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#gaa2fcfb63c7019665b8a352d54f55d740">MMU_GetPageDescriptor</a> (uint32_t *descriptor, uint32_t *descriptor2, <a class="el" href="structmmu__region__attributes__Type.html">mmu_region_attributes_Type</a> reg)</td></tr>
1688 <tr class="memdesc:gaa2fcfb63c7019665b8a352d54f55d740"><td class="mdescLeft">&#160;</td><td class="mdescRight">Create a L1 and L2 4k/64k page descriptor.  <br /></td></tr>
1689 <tr class="separator:gaa2fcfb63c7019665b8a352d54f55d740"><td class="memSeparator" colspan="2">&#160;</td></tr>
1690 <tr class="memitem:gaaff28ea191391cbbd389d74327961753"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#gaaff28ea191391cbbd389d74327961753">MMU_TTSection</a> (uint32_t *ttb, uint32_t base_address, uint32_t count, uint32_t descriptor_l1)</td></tr>
1691 <tr class="memdesc:gaaff28ea191391cbbd389d74327961753"><td class="mdescLeft">&#160;</td><td class="mdescRight">Create a 1MB Section.  <br /></td></tr>
1692 <tr class="separator:gaaff28ea191391cbbd389d74327961753"><td class="memSeparator" colspan="2">&#160;</td></tr>
1693 <tr class="memitem:ga823cca9649a28bab8a90f8bd9bb92d83"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga823cca9649a28bab8a90f8bd9bb92d83">MMU_TTPage4k</a> (uint32_t *ttb, uint32_t base_address, uint32_t count, uint32_t descriptor_l1, uint32_t *ttb_l2, uint32_t descriptor_l2)</td></tr>
1694 <tr class="memdesc:ga823cca9649a28bab8a90f8bd9bb92d83"><td class="mdescLeft">&#160;</td><td class="mdescRight">Create a 4k page entry.  <br /></td></tr>
1695 <tr class="separator:ga823cca9649a28bab8a90f8bd9bb92d83"><td class="memSeparator" colspan="2">&#160;</td></tr>
1696 <tr class="memitem:ga48c509501f94a3f7316e79f8ccd34184"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga48c509501f94a3f7316e79f8ccd34184">MMU_TTPage64k</a> (uint32_t *ttb, uint32_t base_address, uint32_t count, uint32_t descriptor_l1, uint32_t *ttb_l2, uint32_t descriptor_l2)</td></tr>
1697 <tr class="memdesc:ga48c509501f94a3f7316e79f8ccd34184"><td class="mdescLeft">&#160;</td><td class="mdescRight">Create a 64k page entry.  <br /></td></tr>
1698 <tr class="separator:ga48c509501f94a3f7316e79f8ccd34184"><td class="memSeparator" colspan="2">&#160;</td></tr>
1699 <tr class="memitem:ga63334cbd77d310d078eb226c7542b96b"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga63334cbd77d310d078eb226c7542b96b">MMU_Enable</a> (void)</td></tr>
1700 <tr class="memdesc:ga63334cbd77d310d078eb226c7542b96b"><td class="mdescLeft">&#160;</td><td class="mdescRight">Enable MMU.  <br /></td></tr>
1701 <tr class="separator:ga63334cbd77d310d078eb226c7542b96b"><td class="memSeparator" colspan="2">&#160;</td></tr>
1702 <tr class="memitem:ga2a2badd06531e04f559b97fdb2aea154"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga2a2badd06531e04f559b97fdb2aea154">MMU_Disable</a> (void)</td></tr>
1703 <tr class="memdesc:ga2a2badd06531e04f559b97fdb2aea154"><td class="mdescLeft">&#160;</td><td class="mdescRight">Disable MMU.  <br /></td></tr>
1704 <tr class="separator:ga2a2badd06531e04f559b97fdb2aea154"><td class="memSeparator" colspan="2">&#160;</td></tr>
1705 <tr class="memitem:ga9de65bea1cabf73dc4302e0e727cc8c3"><td class="memItemLeft" align="right" valign="top"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void&#160;</td><td class="memItemRight" valign="bottom"><a class="el" href="group__MMU__functions.html#ga9de65bea1cabf73dc4302e0e727cc8c3">MMU_InvalidateTLB</a> (void)</td></tr>
1706 <tr class="memdesc:ga9de65bea1cabf73dc4302e0e727cc8c3"><td class="mdescLeft">&#160;</td><td class="mdescRight">Invalidate entire unified TLB.  <br /></td></tr>
1707 <tr class="separator:ga9de65bea1cabf73dc4302e0e727cc8c3"><td class="memSeparator" colspan="2">&#160;</td></tr>
1708 </table>
1709 <a name="details" id="details"></a><h2 class="groupheader">Detailed Description</h2>
1710 <div class="textblock"><p>CMSIS Cortex-A Core Peripheral Access Layer Header File. </p>
1711 <dl class="section version"><dt>Version</dt><dd>V1.0.9 </dd></dl>
1712 <dl class="section date"><dt>Date</dt><dd>05. October 2023 </dd></dl>
1713 </div><h2 class="groupheader">Macro Definition Documentation</h2>
1714 <a id="add5658d95f6b79934202e6fbf1795b12" name="add5658d95f6b79934202e6fbf1795b12"></a>
1715 <h2 class="memtitle"><span class="permalink"><a href="#add5658d95f6b79934202e6fbf1795b12">&#9670;&#160;</a></span>__CORE_CA_H_DEPENDANT</h2>
1716
1717 <div class="memitem">
1718 <div class="memproto">
1719       <table class="memname">
1720         <tr>
1721           <td class="memname">#define __CORE_CA_H_DEPENDANT</td>
1722         </tr>
1723       </table>
1724 </div><div class="memdoc">
1725
1726 </div>
1727 </div>
1728 <a id="ac1ba8a48ca926bddc88be9bfd7d42641" name="ac1ba8a48ca926bddc88be9bfd7d42641"></a>
1729 <h2 class="memtitle"><span class="permalink"><a href="#ac1ba8a48ca926bddc88be9bfd7d42641">&#9670;&#160;</a></span>__FPU_PRESENT</h2>
1730
1731 <div class="memitem">
1732 <div class="memproto">
1733       <table class="memname">
1734         <tr>
1735           <td class="memname">#define __FPU_PRESENT&#160;&#160;&#160;0U</td>
1736         </tr>
1737       </table>
1738 </div><div class="memdoc">
1739
1740 </div>
1741 </div>
1742 <a id="aa167d0f532a7c2b2e3a6395db2fa0776" name="aa167d0f532a7c2b2e3a6395db2fa0776"></a>
1743 <h2 class="memtitle"><span class="permalink"><a href="#aa167d0f532a7c2b2e3a6395db2fa0776">&#9670;&#160;</a></span>__FPU_USED</h2>
1744
1745 <div class="memitem">
1746 <div class="memproto">
1747       <table class="memname">
1748         <tr>
1749           <td class="memname">#define __FPU_USED&#160;&#160;&#160;0U</td>
1750         </tr>
1751       </table>
1752 </div><div class="memdoc">
1753
1754 </div>
1755 </div>
1756 <a id="a6690a7e24ea0ec4b36a8fb077d01a820" name="a6690a7e24ea0ec4b36a8fb077d01a820"></a>
1757 <h2 class="memtitle"><span class="permalink"><a href="#a6690a7e24ea0ec4b36a8fb077d01a820">&#9670;&#160;</a></span>__GIC_PRESENT</h2>
1758
1759 <div class="memitem">
1760 <div class="memproto">
1761       <table class="memname">
1762         <tr>
1763           <td class="memname">#define __GIC_PRESENT&#160;&#160;&#160;1U</td>
1764         </tr>
1765       </table>
1766 </div><div class="memdoc">
1767
1768 </div>
1769 </div>
1770 <a id="af63697ed9952cc71e1225efe205f6cd3" name="af63697ed9952cc71e1225efe205f6cd3"></a>
1771 <h2 class="memtitle"><span class="permalink"><a href="#af63697ed9952cc71e1225efe205f6cd3">&#9670;&#160;</a></span>__I</h2>
1772
1773 <div class="memitem">
1774 <div class="memproto">
1775       <table class="memname">
1776         <tr>
1777           <td class="memname">#define __I&#160;&#160;&#160;volatile</td>
1778         </tr>
1779       </table>
1780 </div><div class="memdoc">
1781
1782 <p>Defines 'read only' permissions. </p>
1783
1784 </div>
1785 </div>
1786 <a id="a4cc1649793116d7c2d8afce7a4ffce43" name="a4cc1649793116d7c2d8afce7a4ffce43"></a>
1787 <h2 class="memtitle"><span class="permalink"><a href="#a4cc1649793116d7c2d8afce7a4ffce43">&#9670;&#160;</a></span>__IM</h2>
1788
1789 <div class="memitem">
1790 <div class="memproto">
1791       <table class="memname">
1792         <tr>
1793           <td class="memname">#define __IM&#160;&#160;&#160;volatile const</td>
1794         </tr>
1795       </table>
1796 </div><div class="memdoc">
1797
1798 <p>Defines 'read only' structure member permissions. </p>
1799
1800 </div>
1801 </div>
1802 <a id="aec43007d9998a0a0e01faede4133d6be" name="aec43007d9998a0a0e01faede4133d6be"></a>
1803 <h2 class="memtitle"><span class="permalink"><a href="#aec43007d9998a0a0e01faede4133d6be">&#9670;&#160;</a></span>__IO</h2>
1804
1805 <div class="memitem">
1806 <div class="memproto">
1807       <table class="memname">
1808         <tr>
1809           <td class="memname">#define __IO&#160;&#160;&#160;volatile</td>
1810         </tr>
1811       </table>
1812 </div><div class="memdoc">
1813
1814 <p>Defines 'read / write' permissions. </p>
1815
1816 </div>
1817 </div>
1818 <a id="ab6caba5853a60a17e8e04499b52bf691" name="ab6caba5853a60a17e8e04499b52bf691"></a>
1819 <h2 class="memtitle"><span class="permalink"><a href="#ab6caba5853a60a17e8e04499b52bf691">&#9670;&#160;</a></span>__IOM</h2>
1820
1821 <div class="memitem">
1822 <div class="memproto">
1823       <table class="memname">
1824         <tr>
1825           <td class="memname">#define __IOM&#160;&#160;&#160;volatile</td>
1826         </tr>
1827       </table>
1828 </div><div class="memdoc">
1829
1830 <p>Defines 'read / write' structure member permissions. </p>
1831
1832 </div>
1833 </div>
1834 <a id="a7e25d9380f9ef903923964322e71f2f6" name="a7e25d9380f9ef903923964322e71f2f6"></a>
1835 <h2 class="memtitle"><span class="permalink"><a href="#a7e25d9380f9ef903923964322e71f2f6">&#9670;&#160;</a></span>__O</h2>
1836
1837 <div class="memitem">
1838 <div class="memproto">
1839       <table class="memname">
1840         <tr>
1841           <td class="memname">#define __O&#160;&#160;&#160;volatile</td>
1842         </tr>
1843       </table>
1844 </div><div class="memdoc">
1845
1846 <p>Defines 'write only' permissions. </p>
1847
1848 </div>
1849 </div>
1850 <a id="a0ea2009ed8fd9ef35b48708280fdb758" name="a0ea2009ed8fd9ef35b48708280fdb758"></a>
1851 <h2 class="memtitle"><span class="permalink"><a href="#a0ea2009ed8fd9ef35b48708280fdb758">&#9670;&#160;</a></span>__OM</h2>
1852
1853 <div class="memitem">
1854 <div class="memproto">
1855       <table class="memname">
1856         <tr>
1857           <td class="memname">#define __OM&#160;&#160;&#160;volatile</td>
1858         </tr>
1859       </table>
1860 </div><div class="memdoc">
1861
1862 <p>Defines 'write only' structure member permissions. </p>
1863
1864 </div>
1865 </div>
1866 <a id="a0e57ca9f1bc10c2de05d383d2c76267a" name="a0e57ca9f1bc10c2de05d383d2c76267a"></a>
1867 <h2 class="memtitle"><span class="permalink"><a href="#a0e57ca9f1bc10c2de05d383d2c76267a">&#9670;&#160;</a></span>__TIM_PRESENT</h2>
1868
1869 <div class="memitem">
1870 <div class="memproto">
1871       <table class="memname">
1872         <tr>
1873           <td class="memname">#define __TIM_PRESENT&#160;&#160;&#160;1U</td>
1874         </tr>
1875       </table>
1876 </div><div class="memdoc">
1877
1878 </div>
1879 </div>
1880 <a id="a139b6e261c981f014f386927ca4a8444" name="a139b6e261c981f014f386927ca4a8444"></a>
1881 <h2 class="memtitle"><span class="permalink"><a href="#a139b6e261c981f014f386927ca4a8444">&#9670;&#160;</a></span>_FLD2VAL</h2>
1882
1883 <div class="memitem">
1884 <div class="memproto">
1885       <table class="memname">
1886         <tr>
1887           <td class="memname">#define _FLD2VAL</td>
1888           <td>(</td>
1889           <td class="paramtype">&#160;</td>
1890           <td class="paramname">field, </td>
1891         </tr>
1892         <tr>
1893           <td class="paramkey"></td>
1894           <td></td>
1895           <td class="paramtype">&#160;</td>
1896           <td class="paramname">value&#160;</td>
1897         </tr>
1898         <tr>
1899           <td></td>
1900           <td>)</td>
1901           <td></td><td>&#160;&#160;&#160;(((uint32_t)(value) &amp; field ## _Msk) &gt;&gt; field ## _Pos)</td>
1902         </tr>
1903       </table>
1904 </div><div class="memdoc">
1905
1906 <p>Mask and shift a register value to extract a bit filed value. </p>
1907 <dl class="params"><dt>Parameters</dt><dd>
1908   <table class="params">
1909     <tr><td class="paramdir">[in]</td><td class="paramname">field</td><td>Name of the register bit field. </td></tr>
1910     <tr><td class="paramdir">[in]</td><td class="paramname">value</td><td>Value of register. This parameter is interpreted as an uint32_t type. </td></tr>
1911   </table>
1912   </dd>
1913 </dl>
1914 <dl class="section return"><dt>Returns</dt><dd>Masked and shifted bit field value. </dd></dl>
1915
1916 </div>
1917 </div>
1918 <a id="a286e3b913dbd236c7f48ea70c8821f4e" name="a286e3b913dbd236c7f48ea70c8821f4e"></a>
1919 <h2 class="memtitle"><span class="permalink"><a href="#a286e3b913dbd236c7f48ea70c8821f4e">&#9670;&#160;</a></span>_VAL2FLD</h2>
1920
1921 <div class="memitem">
1922 <div class="memproto">
1923       <table class="memname">
1924         <tr>
1925           <td class="memname">#define _VAL2FLD</td>
1926           <td>(</td>
1927           <td class="paramtype">&#160;</td>
1928           <td class="paramname">field, </td>
1929         </tr>
1930         <tr>
1931           <td class="paramkey"></td>
1932           <td></td>
1933           <td class="paramtype">&#160;</td>
1934           <td class="paramname">value&#160;</td>
1935         </tr>
1936         <tr>
1937           <td></td>
1938           <td>)</td>
1939           <td></td><td>&#160;&#160;&#160;(((uint32_t)(value) &lt;&lt; field ## _Pos) &amp; field ## _Msk)</td>
1940         </tr>
1941       </table>
1942 </div><div class="memdoc">
1943
1944 <p>Mask and shift a bit field value for use in a register bit range. </p>
1945 <dl class="params"><dt>Parameters</dt><dd>
1946   <table class="params">
1947     <tr><td class="paramdir">[in]</td><td class="paramname">field</td><td>Name of the register bit field. </td></tr>
1948     <tr><td class="paramdir">[in]</td><td class="paramname">value</td><td>Value of the bit field. This parameter is interpreted as an uint32_t type. </td></tr>
1949   </table>
1950   </dd>
1951 </dl>
1952 <dl class="section return"><dt>Returns</dt><dd>Masked and shifted value. </dd></dl>
1953
1954 </div>
1955 </div>
1956 <a id="aba92665a24bc2ba8c49b9a0881c9df8a" name="aba92665a24bc2ba8c49b9a0881c9df8a"></a>
1957 <h2 class="memtitle"><span class="permalink"><a href="#aba92665a24bc2ba8c49b9a0881c9df8a">&#9670;&#160;</a></span>DESCRIPTOR_FAULT</h2>
1958
1959 <div class="memitem">
1960 <div class="memproto">
1961       <table class="memname">
1962         <tr>
1963           <td class="memname">#define DESCRIPTOR_FAULT&#160;&#160;&#160;(0x00000000)</td>
1964         </tr>
1965       </table>
1966 </div><div class="memdoc">
1967
1968 </div>
1969 </div>
1970 <a id="aea0bba954f8c3b032cf9a6540277ddef" name="aea0bba954f8c3b032cf9a6540277ddef"></a>
1971 <h2 class="memtitle"><span class="permalink"><a href="#aea0bba954f8c3b032cf9a6540277ddef">&#9670;&#160;</a></span>GIC_GetSecurity</h2>
1972
1973 <div class="memitem">
1974 <div class="memproto">
1975       <table class="memname">
1976         <tr>
1977           <td class="memname">#define GIC_GetSecurity&#160;&#160;&#160;<a class="el" href="core__ca_8h.html#ae161d7a866cb61f92b808ae98fa7c812">GIC_GetGroup</a></td>
1978         </tr>
1979       </table>
1980 </div><div class="memdoc">
1981
1982 </div>
1983 </div>
1984 <a id="a647b0a71258678d75aed0aadd5801612" name="a647b0a71258678d75aed0aadd5801612"></a>
1985 <h2 class="memtitle"><span class="permalink"><a href="#a647b0a71258678d75aed0aadd5801612">&#9670;&#160;</a></span>GIC_SetSecurity</h2>
1986
1987 <div class="memitem">
1988 <div class="memproto">
1989       <table class="memname">
1990         <tr>
1991           <td class="memname">#define GIC_SetSecurity&#160;&#160;&#160;<a class="el" href="core__ca_8h.html#ab875d63dc51a75149802945bb00e2695">GIC_SetGroup</a></td>
1992         </tr>
1993       </table>
1994 </div><div class="memdoc">
1995
1996 </div>
1997 </div>
1998 <a id="aeb357573357d37d881975de18f0e0b95" name="aeb357573357d37d881975de18f0e0b95"></a>
1999 <h2 class="memtitle"><span class="permalink"><a href="#aeb357573357d37d881975de18f0e0b95">&#9670;&#160;</a></span>GICDistributor_CLRSPI_NSR_INTID</h2>
2000
2001 <div class="memitem">
2002 <div class="memproto">
2003       <table class="memname">
2004         <tr>
2005           <td class="memname">#define GICDistributor_CLRSPI_NSR_INTID</td>
2006           <td>(</td>
2007           <td class="paramtype">&#160;</td>
2008           <td class="paramname">x</td><td>)</td>
2009           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a9a22d0d7c3a9201db3450b6e6f903990">GICDistributor_CLRSPI_NSR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a7bb3492a25e6309a18464dca7135e58f">GICDistributor_CLRSPI_NSR_INTID_Msk</a>)</td>
2010         </tr>
2011       </table>
2012 </div><div class="memdoc">
2013
2014 </div>
2015 </div>
2016 <a id="a7bb3492a25e6309a18464dca7135e58f" name="a7bb3492a25e6309a18464dca7135e58f"></a>
2017 <h2 class="memtitle"><span class="permalink"><a href="#a7bb3492a25e6309a18464dca7135e58f">&#9670;&#160;</a></span>GICDistributor_CLRSPI_NSR_INTID_Msk</h2>
2018
2019 <div class="memitem">
2020 <div class="memproto">
2021       <table class="memname">
2022         <tr>
2023           <td class="memname">#define GICDistributor_CLRSPI_NSR_INTID_Msk&#160;&#160;&#160;(0x3FFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a9a22d0d7c3a9201db3450b6e6f903990">GICDistributor_CLRSPI_NSR_INTID_Pos</a>*/)</td>
2024         </tr>
2025       </table>
2026 </div><div class="memdoc">
2027 <p>GICDistributor CLRSPI_NSR: INTID Mask </p>
2028
2029 </div>
2030 </div>
2031 <a id="a9a22d0d7c3a9201db3450b6e6f903990" name="a9a22d0d7c3a9201db3450b6e6f903990"></a>
2032 <h2 class="memtitle"><span class="permalink"><a href="#a9a22d0d7c3a9201db3450b6e6f903990">&#9670;&#160;</a></span>GICDistributor_CLRSPI_NSR_INTID_Pos</h2>
2033
2034 <div class="memitem">
2035 <div class="memproto">
2036       <table class="memname">
2037         <tr>
2038           <td class="memname">#define GICDistributor_CLRSPI_NSR_INTID_Pos&#160;&#160;&#160;0U</td>
2039         </tr>
2040       </table>
2041 </div><div class="memdoc">
2042 <p>GICDistributor CLRSPI_NSR: INTID Position </p>
2043
2044 </div>
2045 </div>
2046 <a id="a75c8afc3bee11acef651f89458683d50" name="a75c8afc3bee11acef651f89458683d50"></a>
2047 <h2 class="memtitle"><span class="permalink"><a href="#a75c8afc3bee11acef651f89458683d50">&#9670;&#160;</a></span>GICDistributor_CLRSPI_SR_INTID</h2>
2048
2049 <div class="memitem">
2050 <div class="memproto">
2051       <table class="memname">
2052         <tr>
2053           <td class="memname">#define GICDistributor_CLRSPI_SR_INTID</td>
2054           <td>(</td>
2055           <td class="paramtype">&#160;</td>
2056           <td class="paramname">x</td><td>)</td>
2057           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a7d6ddee654f6cdbba19948b3cc160ba5">GICDistributor_CLRSPI_SR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a8ef78b7979f3b007c9fba55faae15f78">GICDistributor_CLRSPI_SR_INTID_Msk</a>)</td>
2058         </tr>
2059       </table>
2060 </div><div class="memdoc">
2061
2062 </div>
2063 </div>
2064 <a id="a8ef78b7979f3b007c9fba55faae15f78" name="a8ef78b7979f3b007c9fba55faae15f78"></a>
2065 <h2 class="memtitle"><span class="permalink"><a href="#a8ef78b7979f3b007c9fba55faae15f78">&#9670;&#160;</a></span>GICDistributor_CLRSPI_SR_INTID_Msk</h2>
2066
2067 <div class="memitem">
2068 <div class="memproto">
2069       <table class="memname">
2070         <tr>
2071           <td class="memname">#define GICDistributor_CLRSPI_SR_INTID_Msk&#160;&#160;&#160;(0x3FFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a7d6ddee654f6cdbba19948b3cc160ba5">GICDistributor_CLRSPI_SR_INTID_Pos</a>*/)</td>
2072         </tr>
2073       </table>
2074 </div><div class="memdoc">
2075 <p>GICDistributor CLRSPI_SR: INTID Mask </p>
2076
2077 </div>
2078 </div>
2079 <a id="a7d6ddee654f6cdbba19948b3cc160ba5" name="a7d6ddee654f6cdbba19948b3cc160ba5"></a>
2080 <h2 class="memtitle"><span class="permalink"><a href="#a7d6ddee654f6cdbba19948b3cc160ba5">&#9670;&#160;</a></span>GICDistributor_CLRSPI_SR_INTID_Pos</h2>
2081
2082 <div class="memitem">
2083 <div class="memproto">
2084       <table class="memname">
2085         <tr>
2086           <td class="memname">#define GICDistributor_CLRSPI_SR_INTID_Pos&#160;&#160;&#160;0U</td>
2087         </tr>
2088       </table>
2089 </div><div class="memdoc">
2090 <p>GICDistributor CLRSPI_SR: INTID Position </p>
2091
2092 </div>
2093 </div>
2094 <a id="aa4fd56267dab50340aba85e9a0a40636" name="aa4fd56267dab50340aba85e9a0a40636"></a>
2095 <h2 class="memtitle"><span class="permalink"><a href="#aa4fd56267dab50340aba85e9a0a40636">&#9670;&#160;</a></span>GICDistributor_CTLR_ARE</h2>
2096
2097 <div class="memitem">
2098 <div class="memproto">
2099       <table class="memname">
2100         <tr>
2101           <td class="memname">#define GICDistributor_CTLR_ARE</td>
2102           <td>(</td>
2103           <td class="paramtype">&#160;</td>
2104           <td class="paramname">x</td><td>)</td>
2105           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a81f2c37daf33d78f1a329a6def5c74ef">GICDistributor_CTLR_ARE_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a2cd6a6d7ab225eade558f73a5df30414">GICDistributor_CTLR_ARE_Msk</a>)</td>
2106         </tr>
2107       </table>
2108 </div><div class="memdoc">
2109
2110 </div>
2111 </div>
2112 <a id="a2cd6a6d7ab225eade558f73a5df30414" name="a2cd6a6d7ab225eade558f73a5df30414"></a>
2113 <h2 class="memtitle"><span class="permalink"><a href="#a2cd6a6d7ab225eade558f73a5df30414">&#9670;&#160;</a></span>GICDistributor_CTLR_ARE_Msk</h2>
2114
2115 <div class="memitem">
2116 <div class="memproto">
2117       <table class="memname">
2118         <tr>
2119           <td class="memname">#define GICDistributor_CTLR_ARE_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a81f2c37daf33d78f1a329a6def5c74ef">GICDistributor_CTLR_ARE_Pos</a>)</td>
2120         </tr>
2121       </table>
2122 </div><div class="memdoc">
2123 <p>GICDistributor CTLR: ARE Mask </p>
2124
2125 </div>
2126 </div>
2127 <a id="a81f2c37daf33d78f1a329a6def5c74ef" name="a81f2c37daf33d78f1a329a6def5c74ef"></a>
2128 <h2 class="memtitle"><span class="permalink"><a href="#a81f2c37daf33d78f1a329a6def5c74ef">&#9670;&#160;</a></span>GICDistributor_CTLR_ARE_Pos</h2>
2129
2130 <div class="memitem">
2131 <div class="memproto">
2132       <table class="memname">
2133         <tr>
2134           <td class="memname">#define GICDistributor_CTLR_ARE_Pos&#160;&#160;&#160;4U</td>
2135         </tr>
2136       </table>
2137 </div><div class="memdoc">
2138 <p>GICDistributor CTLR: ARE Position </p>
2139
2140 </div>
2141 </div>
2142 <a id="ab62c27b779ebcf1b000ffc618e26a701" name="ab62c27b779ebcf1b000ffc618e26a701"></a>
2143 <h2 class="memtitle"><span class="permalink"><a href="#ab62c27b779ebcf1b000ffc618e26a701">&#9670;&#160;</a></span>GICDistributor_CTLR_DC</h2>
2144
2145 <div class="memitem">
2146 <div class="memproto">
2147       <table class="memname">
2148         <tr>
2149           <td class="memname">#define GICDistributor_CTLR_DC</td>
2150           <td>(</td>
2151           <td class="paramtype">&#160;</td>
2152           <td class="paramname">x</td><td>)</td>
2153           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a6fe71b805728da3adf3c7e8a4974aa1d">GICDistributor_CTLR_DC_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a9d0a78a3b6172c15ad1181ac916f9d39">GICDistributor_CTLR_DC_Msk</a>)</td>
2154         </tr>
2155       </table>
2156 </div><div class="memdoc">
2157
2158 </div>
2159 </div>
2160 <a id="a9d0a78a3b6172c15ad1181ac916f9d39" name="a9d0a78a3b6172c15ad1181ac916f9d39"></a>
2161 <h2 class="memtitle"><span class="permalink"><a href="#a9d0a78a3b6172c15ad1181ac916f9d39">&#9670;&#160;</a></span>GICDistributor_CTLR_DC_Msk</h2>
2162
2163 <div class="memitem">
2164 <div class="memproto">
2165       <table class="memname">
2166         <tr>
2167           <td class="memname">#define GICDistributor_CTLR_DC_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a6fe71b805728da3adf3c7e8a4974aa1d">GICDistributor_CTLR_DC_Pos</a>)</td>
2168         </tr>
2169       </table>
2170 </div><div class="memdoc">
2171 <p>GICDistributor CTLR: DC Mask </p>
2172
2173 </div>
2174 </div>
2175 <a id="a6fe71b805728da3adf3c7e8a4974aa1d" name="a6fe71b805728da3adf3c7e8a4974aa1d"></a>
2176 <h2 class="memtitle"><span class="permalink"><a href="#a6fe71b805728da3adf3c7e8a4974aa1d">&#9670;&#160;</a></span>GICDistributor_CTLR_DC_Pos</h2>
2177
2178 <div class="memitem">
2179 <div class="memproto">
2180       <table class="memname">
2181         <tr>
2182           <td class="memname">#define GICDistributor_CTLR_DC_Pos&#160;&#160;&#160;6U</td>
2183         </tr>
2184       </table>
2185 </div><div class="memdoc">
2186 <p>GICDistributor CTLR: DC Position </p>
2187
2188 </div>
2189 </div>
2190 <a id="a4bbd88a0c4f83a49680cb45fc43fcd8b" name="a4bbd88a0c4f83a49680cb45fc43fcd8b"></a>
2191 <h2 class="memtitle"><span class="permalink"><a href="#a4bbd88a0c4f83a49680cb45fc43fcd8b">&#9670;&#160;</a></span>GICDistributor_CTLR_EINWF</h2>
2192
2193 <div class="memitem">
2194 <div class="memproto">
2195       <table class="memname">
2196         <tr>
2197           <td class="memname">#define GICDistributor_CTLR_EINWF</td>
2198           <td>(</td>
2199           <td class="paramtype">&#160;</td>
2200           <td class="paramname">x</td><td>)</td>
2201           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a199b879ac14e2c8066e46eb3daa51da3">GICDistributor_CTLR_EINWF_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a7e984cf330bd971739937957f551c71d">GICDistributor_CTLR_EINWF_Msk</a>)</td>
2202         </tr>
2203       </table>
2204 </div><div class="memdoc">
2205
2206 </div>
2207 </div>
2208 <a id="a7e984cf330bd971739937957f551c71d" name="a7e984cf330bd971739937957f551c71d"></a>
2209 <h2 class="memtitle"><span class="permalink"><a href="#a7e984cf330bd971739937957f551c71d">&#9670;&#160;</a></span>GICDistributor_CTLR_EINWF_Msk</h2>
2210
2211 <div class="memitem">
2212 <div class="memproto">
2213       <table class="memname">
2214         <tr>
2215           <td class="memname">#define GICDistributor_CTLR_EINWF_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a199b879ac14e2c8066e46eb3daa51da3">GICDistributor_CTLR_EINWF_Pos</a>)</td>
2216         </tr>
2217       </table>
2218 </div><div class="memdoc">
2219 <p>GICDistributor CTLR: EINWF Mask </p>
2220
2221 </div>
2222 </div>
2223 <a id="a199b879ac14e2c8066e46eb3daa51da3" name="a199b879ac14e2c8066e46eb3daa51da3"></a>
2224 <h2 class="memtitle"><span class="permalink"><a href="#a199b879ac14e2c8066e46eb3daa51da3">&#9670;&#160;</a></span>GICDistributor_CTLR_EINWF_Pos</h2>
2225
2226 <div class="memitem">
2227 <div class="memproto">
2228       <table class="memname">
2229         <tr>
2230           <td class="memname">#define GICDistributor_CTLR_EINWF_Pos&#160;&#160;&#160;7U</td>
2231         </tr>
2232       </table>
2233 </div><div class="memdoc">
2234 <p>GICDistributor CTLR: EINWF Position </p>
2235
2236 </div>
2237 </div>
2238 <a id="a60d6f24a53ad5a82a09caf3e7a0c5526" name="a60d6f24a53ad5a82a09caf3e7a0c5526"></a>
2239 <h2 class="memtitle"><span class="permalink"><a href="#a60d6f24a53ad5a82a09caf3e7a0c5526">&#9670;&#160;</a></span>GICDistributor_CTLR_EnableGrp0</h2>
2240
2241 <div class="memitem">
2242 <div class="memproto">
2243       <table class="memname">
2244         <tr>
2245           <td class="memname">#define GICDistributor_CTLR_EnableGrp0</td>
2246           <td>(</td>
2247           <td class="paramtype">&#160;</td>
2248           <td class="paramname">x</td><td>)</td>
2249           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad5209e6ff9566012bb004b2f09d0b81f">GICDistributor_CTLR_EnableGrp0_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a753335218b36284c4d01f51469d3a202">GICDistributor_CTLR_EnableGrp0_Msk</a>)</td>
2250         </tr>
2251       </table>
2252 </div><div class="memdoc">
2253
2254 </div>
2255 </div>
2256 <a id="a753335218b36284c4d01f51469d3a202" name="a753335218b36284c4d01f51469d3a202"></a>
2257 <h2 class="memtitle"><span class="permalink"><a href="#a753335218b36284c4d01f51469d3a202">&#9670;&#160;</a></span>GICDistributor_CTLR_EnableGrp0_Msk</h2>
2258
2259 <div class="memitem">
2260 <div class="memproto">
2261       <table class="memname">
2262         <tr>
2263           <td class="memname">#define GICDistributor_CTLR_EnableGrp0_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad5209e6ff9566012bb004b2f09d0b81f">GICDistributor_CTLR_EnableGrp0_Pos</a>*/)</td>
2264         </tr>
2265       </table>
2266 </div><div class="memdoc">
2267 <p>GICDistributor CTLR: EnableGrp0 Mask </p>
2268
2269 </div>
2270 </div>
2271 <a id="ad5209e6ff9566012bb004b2f09d0b81f" name="ad5209e6ff9566012bb004b2f09d0b81f"></a>
2272 <h2 class="memtitle"><span class="permalink"><a href="#ad5209e6ff9566012bb004b2f09d0b81f">&#9670;&#160;</a></span>GICDistributor_CTLR_EnableGrp0_Pos</h2>
2273
2274 <div class="memitem">
2275 <div class="memproto">
2276       <table class="memname">
2277         <tr>
2278           <td class="memname">#define GICDistributor_CTLR_EnableGrp0_Pos&#160;&#160;&#160;0U</td>
2279         </tr>
2280       </table>
2281 </div><div class="memdoc">
2282 <p>GICDistributor CTLR: EnableGrp0 Position </p>
2283
2284 </div>
2285 </div>
2286 <a id="a37803802488aec1ffd64006fa52a7338" name="a37803802488aec1ffd64006fa52a7338"></a>
2287 <h2 class="memtitle"><span class="permalink"><a href="#a37803802488aec1ffd64006fa52a7338">&#9670;&#160;</a></span>GICDistributor_CTLR_EnableGrp1</h2>
2288
2289 <div class="memitem">
2290 <div class="memproto">
2291       <table class="memname">
2292         <tr>
2293           <td class="memname">#define GICDistributor_CTLR_EnableGrp1</td>
2294           <td>(</td>
2295           <td class="paramtype">&#160;</td>
2296           <td class="paramname">x</td><td>)</td>
2297           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#aff60a1c3075aa9e91504f9665ad502af">GICDistributor_CTLR_EnableGrp1_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a2730ca50431156282915c03a16856bb2">GICDistributor_CTLR_EnableGrp1_Msk</a>)</td>
2298         </tr>
2299       </table>
2300 </div><div class="memdoc">
2301
2302 </div>
2303 </div>
2304 <a id="a2730ca50431156282915c03a16856bb2" name="a2730ca50431156282915c03a16856bb2"></a>
2305 <h2 class="memtitle"><span class="permalink"><a href="#a2730ca50431156282915c03a16856bb2">&#9670;&#160;</a></span>GICDistributor_CTLR_EnableGrp1_Msk</h2>
2306
2307 <div class="memitem">
2308 <div class="memproto">
2309       <table class="memname">
2310         <tr>
2311           <td class="memname">#define GICDistributor_CTLR_EnableGrp1_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#aff60a1c3075aa9e91504f9665ad502af">GICDistributor_CTLR_EnableGrp1_Pos</a>)</td>
2312         </tr>
2313       </table>
2314 </div><div class="memdoc">
2315 <p>GICDistributor CTLR: EnableGrp1 Mask </p>
2316
2317 </div>
2318 </div>
2319 <a id="aff60a1c3075aa9e91504f9665ad502af" name="aff60a1c3075aa9e91504f9665ad502af"></a>
2320 <h2 class="memtitle"><span class="permalink"><a href="#aff60a1c3075aa9e91504f9665ad502af">&#9670;&#160;</a></span>GICDistributor_CTLR_EnableGrp1_Pos</h2>
2321
2322 <div class="memitem">
2323 <div class="memproto">
2324       <table class="memname">
2325         <tr>
2326           <td class="memname">#define GICDistributor_CTLR_EnableGrp1_Pos&#160;&#160;&#160;1U</td>
2327         </tr>
2328       </table>
2329 </div><div class="memdoc">
2330 <p>GICDistributor CTLR: EnableGrp1 Position </p>
2331
2332 </div>
2333 </div>
2334 <a id="a41778c5267d09a031f23a13e98c4f9eb" name="a41778c5267d09a031f23a13e98c4f9eb"></a>
2335 <h2 class="memtitle"><span class="permalink"><a href="#a41778c5267d09a031f23a13e98c4f9eb">&#9670;&#160;</a></span>GICDistributor_CTLR_RWP</h2>
2336
2337 <div class="memitem">
2338 <div class="memproto">
2339       <table class="memname">
2340         <tr>
2341           <td class="memname">#define GICDistributor_CTLR_RWP</td>
2342           <td>(</td>
2343           <td class="paramtype">&#160;</td>
2344           <td class="paramname">x</td><td>)</td>
2345           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a4432e051814aedccbc1dc83421b7f386">GICDistributor_CTLR_RWP_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a0b756d72f4e78786290aff157b3862de">GICDistributor_CTLR_RWP_Msk</a>)</td>
2346         </tr>
2347       </table>
2348 </div><div class="memdoc">
2349
2350 </div>
2351 </div>
2352 <a id="a0b756d72f4e78786290aff157b3862de" name="a0b756d72f4e78786290aff157b3862de"></a>
2353 <h2 class="memtitle"><span class="permalink"><a href="#a0b756d72f4e78786290aff157b3862de">&#9670;&#160;</a></span>GICDistributor_CTLR_RWP_Msk</h2>
2354
2355 <div class="memitem">
2356 <div class="memproto">
2357       <table class="memname">
2358         <tr>
2359           <td class="memname">#define GICDistributor_CTLR_RWP_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a4432e051814aedccbc1dc83421b7f386">GICDistributor_CTLR_RWP_Pos</a>)</td>
2360         </tr>
2361       </table>
2362 </div><div class="memdoc">
2363 <p>GICDistributor CTLR: RWP Mask </p>
2364
2365 </div>
2366 </div>
2367 <a id="a4432e051814aedccbc1dc83421b7f386" name="a4432e051814aedccbc1dc83421b7f386"></a>
2368 <h2 class="memtitle"><span class="permalink"><a href="#a4432e051814aedccbc1dc83421b7f386">&#9670;&#160;</a></span>GICDistributor_CTLR_RWP_Pos</h2>
2369
2370 <div class="memitem">
2371 <div class="memproto">
2372       <table class="memname">
2373         <tr>
2374           <td class="memname">#define GICDistributor_CTLR_RWP_Pos&#160;&#160;&#160;31U</td>
2375         </tr>
2376       </table>
2377 </div><div class="memdoc">
2378 <p>GICDistributor CTLR: RWP Position </p>
2379
2380 </div>
2381 </div>
2382 <a id="a1df00605bff4fecab35a378bcdee277f" name="a1df00605bff4fecab35a378bcdee277f"></a>
2383 <h2 class="memtitle"><span class="permalink"><a href="#a1df00605bff4fecab35a378bcdee277f">&#9670;&#160;</a></span>GICDistributor_IIDR_Implementer</h2>
2384
2385 <div class="memitem">
2386 <div class="memproto">
2387       <table class="memname">
2388         <tr>
2389           <td class="memname">#define GICDistributor_IIDR_Implementer</td>
2390           <td>(</td>
2391           <td class="paramtype">&#160;</td>
2392           <td class="paramname">x</td><td>)</td>
2393           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad5cb2a02c6484a02d8599a4eec83cdeb">GICDistributor_IIDR_Implementer_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#af6cf5679673b9e21f29e9d3e4cf0096f">GICDistributor_IIDR_Implementer_Msk</a>)</td>
2394         </tr>
2395       </table>
2396 </div><div class="memdoc">
2397
2398 </div>
2399 </div>
2400 <a id="af6cf5679673b9e21f29e9d3e4cf0096f" name="af6cf5679673b9e21f29e9d3e4cf0096f"></a>
2401 <h2 class="memtitle"><span class="permalink"><a href="#af6cf5679673b9e21f29e9d3e4cf0096f">&#9670;&#160;</a></span>GICDistributor_IIDR_Implementer_Msk</h2>
2402
2403 <div class="memitem">
2404 <div class="memproto">
2405       <table class="memname">
2406         <tr>
2407           <td class="memname">#define GICDistributor_IIDR_Implementer_Msk&#160;&#160;&#160;(0xFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad5cb2a02c6484a02d8599a4eec83cdeb">GICDistributor_IIDR_Implementer_Pos</a>*/)</td>
2408         </tr>
2409       </table>
2410 </div><div class="memdoc">
2411 <p>GICDistributor IIDR: Implementer Mask </p>
2412
2413 </div>
2414 </div>
2415 <a id="ad5cb2a02c6484a02d8599a4eec83cdeb" name="ad5cb2a02c6484a02d8599a4eec83cdeb"></a>
2416 <h2 class="memtitle"><span class="permalink"><a href="#ad5cb2a02c6484a02d8599a4eec83cdeb">&#9670;&#160;</a></span>GICDistributor_IIDR_Implementer_Pos</h2>
2417
2418 <div class="memitem">
2419 <div class="memproto">
2420       <table class="memname">
2421         <tr>
2422           <td class="memname">#define GICDistributor_IIDR_Implementer_Pos&#160;&#160;&#160;0U</td>
2423         </tr>
2424       </table>
2425 </div><div class="memdoc">
2426 <p>GICDistributor IIDR: Implementer Position </p>
2427
2428 </div>
2429 </div>
2430 <a id="a3ef98229da161c0438791171919222c2" name="a3ef98229da161c0438791171919222c2"></a>
2431 <h2 class="memtitle"><span class="permalink"><a href="#a3ef98229da161c0438791171919222c2">&#9670;&#160;</a></span>GICDistributor_IIDR_ProductID</h2>
2432
2433 <div class="memitem">
2434 <div class="memproto">
2435       <table class="memname">
2436         <tr>
2437           <td class="memname">#define GICDistributor_IIDR_ProductID</td>
2438           <td>(</td>
2439           <td class="paramtype">&#160;</td>
2440           <td class="paramname">x</td><td>)</td>
2441           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ab833f27680c28ec66b0fb9c00765b941">GICDistributor_IIDR_ProductID_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a8e6d7553302e4326de3b89cc38e7538f">GICDistributor_IIDR_ProductID_Msk</a>)</td>
2442         </tr>
2443       </table>
2444 </div><div class="memdoc">
2445
2446 </div>
2447 </div>
2448 <a id="a8e6d7553302e4326de3b89cc38e7538f" name="a8e6d7553302e4326de3b89cc38e7538f"></a>
2449 <h2 class="memtitle"><span class="permalink"><a href="#a8e6d7553302e4326de3b89cc38e7538f">&#9670;&#160;</a></span>GICDistributor_IIDR_ProductID_Msk</h2>
2450
2451 <div class="memitem">
2452 <div class="memproto">
2453       <table class="memname">
2454         <tr>
2455           <td class="memname">#define GICDistributor_IIDR_ProductID_Msk&#160;&#160;&#160;(0xFFU &lt;&lt; <a class="el" href="core__ca_8h.html#ab833f27680c28ec66b0fb9c00765b941">GICDistributor_IIDR_ProductID_Pos</a>)</td>
2456         </tr>
2457       </table>
2458 </div><div class="memdoc">
2459 <p>GICDistributor IIDR: ProductID Mask </p>
2460
2461 </div>
2462 </div>
2463 <a id="ab833f27680c28ec66b0fb9c00765b941" name="ab833f27680c28ec66b0fb9c00765b941"></a>
2464 <h2 class="memtitle"><span class="permalink"><a href="#ab833f27680c28ec66b0fb9c00765b941">&#9670;&#160;</a></span>GICDistributor_IIDR_ProductID_Pos</h2>
2465
2466 <div class="memitem">
2467 <div class="memproto">
2468       <table class="memname">
2469         <tr>
2470           <td class="memname">#define GICDistributor_IIDR_ProductID_Pos&#160;&#160;&#160;24U</td>
2471         </tr>
2472       </table>
2473 </div><div class="memdoc">
2474 <p>GICDistributor IIDR: ProductID Position </p>
2475
2476 </div>
2477 </div>
2478 <a id="ab7bc3dde66b114b7d20c672e108d9386" name="ab7bc3dde66b114b7d20c672e108d9386"></a>
2479 <h2 class="memtitle"><span class="permalink"><a href="#ab7bc3dde66b114b7d20c672e108d9386">&#9670;&#160;</a></span>GICDistributor_IIDR_Revision</h2>
2480
2481 <div class="memitem">
2482 <div class="memproto">
2483       <table class="memname">
2484         <tr>
2485           <td class="memname">#define GICDistributor_IIDR_Revision</td>
2486           <td>(</td>
2487           <td class="paramtype">&#160;</td>
2488           <td class="paramname">x</td><td>)</td>
2489           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#af12891c46bd7555919f5df7771eadb09">GICDistributor_IIDR_Revision_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#aaa5816799e45c7aaf832c847c4b333ba">GICDistributor_IIDR_Revision_Msk</a>)</td>
2490         </tr>
2491       </table>
2492 </div><div class="memdoc">
2493
2494 </div>
2495 </div>
2496 <a id="aaa5816799e45c7aaf832c847c4b333ba" name="aaa5816799e45c7aaf832c847c4b333ba"></a>
2497 <h2 class="memtitle"><span class="permalink"><a href="#aaa5816799e45c7aaf832c847c4b333ba">&#9670;&#160;</a></span>GICDistributor_IIDR_Revision_Msk</h2>
2498
2499 <div class="memitem">
2500 <div class="memproto">
2501       <table class="memname">
2502         <tr>
2503           <td class="memname">#define GICDistributor_IIDR_Revision_Msk&#160;&#160;&#160;(0xFU &lt;&lt; <a class="el" href="core__ca_8h.html#af12891c46bd7555919f5df7771eadb09">GICDistributor_IIDR_Revision_Pos</a>)</td>
2504         </tr>
2505       </table>
2506 </div><div class="memdoc">
2507 <p>GICDistributor IIDR: Revision Mask </p>
2508
2509 </div>
2510 </div>
2511 <a id="af12891c46bd7555919f5df7771eadb09" name="af12891c46bd7555919f5df7771eadb09"></a>
2512 <h2 class="memtitle"><span class="permalink"><a href="#af12891c46bd7555919f5df7771eadb09">&#9670;&#160;</a></span>GICDistributor_IIDR_Revision_Pos</h2>
2513
2514 <div class="memitem">
2515 <div class="memproto">
2516       <table class="memname">
2517         <tr>
2518           <td class="memname">#define GICDistributor_IIDR_Revision_Pos&#160;&#160;&#160;12U</td>
2519         </tr>
2520       </table>
2521 </div><div class="memdoc">
2522 <p>GICDistributor IIDR: Revision Position </p>
2523
2524 </div>
2525 </div>
2526 <a id="a8380fa71d0da5db1773adacfade1a07b" name="a8380fa71d0da5db1773adacfade1a07b"></a>
2527 <h2 class="memtitle"><span class="permalink"><a href="#a8380fa71d0da5db1773adacfade1a07b">&#9670;&#160;</a></span>GICDistributor_IIDR_Variant</h2>
2528
2529 <div class="memitem">
2530 <div class="memproto">
2531       <table class="memname">
2532         <tr>
2533           <td class="memname">#define GICDistributor_IIDR_Variant</td>
2534           <td>(</td>
2535           <td class="paramtype">&#160;</td>
2536           <td class="paramname">x</td><td>)</td>
2537           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ab7a79131c7af76dba9bbecd15d4e2117">GICDistributor_IIDR_Variant_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ab0d681a61eb8013e4216392306d6c70b">GICDistributor_IIDR_Variant_Msk</a>)</td>
2538         </tr>
2539       </table>
2540 </div><div class="memdoc">
2541
2542 </div>
2543 </div>
2544 <a id="ab0d681a61eb8013e4216392306d6c70b" name="ab0d681a61eb8013e4216392306d6c70b"></a>
2545 <h2 class="memtitle"><span class="permalink"><a href="#ab0d681a61eb8013e4216392306d6c70b">&#9670;&#160;</a></span>GICDistributor_IIDR_Variant_Msk</h2>
2546
2547 <div class="memitem">
2548 <div class="memproto">
2549       <table class="memname">
2550         <tr>
2551           <td class="memname">#define GICDistributor_IIDR_Variant_Msk&#160;&#160;&#160;(0xFU &lt;&lt; <a class="el" href="core__ca_8h.html#ab7a79131c7af76dba9bbecd15d4e2117">GICDistributor_IIDR_Variant_Pos</a>)</td>
2552         </tr>
2553       </table>
2554 </div><div class="memdoc">
2555 <p>GICDistributor IIDR: Variant Mask </p>
2556
2557 </div>
2558 </div>
2559 <a id="ab7a79131c7af76dba9bbecd15d4e2117" name="ab7a79131c7af76dba9bbecd15d4e2117"></a>
2560 <h2 class="memtitle"><span class="permalink"><a href="#ab7a79131c7af76dba9bbecd15d4e2117">&#9670;&#160;</a></span>GICDistributor_IIDR_Variant_Pos</h2>
2561
2562 <div class="memitem">
2563 <div class="memproto">
2564       <table class="memname">
2565         <tr>
2566           <td class="memname">#define GICDistributor_IIDR_Variant_Pos&#160;&#160;&#160;16U</td>
2567         </tr>
2568       </table>
2569 </div><div class="memdoc">
2570 <p>GICDistributor IIDR: Variant Position </p>
2571
2572 </div>
2573 </div>
2574 <a id="a0fedb67ce7387bdf6003d4f8c9b2c3ae" name="a0fedb67ce7387bdf6003d4f8c9b2c3ae"></a>
2575 <h2 class="memtitle"><span class="permalink"><a href="#a0fedb67ce7387bdf6003d4f8c9b2c3ae">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff0</h2>
2576
2577 <div class="memitem">
2578 <div class="memproto">
2579       <table class="memname">
2580         <tr>
2581           <td class="memname">#define GICDistributor_IROUTER_Aff0</td>
2582           <td>(</td>
2583           <td class="paramtype">&#160;</td>
2584           <td class="paramname">x</td><td>)</td>
2585           <td>&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ac400154f3e091ce5c0c04099349be036">GICDistributor_IROUTER_Aff0_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a7154061efbf0bc6e0604788f3c8aade0">GICDistributor_IROUTER_Aff0_Msk</a>)</td>
2586         </tr>
2587       </table>
2588 </div><div class="memdoc">
2589
2590 </div>
2591 </div>
2592 <a id="a7154061efbf0bc6e0604788f3c8aade0" name="a7154061efbf0bc6e0604788f3c8aade0"></a>
2593 <h2 class="memtitle"><span class="permalink"><a href="#a7154061efbf0bc6e0604788f3c8aade0">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff0_Msk</h2>
2594
2595 <div class="memitem">
2596 <div class="memproto">
2597       <table class="memname">
2598         <tr>
2599           <td class="memname">#define GICDistributor_IROUTER_Aff0_Msk&#160;&#160;&#160;(0xFFUL /*&lt;&lt; <a class="el" href="core__ca_8h.html#ac400154f3e091ce5c0c04099349be036">GICDistributor_IROUTER_Aff0_Pos</a>*/)</td>
2600         </tr>
2601       </table>
2602 </div><div class="memdoc">
2603 <p>GICDistributor IROUTER: Aff0 Mask </p>
2604
2605 </div>
2606 </div>
2607 <a id="ac400154f3e091ce5c0c04099349be036" name="ac400154f3e091ce5c0c04099349be036"></a>
2608 <h2 class="memtitle"><span class="permalink"><a href="#ac400154f3e091ce5c0c04099349be036">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff0_Pos</h2>
2609
2610 <div class="memitem">
2611 <div class="memproto">
2612       <table class="memname">
2613         <tr>
2614           <td class="memname">#define GICDistributor_IROUTER_Aff0_Pos&#160;&#160;&#160;0UL</td>
2615         </tr>
2616       </table>
2617 </div><div class="memdoc">
2618 <p>GICDistributor IROUTER: Aff0 Position </p>
2619
2620 </div>
2621 </div>
2622 <a id="a6e35d64ab673e292bb88f6dc12172cec" name="a6e35d64ab673e292bb88f6dc12172cec"></a>
2623 <h2 class="memtitle"><span class="permalink"><a href="#a6e35d64ab673e292bb88f6dc12172cec">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff1</h2>
2624
2625 <div class="memitem">
2626 <div class="memproto">
2627       <table class="memname">
2628         <tr>
2629           <td class="memname">#define GICDistributor_IROUTER_Aff1</td>
2630           <td>(</td>
2631           <td class="paramtype">&#160;</td>
2632           <td class="paramname">x</td><td>)</td>
2633           <td>&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a094d1737af75fe96cc48ec6f54876b73">GICDistributor_IROUTER_Aff1_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a1cb898980f65b989eb7010d27ca9d5a7">GICDistributor_IROUTER_Aff1_Msk</a>)</td>
2634         </tr>
2635       </table>
2636 </div><div class="memdoc">
2637
2638 </div>
2639 </div>
2640 <a id="a1cb898980f65b989eb7010d27ca9d5a7" name="a1cb898980f65b989eb7010d27ca9d5a7"></a>
2641 <h2 class="memtitle"><span class="permalink"><a href="#a1cb898980f65b989eb7010d27ca9d5a7">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff1_Msk</h2>
2642
2643 <div class="memitem">
2644 <div class="memproto">
2645       <table class="memname">
2646         <tr>
2647           <td class="memname">#define GICDistributor_IROUTER_Aff1_Msk&#160;&#160;&#160;(0xFFUL &lt;&lt; <a class="el" href="core__ca_8h.html#a094d1737af75fe96cc48ec6f54876b73">GICDistributor_IROUTER_Aff1_Pos</a>)</td>
2648         </tr>
2649       </table>
2650 </div><div class="memdoc">
2651 <p>GICDistributor IROUTER: Aff1 Mask </p>
2652
2653 </div>
2654 </div>
2655 <a id="a094d1737af75fe96cc48ec6f54876b73" name="a094d1737af75fe96cc48ec6f54876b73"></a>
2656 <h2 class="memtitle"><span class="permalink"><a href="#a094d1737af75fe96cc48ec6f54876b73">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff1_Pos</h2>
2657
2658 <div class="memitem">
2659 <div class="memproto">
2660       <table class="memname">
2661         <tr>
2662           <td class="memname">#define GICDistributor_IROUTER_Aff1_Pos&#160;&#160;&#160;8UL</td>
2663         </tr>
2664       </table>
2665 </div><div class="memdoc">
2666 <p>GICDistributor IROUTER: Aff1 Position </p>
2667
2668 </div>
2669 </div>
2670 <a id="acc0b09a1d0d8dfbc745a0d3fe1619f8d" name="acc0b09a1d0d8dfbc745a0d3fe1619f8d"></a>
2671 <h2 class="memtitle"><span class="permalink"><a href="#acc0b09a1d0d8dfbc745a0d3fe1619f8d">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff2</h2>
2672
2673 <div class="memitem">
2674 <div class="memproto">
2675       <table class="memname">
2676         <tr>
2677           <td class="memname">#define GICDistributor_IROUTER_Aff2</td>
2678           <td>(</td>
2679           <td class="paramtype">&#160;</td>
2680           <td class="paramname">x</td><td>)</td>
2681           <td>&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a3b74de8f0df7bb175a81e0d397039242">GICDistributor_IROUTER_Aff2_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a52f6253031637bf0259b84e0e227509b">GICDistributor_IROUTER_Aff2_Msk</a>)</td>
2682         </tr>
2683       </table>
2684 </div><div class="memdoc">
2685
2686 </div>
2687 </div>
2688 <a id="a52f6253031637bf0259b84e0e227509b" name="a52f6253031637bf0259b84e0e227509b"></a>
2689 <h2 class="memtitle"><span class="permalink"><a href="#a52f6253031637bf0259b84e0e227509b">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff2_Msk</h2>
2690
2691 <div class="memitem">
2692 <div class="memproto">
2693       <table class="memname">
2694         <tr>
2695           <td class="memname">#define GICDistributor_IROUTER_Aff2_Msk&#160;&#160;&#160;(0xFFUL &lt;&lt; <a class="el" href="core__ca_8h.html#a3b74de8f0df7bb175a81e0d397039242">GICDistributor_IROUTER_Aff2_Pos</a>)</td>
2696         </tr>
2697       </table>
2698 </div><div class="memdoc">
2699 <p>GICDistributor IROUTER: Aff2 Mask </p>
2700
2701 </div>
2702 </div>
2703 <a id="a3b74de8f0df7bb175a81e0d397039242" name="a3b74de8f0df7bb175a81e0d397039242"></a>
2704 <h2 class="memtitle"><span class="permalink"><a href="#a3b74de8f0df7bb175a81e0d397039242">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff2_Pos</h2>
2705
2706 <div class="memitem">
2707 <div class="memproto">
2708       <table class="memname">
2709         <tr>
2710           <td class="memname">#define GICDistributor_IROUTER_Aff2_Pos&#160;&#160;&#160;16UL</td>
2711         </tr>
2712       </table>
2713 </div><div class="memdoc">
2714 <p>GICDistributor IROUTER: Aff2 Position </p>
2715
2716 </div>
2717 </div>
2718 <a id="ad1418cd587ed92264e68c2cbbc18ea2e" name="ad1418cd587ed92264e68c2cbbc18ea2e"></a>
2719 <h2 class="memtitle"><span class="permalink"><a href="#ad1418cd587ed92264e68c2cbbc18ea2e">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff3</h2>
2720
2721 <div class="memitem">
2722 <div class="memproto">
2723       <table class="memname">
2724         <tr>
2725           <td class="memname">#define GICDistributor_IROUTER_Aff3</td>
2726           <td>(</td>
2727           <td class="paramtype">&#160;</td>
2728           <td class="paramname">x</td><td>)</td>
2729           <td>&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ac13830edd01d66e99f92ee103cb04d1f">GICDistributor_IROUTER_Aff3_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a51a1800358ad5c1f752e49c39cd9e830">GICDistributor_IROUTER_Aff3_Msk</a>)</td>
2730         </tr>
2731       </table>
2732 </div><div class="memdoc">
2733
2734 </div>
2735 </div>
2736 <a id="a51a1800358ad5c1f752e49c39cd9e830" name="a51a1800358ad5c1f752e49c39cd9e830"></a>
2737 <h2 class="memtitle"><span class="permalink"><a href="#a51a1800358ad5c1f752e49c39cd9e830">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff3_Msk</h2>
2738
2739 <div class="memitem">
2740 <div class="memproto">
2741       <table class="memname">
2742         <tr>
2743           <td class="memname">#define GICDistributor_IROUTER_Aff3_Msk&#160;&#160;&#160;(0xFFUL &lt;&lt; <a class="el" href="core__ca_8h.html#ac13830edd01d66e99f92ee103cb04d1f">GICDistributor_IROUTER_Aff3_Pos</a>)</td>
2744         </tr>
2745       </table>
2746 </div><div class="memdoc">
2747 <p>GICDistributor IROUTER: Aff3 Mask </p>
2748
2749 </div>
2750 </div>
2751 <a id="ac13830edd01d66e99f92ee103cb04d1f" name="ac13830edd01d66e99f92ee103cb04d1f"></a>
2752 <h2 class="memtitle"><span class="permalink"><a href="#ac13830edd01d66e99f92ee103cb04d1f">&#9670;&#160;</a></span>GICDistributor_IROUTER_Aff3_Pos</h2>
2753
2754 <div class="memitem">
2755 <div class="memproto">
2756       <table class="memname">
2757         <tr>
2758           <td class="memname">#define GICDistributor_IROUTER_Aff3_Pos&#160;&#160;&#160;32UL</td>
2759         </tr>
2760       </table>
2761 </div><div class="memdoc">
2762 <p>GICDistributor IROUTER: Aff3 Position </p>
2763
2764 </div>
2765 </div>
2766 <a id="a5d3044d648a99a8611ace4afc0590979" name="a5d3044d648a99a8611ace4afc0590979"></a>
2767 <h2 class="memtitle"><span class="permalink"><a href="#a5d3044d648a99a8611ace4afc0590979">&#9670;&#160;</a></span>GICDistributor_IROUTER_IRM</h2>
2768
2769 <div class="memitem">
2770 <div class="memproto">
2771       <table class="memname">
2772         <tr>
2773           <td class="memname">#define GICDistributor_IROUTER_IRM</td>
2774           <td>(</td>
2775           <td class="paramtype">&#160;</td>
2776           <td class="paramname">x</td><td>)</td>
2777           <td>&#160;&#160;&#160;(((uint64_t)(((uint64_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a622e872ac3a47cd90d1a7154d123abea">GICDistributor_IROUTER_IRM_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a4cec345b240a7e84c6624e153b97b4d6">GICDistributor_IROUTER_IRM_Msk</a>)</td>
2778         </tr>
2779       </table>
2780 </div><div class="memdoc">
2781
2782 </div>
2783 </div>
2784 <a id="a4cec345b240a7e84c6624e153b97b4d6" name="a4cec345b240a7e84c6624e153b97b4d6"></a>
2785 <h2 class="memtitle"><span class="permalink"><a href="#a4cec345b240a7e84c6624e153b97b4d6">&#9670;&#160;</a></span>GICDistributor_IROUTER_IRM_Msk</h2>
2786
2787 <div class="memitem">
2788 <div class="memproto">
2789       <table class="memname">
2790         <tr>
2791           <td class="memname">#define GICDistributor_IROUTER_IRM_Msk&#160;&#160;&#160;(0xFFUL &lt;&lt; <a class="el" href="core__ca_8h.html#a622e872ac3a47cd90d1a7154d123abea">GICDistributor_IROUTER_IRM_Pos</a>)</td>
2792         </tr>
2793       </table>
2794 </div><div class="memdoc">
2795 <p>GICDistributor IROUTER: IRM Mask </p>
2796
2797 </div>
2798 </div>
2799 <a id="a622e872ac3a47cd90d1a7154d123abea" name="a622e872ac3a47cd90d1a7154d123abea"></a>
2800 <h2 class="memtitle"><span class="permalink"><a href="#a622e872ac3a47cd90d1a7154d123abea">&#9670;&#160;</a></span>GICDistributor_IROUTER_IRM_Pos</h2>
2801
2802 <div class="memitem">
2803 <div class="memproto">
2804       <table class="memname">
2805         <tr>
2806           <td class="memname">#define GICDistributor_IROUTER_IRM_Pos&#160;&#160;&#160;31UL</td>
2807         </tr>
2808       </table>
2809 </div><div class="memdoc">
2810 <p>GICDistributor IROUTER: IRM Position </p>
2811
2812 </div>
2813 </div>
2814 <a id="a276be33ef8d9aeecda6e1290400b0a2e" name="a276be33ef8d9aeecda6e1290400b0a2e"></a>
2815 <h2 class="memtitle"><span class="permalink"><a href="#a276be33ef8d9aeecda6e1290400b0a2e">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU0</h2>
2816
2817 <div class="memitem">
2818 <div class="memproto">
2819       <table class="memname">
2820         <tr>
2821           <td class="memname">#define GICDistributor_ITARGETSR_CPU0</td>
2822           <td>(</td>
2823           <td class="paramtype">&#160;</td>
2824           <td class="paramname">x</td><td>)</td>
2825           <td>&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a28353192a0298bd7f35648df54839029">GICDistributor_ITARGETSR_CPU0_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a56fcab6b4afdd0998d8cbd351b060a42">GICDistributor_ITARGETSR_CPU0_Msk</a>)</td>
2826         </tr>
2827       </table>
2828 </div><div class="memdoc">
2829
2830 </div>
2831 </div>
2832 <a id="a56fcab6b4afdd0998d8cbd351b060a42" name="a56fcab6b4afdd0998d8cbd351b060a42"></a>
2833 <h2 class="memtitle"><span class="permalink"><a href="#a56fcab6b4afdd0998d8cbd351b060a42">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU0_Msk</h2>
2834
2835 <div class="memitem">
2836 <div class="memproto">
2837       <table class="memname">
2838         <tr>
2839           <td class="memname">#define GICDistributor_ITARGETSR_CPU0_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a28353192a0298bd7f35648df54839029">GICDistributor_ITARGETSR_CPU0_Pos</a>*/)</td>
2840         </tr>
2841       </table>
2842 </div><div class="memdoc">
2843 <p>GICDistributor ITARGETSR: CPU0 Mask </p>
2844
2845 </div>
2846 </div>
2847 <a id="a28353192a0298bd7f35648df54839029" name="a28353192a0298bd7f35648df54839029"></a>
2848 <h2 class="memtitle"><span class="permalink"><a href="#a28353192a0298bd7f35648df54839029">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU0_Pos</h2>
2849
2850 <div class="memitem">
2851 <div class="memproto">
2852       <table class="memname">
2853         <tr>
2854           <td class="memname">#define GICDistributor_ITARGETSR_CPU0_Pos&#160;&#160;&#160;0U</td>
2855         </tr>
2856       </table>
2857 </div><div class="memdoc">
2858 <p>GICDistributor ITARGETSR: CPU0 Position </p>
2859
2860 </div>
2861 </div>
2862 <a id="a683207ddcab7bc574b8bb3cb2f12eed8" name="a683207ddcab7bc574b8bb3cb2f12eed8"></a>
2863 <h2 class="memtitle"><span class="permalink"><a href="#a683207ddcab7bc574b8bb3cb2f12eed8">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU1</h2>
2864
2865 <div class="memitem">
2866 <div class="memproto">
2867       <table class="memname">
2868         <tr>
2869           <td class="memname">#define GICDistributor_ITARGETSR_CPU1</td>
2870           <td>(</td>
2871           <td class="paramtype">&#160;</td>
2872           <td class="paramname">x</td><td>)</td>
2873           <td>&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ac2d3fd8843c99b7b634e390e756e2bbd">GICDistributor_ITARGETSR_CPU1_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a02f1660e91258f435ad519c577b43014">GICDistributor_ITARGETSR_CPU1_Msk</a>)</td>
2874         </tr>
2875       </table>
2876 </div><div class="memdoc">
2877
2878 </div>
2879 </div>
2880 <a id="a02f1660e91258f435ad519c577b43014" name="a02f1660e91258f435ad519c577b43014"></a>
2881 <h2 class="memtitle"><span class="permalink"><a href="#a02f1660e91258f435ad519c577b43014">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU1_Msk</h2>
2882
2883 <div class="memitem">
2884 <div class="memproto">
2885       <table class="memname">
2886         <tr>
2887           <td class="memname">#define GICDistributor_ITARGETSR_CPU1_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#ac2d3fd8843c99b7b634e390e756e2bbd">GICDistributor_ITARGETSR_CPU1_Pos</a>)</td>
2888         </tr>
2889       </table>
2890 </div><div class="memdoc">
2891 <p>GICDistributor ITARGETSR: CPU1 Mask </p>
2892
2893 </div>
2894 </div>
2895 <a id="ac2d3fd8843c99b7b634e390e756e2bbd" name="ac2d3fd8843c99b7b634e390e756e2bbd"></a>
2896 <h2 class="memtitle"><span class="permalink"><a href="#ac2d3fd8843c99b7b634e390e756e2bbd">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU1_Pos</h2>
2897
2898 <div class="memitem">
2899 <div class="memproto">
2900       <table class="memname">
2901         <tr>
2902           <td class="memname">#define GICDistributor_ITARGETSR_CPU1_Pos&#160;&#160;&#160;1U</td>
2903         </tr>
2904       </table>
2905 </div><div class="memdoc">
2906 <p>GICDistributor ITARGETSR: CPU1 Position </p>
2907
2908 </div>
2909 </div>
2910 <a id="a04bb8c24598b4b9720e1408264129400" name="a04bb8c24598b4b9720e1408264129400"></a>
2911 <h2 class="memtitle"><span class="permalink"><a href="#a04bb8c24598b4b9720e1408264129400">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU2</h2>
2912
2913 <div class="memitem">
2914 <div class="memproto">
2915       <table class="memname">
2916         <tr>
2917           <td class="memname">#define GICDistributor_ITARGETSR_CPU2</td>
2918           <td>(</td>
2919           <td class="paramtype">&#160;</td>
2920           <td class="paramname">x</td><td>)</td>
2921           <td>&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a8a9407956d72af2b4b697a5184a0fae0">GICDistributor_ITARGETSR_CPU2_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ad50526ede6080c3df2af103d43ec969a">GICDistributor_ITARGETSR_CPU2_Msk</a>)</td>
2922         </tr>
2923       </table>
2924 </div><div class="memdoc">
2925
2926 </div>
2927 </div>
2928 <a id="ad50526ede6080c3df2af103d43ec969a" name="ad50526ede6080c3df2af103d43ec969a"></a>
2929 <h2 class="memtitle"><span class="permalink"><a href="#ad50526ede6080c3df2af103d43ec969a">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU2_Msk</h2>
2930
2931 <div class="memitem">
2932 <div class="memproto">
2933       <table class="memname">
2934         <tr>
2935           <td class="memname">#define GICDistributor_ITARGETSR_CPU2_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a8a9407956d72af2b4b697a5184a0fae0">GICDistributor_ITARGETSR_CPU2_Pos</a>)</td>
2936         </tr>
2937       </table>
2938 </div><div class="memdoc">
2939 <p>GICDistributor ITARGETSR: CPU2 Mask </p>
2940
2941 </div>
2942 </div>
2943 <a id="a8a9407956d72af2b4b697a5184a0fae0" name="a8a9407956d72af2b4b697a5184a0fae0"></a>
2944 <h2 class="memtitle"><span class="permalink"><a href="#a8a9407956d72af2b4b697a5184a0fae0">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU2_Pos</h2>
2945
2946 <div class="memitem">
2947 <div class="memproto">
2948       <table class="memname">
2949         <tr>
2950           <td class="memname">#define GICDistributor_ITARGETSR_CPU2_Pos&#160;&#160;&#160;2U</td>
2951         </tr>
2952       </table>
2953 </div><div class="memdoc">
2954 <p>GICDistributor ITARGETSR: CPU2 Position </p>
2955
2956 </div>
2957 </div>
2958 <a id="a2724b8078bf97c07e50c9a8919024cf6" name="a2724b8078bf97c07e50c9a8919024cf6"></a>
2959 <h2 class="memtitle"><span class="permalink"><a href="#a2724b8078bf97c07e50c9a8919024cf6">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU3</h2>
2960
2961 <div class="memitem">
2962 <div class="memproto">
2963       <table class="memname">
2964         <tr>
2965           <td class="memname">#define GICDistributor_ITARGETSR_CPU3</td>
2966           <td>(</td>
2967           <td class="paramtype">&#160;</td>
2968           <td class="paramname">x</td><td>)</td>
2969           <td>&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a26635639563b054f6cd5a6862a2f2a61">GICDistributor_ITARGETSR_CPU3_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ac15f36682e23f172e51fded30108d2f6">GICDistributor_ITARGETSR_CPU3_Msk</a>)</td>
2970         </tr>
2971       </table>
2972 </div><div class="memdoc">
2973
2974 </div>
2975 </div>
2976 <a id="ac15f36682e23f172e51fded30108d2f6" name="ac15f36682e23f172e51fded30108d2f6"></a>
2977 <h2 class="memtitle"><span class="permalink"><a href="#ac15f36682e23f172e51fded30108d2f6">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU3_Msk</h2>
2978
2979 <div class="memitem">
2980 <div class="memproto">
2981       <table class="memname">
2982         <tr>
2983           <td class="memname">#define GICDistributor_ITARGETSR_CPU3_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a26635639563b054f6cd5a6862a2f2a61">GICDistributor_ITARGETSR_CPU3_Pos</a>)</td>
2984         </tr>
2985       </table>
2986 </div><div class="memdoc">
2987 <p>GICDistributor ITARGETSR: CPU3 Mask </p>
2988
2989 </div>
2990 </div>
2991 <a id="a26635639563b054f6cd5a6862a2f2a61" name="a26635639563b054f6cd5a6862a2f2a61"></a>
2992 <h2 class="memtitle"><span class="permalink"><a href="#a26635639563b054f6cd5a6862a2f2a61">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU3_Pos</h2>
2993
2994 <div class="memitem">
2995 <div class="memproto">
2996       <table class="memname">
2997         <tr>
2998           <td class="memname">#define GICDistributor_ITARGETSR_CPU3_Pos&#160;&#160;&#160;3U</td>
2999         </tr>
3000       </table>
3001 </div><div class="memdoc">
3002 <p>GICDistributor ITARGETSR: CPU3 Position </p>
3003
3004 </div>
3005 </div>
3006 <a id="aaffea378b3e1c322658d5605e1c109e6" name="aaffea378b3e1c322658d5605e1c109e6"></a>
3007 <h2 class="memtitle"><span class="permalink"><a href="#aaffea378b3e1c322658d5605e1c109e6">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU4</h2>
3008
3009 <div class="memitem">
3010 <div class="memproto">
3011       <table class="memname">
3012         <tr>
3013           <td class="memname">#define GICDistributor_ITARGETSR_CPU4</td>
3014           <td>(</td>
3015           <td class="paramtype">&#160;</td>
3016           <td class="paramname">x</td><td>)</td>
3017           <td>&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ae25a0b0c07d793d2d8ad4685f5d9acc2">GICDistributor_ITARGETSR_CPU4_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a18a2390a599afb731cef504dc79d1505">GICDistributor_ITARGETSR_CPU4_Msk</a>)</td>
3018         </tr>
3019       </table>
3020 </div><div class="memdoc">
3021
3022 </div>
3023 </div>
3024 <a id="a18a2390a599afb731cef504dc79d1505" name="a18a2390a599afb731cef504dc79d1505"></a>
3025 <h2 class="memtitle"><span class="permalink"><a href="#a18a2390a599afb731cef504dc79d1505">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU4_Msk</h2>
3026
3027 <div class="memitem">
3028 <div class="memproto">
3029       <table class="memname">
3030         <tr>
3031           <td class="memname">#define GICDistributor_ITARGETSR_CPU4_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#ae25a0b0c07d793d2d8ad4685f5d9acc2">GICDistributor_ITARGETSR_CPU4_Pos</a>)</td>
3032         </tr>
3033       </table>
3034 </div><div class="memdoc">
3035 <p>GICDistributor ITARGETSR: CPU4 Mask </p>
3036
3037 </div>
3038 </div>
3039 <a id="ae25a0b0c07d793d2d8ad4685f5d9acc2" name="ae25a0b0c07d793d2d8ad4685f5d9acc2"></a>
3040 <h2 class="memtitle"><span class="permalink"><a href="#ae25a0b0c07d793d2d8ad4685f5d9acc2">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU4_Pos</h2>
3041
3042 <div class="memitem">
3043 <div class="memproto">
3044       <table class="memname">
3045         <tr>
3046           <td class="memname">#define GICDistributor_ITARGETSR_CPU4_Pos&#160;&#160;&#160;4U</td>
3047         </tr>
3048       </table>
3049 </div><div class="memdoc">
3050 <p>GICDistributor ITARGETSR: CPU4 Position </p>
3051
3052 </div>
3053 </div>
3054 <a id="ac99060fe12c7fd70e3c3c8452daa5302" name="ac99060fe12c7fd70e3c3c8452daa5302"></a>
3055 <h2 class="memtitle"><span class="permalink"><a href="#ac99060fe12c7fd70e3c3c8452daa5302">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU5</h2>
3056
3057 <div class="memitem">
3058 <div class="memproto">
3059       <table class="memname">
3060         <tr>
3061           <td class="memname">#define GICDistributor_ITARGETSR_CPU5</td>
3062           <td>(</td>
3063           <td class="paramtype">&#160;</td>
3064           <td class="paramname">x</td><td>)</td>
3065           <td>&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#acae2c190f3999809e0d916b77d8bf95a">GICDistributor_ITARGETSR_CPU5_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ac814c6b67a080ea70ef020c3a21b0e20">GICDistributor_ITARGETSR_CPU5_Msk</a>)</td>
3066         </tr>
3067       </table>
3068 </div><div class="memdoc">
3069
3070 </div>
3071 </div>
3072 <a id="ac814c6b67a080ea70ef020c3a21b0e20" name="ac814c6b67a080ea70ef020c3a21b0e20"></a>
3073 <h2 class="memtitle"><span class="permalink"><a href="#ac814c6b67a080ea70ef020c3a21b0e20">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU5_Msk</h2>
3074
3075 <div class="memitem">
3076 <div class="memproto">
3077       <table class="memname">
3078         <tr>
3079           <td class="memname">#define GICDistributor_ITARGETSR_CPU5_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#acae2c190f3999809e0d916b77d8bf95a">GICDistributor_ITARGETSR_CPU5_Pos</a>)</td>
3080         </tr>
3081       </table>
3082 </div><div class="memdoc">
3083 <p>GICDistributor ITARGETSR: CPU5 Mask </p>
3084
3085 </div>
3086 </div>
3087 <a id="acae2c190f3999809e0d916b77d8bf95a" name="acae2c190f3999809e0d916b77d8bf95a"></a>
3088 <h2 class="memtitle"><span class="permalink"><a href="#acae2c190f3999809e0d916b77d8bf95a">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU5_Pos</h2>
3089
3090 <div class="memitem">
3091 <div class="memproto">
3092       <table class="memname">
3093         <tr>
3094           <td class="memname">#define GICDistributor_ITARGETSR_CPU5_Pos&#160;&#160;&#160;5U</td>
3095         </tr>
3096       </table>
3097 </div><div class="memdoc">
3098 <p>GICDistributor ITARGETSR: CPU5 Position </p>
3099
3100 </div>
3101 </div>
3102 <a id="a48202cd0ad1df93721da27716f35ab99" name="a48202cd0ad1df93721da27716f35ab99"></a>
3103 <h2 class="memtitle"><span class="permalink"><a href="#a48202cd0ad1df93721da27716f35ab99">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU6</h2>
3104
3105 <div class="memitem">
3106 <div class="memproto">
3107       <table class="memname">
3108         <tr>
3109           <td class="memname">#define GICDistributor_ITARGETSR_CPU6</td>
3110           <td>(</td>
3111           <td class="paramtype">&#160;</td>
3112           <td class="paramname">x</td><td>)</td>
3113           <td>&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#aab6a80042fd995785ff18e4f996716c2">GICDistributor_ITARGETSR_CPU6_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a0d9fa1b53101815feaebc4a5943e1d4c">GICDistributor_ITARGETSR_CPU6_Msk</a>)</td>
3114         </tr>
3115       </table>
3116 </div><div class="memdoc">
3117
3118 </div>
3119 </div>
3120 <a id="a0d9fa1b53101815feaebc4a5943e1d4c" name="a0d9fa1b53101815feaebc4a5943e1d4c"></a>
3121 <h2 class="memtitle"><span class="permalink"><a href="#a0d9fa1b53101815feaebc4a5943e1d4c">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU6_Msk</h2>
3122
3123 <div class="memitem">
3124 <div class="memproto">
3125       <table class="memname">
3126         <tr>
3127           <td class="memname">#define GICDistributor_ITARGETSR_CPU6_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#aab6a80042fd995785ff18e4f996716c2">GICDistributor_ITARGETSR_CPU6_Pos</a>)</td>
3128         </tr>
3129       </table>
3130 </div><div class="memdoc">
3131 <p>GICDistributor ITARGETSR: CPU6 Mask </p>
3132
3133 </div>
3134 </div>
3135 <a id="aab6a80042fd995785ff18e4f996716c2" name="aab6a80042fd995785ff18e4f996716c2"></a>
3136 <h2 class="memtitle"><span class="permalink"><a href="#aab6a80042fd995785ff18e4f996716c2">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU6_Pos</h2>
3137
3138 <div class="memitem">
3139 <div class="memproto">
3140       <table class="memname">
3141         <tr>
3142           <td class="memname">#define GICDistributor_ITARGETSR_CPU6_Pos&#160;&#160;&#160;6U</td>
3143         </tr>
3144       </table>
3145 </div><div class="memdoc">
3146 <p>GICDistributor ITARGETSR: CPU6 Position </p>
3147
3148 </div>
3149 </div>
3150 <a id="aa1026673480067f6c33069bf555bee9a" name="aa1026673480067f6c33069bf555bee9a"></a>
3151 <h2 class="memtitle"><span class="permalink"><a href="#aa1026673480067f6c33069bf555bee9a">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU7</h2>
3152
3153 <div class="memitem">
3154 <div class="memproto">
3155       <table class="memname">
3156         <tr>
3157           <td class="memname">#define GICDistributor_ITARGETSR_CPU7</td>
3158           <td>(</td>
3159           <td class="paramtype">&#160;</td>
3160           <td class="paramname">x</td><td>)</td>
3161           <td>&#160;&#160;&#160;(((uint8_t)(((uint8_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ab8de7f026a09862a180421168128db75">GICDistributor_ITARGETSR_CPU7_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#aefbae4dd8686f09a13ac74db57d27a6f">GICDistributor_ITARGETSR_CPU7_Msk</a>)</td>
3162         </tr>
3163       </table>
3164 </div><div class="memdoc">
3165
3166 </div>
3167 </div>
3168 <a id="aefbae4dd8686f09a13ac74db57d27a6f" name="aefbae4dd8686f09a13ac74db57d27a6f"></a>
3169 <h2 class="memtitle"><span class="permalink"><a href="#aefbae4dd8686f09a13ac74db57d27a6f">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU7_Msk</h2>
3170
3171 <div class="memitem">
3172 <div class="memproto">
3173       <table class="memname">
3174         <tr>
3175           <td class="memname">#define GICDistributor_ITARGETSR_CPU7_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#ab8de7f026a09862a180421168128db75">GICDistributor_ITARGETSR_CPU7_Pos</a>)</td>
3176         </tr>
3177       </table>
3178 </div><div class="memdoc">
3179 <p>GICDistributor ITARGETSR: CPU7 Mask </p>
3180
3181 </div>
3182 </div>
3183 <a id="ab8de7f026a09862a180421168128db75" name="ab8de7f026a09862a180421168128db75"></a>
3184 <h2 class="memtitle"><span class="permalink"><a href="#ab8de7f026a09862a180421168128db75">&#9670;&#160;</a></span>GICDistributor_ITARGETSR_CPU7_Pos</h2>
3185
3186 <div class="memitem">
3187 <div class="memproto">
3188       <table class="memname">
3189         <tr>
3190           <td class="memname">#define GICDistributor_ITARGETSR_CPU7_Pos&#160;&#160;&#160;7U</td>
3191         </tr>
3192       </table>
3193 </div><div class="memdoc">
3194 <p>GICDistributor ITARGETSR: CPU7 Position </p>
3195
3196 </div>
3197 </div>
3198 <a id="ad32219138870f7dd63a0bc211f7fcc58" name="ad32219138870f7dd63a0bc211f7fcc58"></a>
3199 <h2 class="memtitle"><span class="permalink"><a href="#ad32219138870f7dd63a0bc211f7fcc58">&#9670;&#160;</a></span>GICDistributor_SETSPI_NSR_INTID</h2>
3200
3201 <div class="memitem">
3202 <div class="memproto">
3203       <table class="memname">
3204         <tr>
3205           <td class="memname">#define GICDistributor_SETSPI_NSR_INTID</td>
3206           <td>(</td>
3207           <td class="paramtype">&#160;</td>
3208           <td class="paramname">x</td><td>)</td>
3209           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#aa934ee036ef12831d8af1045d89d5098">GICDistributor_SETSPI_NSR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#ab953cf9ca1e33ad5711f00bac17a70e2">GICDistributor_SETSPI_NSR_INTID_Msk</a>)</td>
3210         </tr>
3211       </table>
3212 </div><div class="memdoc">
3213
3214 </div>
3215 </div>
3216 <a id="ab953cf9ca1e33ad5711f00bac17a70e2" name="ab953cf9ca1e33ad5711f00bac17a70e2"></a>
3217 <h2 class="memtitle"><span class="permalink"><a href="#ab953cf9ca1e33ad5711f00bac17a70e2">&#9670;&#160;</a></span>GICDistributor_SETSPI_NSR_INTID_Msk</h2>
3218
3219 <div class="memitem">
3220 <div class="memproto">
3221       <table class="memname">
3222         <tr>
3223           <td class="memname">#define GICDistributor_SETSPI_NSR_INTID_Msk&#160;&#160;&#160;(0x3FFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#aa934ee036ef12831d8af1045d89d5098">GICDistributor_SETSPI_NSR_INTID_Pos</a>*/)</td>
3224         </tr>
3225       </table>
3226 </div><div class="memdoc">
3227 <p>GICDistributor SETSPI_NSR: INTID Mask </p>
3228
3229 </div>
3230 </div>
3231 <a id="aa934ee036ef12831d8af1045d89d5098" name="aa934ee036ef12831d8af1045d89d5098"></a>
3232 <h2 class="memtitle"><span class="permalink"><a href="#aa934ee036ef12831d8af1045d89d5098">&#9670;&#160;</a></span>GICDistributor_SETSPI_NSR_INTID_Pos</h2>
3233
3234 <div class="memitem">
3235 <div class="memproto">
3236       <table class="memname">
3237         <tr>
3238           <td class="memname">#define GICDistributor_SETSPI_NSR_INTID_Pos&#160;&#160;&#160;0U</td>
3239         </tr>
3240       </table>
3241 </div><div class="memdoc">
3242 <p>GICDistributor SETSPI_NSR: INTID Position </p>
3243
3244 </div>
3245 </div>
3246 <a id="aa54f4703869cef1a5cba0b0e0c45d120" name="aa54f4703869cef1a5cba0b0e0c45d120"></a>
3247 <h2 class="memtitle"><span class="permalink"><a href="#aa54f4703869cef1a5cba0b0e0c45d120">&#9670;&#160;</a></span>GICDistributor_SETSPI_SR_INTID</h2>
3248
3249 <div class="memitem">
3250 <div class="memproto">
3251       <table class="memname">
3252         <tr>
3253           <td class="memname">#define GICDistributor_SETSPI_SR_INTID</td>
3254           <td>(</td>
3255           <td class="paramtype">&#160;</td>
3256           <td class="paramname">x</td><td>)</td>
3257           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ae77f1bf2954b62ee958857a8da665c08">GICDistributor_SETSPI_SR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#aa6d470044e50683356814e998a886c50">GICDistributor_SETSPI_SR_INTID_Msk</a>)</td>
3258         </tr>
3259       </table>
3260 </div><div class="memdoc">
3261
3262 </div>
3263 </div>
3264 <a id="aa6d470044e50683356814e998a886c50" name="aa6d470044e50683356814e998a886c50"></a>
3265 <h2 class="memtitle"><span class="permalink"><a href="#aa6d470044e50683356814e998a886c50">&#9670;&#160;</a></span>GICDistributor_SETSPI_SR_INTID_Msk</h2>
3266
3267 <div class="memitem">
3268 <div class="memproto">
3269       <table class="memname">
3270         <tr>
3271           <td class="memname">#define GICDistributor_SETSPI_SR_INTID_Msk&#160;&#160;&#160;(0x3FFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ae77f1bf2954b62ee958857a8da665c08">GICDistributor_SETSPI_SR_INTID_Pos</a>*/)</td>
3272         </tr>
3273       </table>
3274 </div><div class="memdoc">
3275 <p>GICDistributor SETSPI_SR: INTID Mask </p>
3276
3277 </div>
3278 </div>
3279 <a id="ae77f1bf2954b62ee958857a8da665c08" name="ae77f1bf2954b62ee958857a8da665c08"></a>
3280 <h2 class="memtitle"><span class="permalink"><a href="#ae77f1bf2954b62ee958857a8da665c08">&#9670;&#160;</a></span>GICDistributor_SETSPI_SR_INTID_Pos</h2>
3281
3282 <div class="memitem">
3283 <div class="memproto">
3284       <table class="memname">
3285         <tr>
3286           <td class="memname">#define GICDistributor_SETSPI_SR_INTID_Pos&#160;&#160;&#160;0U</td>
3287         </tr>
3288       </table>
3289 </div><div class="memdoc">
3290 <p>GICDistributor SETSPI_SR: INTID Position </p>
3291
3292 </div>
3293 </div>
3294 <a id="a96fab5404da27e765c6e7c917674f5ae" name="a96fab5404da27e765c6e7c917674f5ae"></a>
3295 <h2 class="memtitle"><span class="permalink"><a href="#a96fab5404da27e765c6e7c917674f5ae">&#9670;&#160;</a></span>GICDistributor_SGIR_CPUTargetList</h2>
3296
3297 <div class="memitem">
3298 <div class="memproto">
3299       <table class="memname">
3300         <tr>
3301           <td class="memname">#define GICDistributor_SGIR_CPUTargetList</td>
3302           <td>(</td>
3303           <td class="paramtype">&#160;</td>
3304           <td class="paramname">x</td><td>)</td>
3305           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a981be1c459eaa484ad6f46de18e959c8">GICDistributor_SGIR_CPUTargetList_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a4b5c793fb6ace02cabc6afe09dce6af7">GICDistributor_SGIR_CPUTargetList_Msk</a>)</td>
3306         </tr>
3307       </table>
3308 </div><div class="memdoc">
3309
3310 </div>
3311 </div>
3312 <a id="a4b5c793fb6ace02cabc6afe09dce6af7" name="a4b5c793fb6ace02cabc6afe09dce6af7"></a>
3313 <h2 class="memtitle"><span class="permalink"><a href="#a4b5c793fb6ace02cabc6afe09dce6af7">&#9670;&#160;</a></span>GICDistributor_SGIR_CPUTargetList_Msk</h2>
3314
3315 <div class="memitem">
3316 <div class="memproto">
3317       <table class="memname">
3318         <tr>
3319           <td class="memname">#define GICDistributor_SGIR_CPUTargetList_Msk&#160;&#160;&#160;(0xFFU &lt;&lt; <a class="el" href="core__ca_8h.html#a981be1c459eaa484ad6f46de18e959c8">GICDistributor_SGIR_CPUTargetList_Pos</a>)</td>
3320         </tr>
3321       </table>
3322 </div><div class="memdoc">
3323 <p>GICDistributor SGIR: CPUTargetList Mask </p>
3324
3325 </div>
3326 </div>
3327 <a id="a981be1c459eaa484ad6f46de18e959c8" name="a981be1c459eaa484ad6f46de18e959c8"></a>
3328 <h2 class="memtitle"><span class="permalink"><a href="#a981be1c459eaa484ad6f46de18e959c8">&#9670;&#160;</a></span>GICDistributor_SGIR_CPUTargetList_Pos</h2>
3329
3330 <div class="memitem">
3331 <div class="memproto">
3332       <table class="memname">
3333         <tr>
3334           <td class="memname">#define GICDistributor_SGIR_CPUTargetList_Pos&#160;&#160;&#160;16U</td>
3335         </tr>
3336       </table>
3337 </div><div class="memdoc">
3338 <p>GICDistributor SGIR: CPUTargetList Position </p>
3339
3340 </div>
3341 </div>
3342 <a id="aa45326a8811c425d0ea6bedd1936444c" name="aa45326a8811c425d0ea6bedd1936444c"></a>
3343 <h2 class="memtitle"><span class="permalink"><a href="#aa45326a8811c425d0ea6bedd1936444c">&#9670;&#160;</a></span>GICDistributor_SGIR_INTID</h2>
3344
3345 <div class="memitem">
3346 <div class="memproto">
3347       <table class="memname">
3348         <tr>
3349           <td class="memname">#define GICDistributor_SGIR_INTID</td>
3350           <td>(</td>
3351           <td class="paramtype">&#160;</td>
3352           <td class="paramname">x</td><td>)</td>
3353           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ae1dd9d68a6bf8a6c9025ae7279fedae6">GICDistributor_SGIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#aeb93cabf664375c4213402cbc85d2c44">GICDistributor_SGIR_INTID_Msk</a>)</td>
3354         </tr>
3355       </table>
3356 </div><div class="memdoc">
3357
3358 </div>
3359 </div>
3360 <a id="aeb93cabf664375c4213402cbc85d2c44" name="aeb93cabf664375c4213402cbc85d2c44"></a>
3361 <h2 class="memtitle"><span class="permalink"><a href="#aeb93cabf664375c4213402cbc85d2c44">&#9670;&#160;</a></span>GICDistributor_SGIR_INTID_Msk</h2>
3362
3363 <div class="memitem">
3364 <div class="memproto">
3365       <table class="memname">
3366         <tr>
3367           <td class="memname">#define GICDistributor_SGIR_INTID_Msk&#160;&#160;&#160;(0x7U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ae1dd9d68a6bf8a6c9025ae7279fedae6">GICDistributor_SGIR_INTID_Pos</a>*/)</td>
3368         </tr>
3369       </table>
3370 </div><div class="memdoc">
3371 <p>GICDistributor SGIR: INTID Mask </p>
3372
3373 </div>
3374 </div>
3375 <a id="ae1dd9d68a6bf8a6c9025ae7279fedae6" name="ae1dd9d68a6bf8a6c9025ae7279fedae6"></a>
3376 <h2 class="memtitle"><span class="permalink"><a href="#ae1dd9d68a6bf8a6c9025ae7279fedae6">&#9670;&#160;</a></span>GICDistributor_SGIR_INTID_Pos</h2>
3377
3378 <div class="memitem">
3379 <div class="memproto">
3380       <table class="memname">
3381         <tr>
3382           <td class="memname">#define GICDistributor_SGIR_INTID_Pos&#160;&#160;&#160;0U</td>
3383         </tr>
3384       </table>
3385 </div><div class="memdoc">
3386 <p>GICDistributor SGIR: INTID Position </p>
3387
3388 </div>
3389 </div>
3390 <a id="ac2aff3b2b284d922e23a14dde8c91689" name="ac2aff3b2b284d922e23a14dde8c91689"></a>
3391 <h2 class="memtitle"><span class="permalink"><a href="#ac2aff3b2b284d922e23a14dde8c91689">&#9670;&#160;</a></span>GICDistributor_SGIR_NSATT</h2>
3392
3393 <div class="memitem">
3394 <div class="memproto">
3395       <table class="memname">
3396         <tr>
3397           <td class="memname">#define GICDistributor_SGIR_NSATT</td>
3398           <td>(</td>
3399           <td class="paramtype">&#160;</td>
3400           <td class="paramname">x</td><td>)</td>
3401           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a24cd5de9c2639ea81ef62500a3cbe8ad">GICDistributor_SGIR_NSATT_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a99afa06bfe662185b91c004719979f4f">GICDistributor_SGIR_NSATT_Msk</a>)</td>
3402         </tr>
3403       </table>
3404 </div><div class="memdoc">
3405
3406 </div>
3407 </div>
3408 <a id="a99afa06bfe662185b91c004719979f4f" name="a99afa06bfe662185b91c004719979f4f"></a>
3409 <h2 class="memtitle"><span class="permalink"><a href="#a99afa06bfe662185b91c004719979f4f">&#9670;&#160;</a></span>GICDistributor_SGIR_NSATT_Msk</h2>
3410
3411 <div class="memitem">
3412 <div class="memproto">
3413       <table class="memname">
3414         <tr>
3415           <td class="memname">#define GICDistributor_SGIR_NSATT_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a24cd5de9c2639ea81ef62500a3cbe8ad">GICDistributor_SGIR_NSATT_Pos</a>)</td>
3416         </tr>
3417       </table>
3418 </div><div class="memdoc">
3419 <p>GICDistributor SGIR: NSATT Mask </p>
3420
3421 </div>
3422 </div>
3423 <a id="a24cd5de9c2639ea81ef62500a3cbe8ad" name="a24cd5de9c2639ea81ef62500a3cbe8ad"></a>
3424 <h2 class="memtitle"><span class="permalink"><a href="#a24cd5de9c2639ea81ef62500a3cbe8ad">&#9670;&#160;</a></span>GICDistributor_SGIR_NSATT_Pos</h2>
3425
3426 <div class="memitem">
3427 <div class="memproto">
3428       <table class="memname">
3429         <tr>
3430           <td class="memname">#define GICDistributor_SGIR_NSATT_Pos&#160;&#160;&#160;15U</td>
3431         </tr>
3432       </table>
3433 </div><div class="memdoc">
3434 <p>GICDistributor SGIR: NSATT Position </p>
3435
3436 </div>
3437 </div>
3438 <a id="a503b7a0ad26672fdb87577162624c920" name="a503b7a0ad26672fdb87577162624c920"></a>
3439 <h2 class="memtitle"><span class="permalink"><a href="#a503b7a0ad26672fdb87577162624c920">&#9670;&#160;</a></span>GICDistributor_SGIR_TargetFilterList</h2>
3440
3441 <div class="memitem">
3442 <div class="memproto">
3443       <table class="memname">
3444         <tr>
3445           <td class="memname">#define GICDistributor_SGIR_TargetFilterList</td>
3446           <td>(</td>
3447           <td class="paramtype">&#160;</td>
3448           <td class="paramname">x</td><td>)</td>
3449           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ac6d41353e1f46a74d007f75049c3571c">GICDistributor_SGIR_TargetFilterList_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#afef4f1a483835c535630dcd02c1640b4">GICDistributor_SGIR_TargetFilterList_Msk</a>)</td>
3450         </tr>
3451       </table>
3452 </div><div class="memdoc">
3453
3454 </div>
3455 </div>
3456 <a id="afef4f1a483835c535630dcd02c1640b4" name="afef4f1a483835c535630dcd02c1640b4"></a>
3457 <h2 class="memtitle"><span class="permalink"><a href="#afef4f1a483835c535630dcd02c1640b4">&#9670;&#160;</a></span>GICDistributor_SGIR_TargetFilterList_Msk</h2>
3458
3459 <div class="memitem">
3460 <div class="memproto">
3461       <table class="memname">
3462         <tr>
3463           <td class="memname">#define GICDistributor_SGIR_TargetFilterList_Msk&#160;&#160;&#160;(0x3U &lt;&lt; <a class="el" href="core__ca_8h.html#ac6d41353e1f46a74d007f75049c3571c">GICDistributor_SGIR_TargetFilterList_Pos</a>)</td>
3464         </tr>
3465       </table>
3466 </div><div class="memdoc">
3467 <p>GICDistributor SGIR: TargetFilterList Mask </p>
3468
3469 </div>
3470 </div>
3471 <a id="ac6d41353e1f46a74d007f75049c3571c" name="ac6d41353e1f46a74d007f75049c3571c"></a>
3472 <h2 class="memtitle"><span class="permalink"><a href="#ac6d41353e1f46a74d007f75049c3571c">&#9670;&#160;</a></span>GICDistributor_SGIR_TargetFilterList_Pos</h2>
3473
3474 <div class="memitem">
3475 <div class="memproto">
3476       <table class="memname">
3477         <tr>
3478           <td class="memname">#define GICDistributor_SGIR_TargetFilterList_Pos&#160;&#160;&#160;24U</td>
3479         </tr>
3480       </table>
3481 </div><div class="memdoc">
3482 <p>GICDistributor SGIR: TargetFilterList Position </p>
3483
3484 </div>
3485 </div>
3486 <a id="a44b7dd5f0ba7bc48c66c2b09ec38f3b9" name="a44b7dd5f0ba7bc48c66c2b09ec38f3b9"></a>
3487 <h2 class="memtitle"><span class="permalink"><a href="#a44b7dd5f0ba7bc48c66c2b09ec38f3b9">&#9670;&#160;</a></span>GICDistributor_STATUSR_RRD</h2>
3488
3489 <div class="memitem">
3490 <div class="memproto">
3491       <table class="memname">
3492         <tr>
3493           <td class="memname">#define GICDistributor_STATUSR_RRD</td>
3494           <td>(</td>
3495           <td class="paramtype">&#160;</td>
3496           <td class="paramname">x</td><td>)</td>
3497           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a6b3d0d43717045928b96ce9c8e76493d">GICDistributor_STATUSR_RRD_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#aa8bef863ded4eccc540df63bb9409b66">GICDistributor_STATUSR_RRD_Msk</a>)</td>
3498         </tr>
3499       </table>
3500 </div><div class="memdoc">
3501
3502 </div>
3503 </div>
3504 <a id="aa8bef863ded4eccc540df63bb9409b66" name="aa8bef863ded4eccc540df63bb9409b66"></a>
3505 <h2 class="memtitle"><span class="permalink"><a href="#aa8bef863ded4eccc540df63bb9409b66">&#9670;&#160;</a></span>GICDistributor_STATUSR_RRD_Msk</h2>
3506
3507 <div class="memitem">
3508 <div class="memproto">
3509       <table class="memname">
3510         <tr>
3511           <td class="memname">#define GICDistributor_STATUSR_RRD_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a6b3d0d43717045928b96ce9c8e76493d">GICDistributor_STATUSR_RRD_Pos</a>*/)</td>
3512         </tr>
3513       </table>
3514 </div><div class="memdoc">
3515 <p>GICDistributor STATUSR: RRD Mask </p>
3516
3517 </div>
3518 </div>
3519 <a id="a6b3d0d43717045928b96ce9c8e76493d" name="a6b3d0d43717045928b96ce9c8e76493d"></a>
3520 <h2 class="memtitle"><span class="permalink"><a href="#a6b3d0d43717045928b96ce9c8e76493d">&#9670;&#160;</a></span>GICDistributor_STATUSR_RRD_Pos</h2>
3521
3522 <div class="memitem">
3523 <div class="memproto">
3524       <table class="memname">
3525         <tr>
3526           <td class="memname">#define GICDistributor_STATUSR_RRD_Pos&#160;&#160;&#160;0U</td>
3527         </tr>
3528       </table>
3529 </div><div class="memdoc">
3530 <p>GICDistributor STATUSR: RRD Position </p>
3531
3532 </div>
3533 </div>
3534 <a id="ad5e6e2461927af5b913ae150531cba55" name="ad5e6e2461927af5b913ae150531cba55"></a>
3535 <h2 class="memtitle"><span class="permalink"><a href="#ad5e6e2461927af5b913ae150531cba55">&#9670;&#160;</a></span>GICDistributor_STATUSR_RWOD</h2>
3536
3537 <div class="memitem">
3538 <div class="memproto">
3539       <table class="memname">
3540         <tr>
3541           <td class="memname">#define GICDistributor_STATUSR_RWOD</td>
3542           <td>(</td>
3543           <td class="paramtype">&#160;</td>
3544           <td class="paramname">x</td><td>)</td>
3545           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a770b3e754d28bfe33264925f982601d3">GICDistributor_STATUSR_RWOD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#aa118bf40ce6c4afcfe0d7f5d1962e3d9">GICDistributor_STATUSR_RWOD_Msk</a>)</td>
3546         </tr>
3547       </table>
3548 </div><div class="memdoc">
3549
3550 </div>
3551 </div>
3552 <a id="aa118bf40ce6c4afcfe0d7f5d1962e3d9" name="aa118bf40ce6c4afcfe0d7f5d1962e3d9"></a>
3553 <h2 class="memtitle"><span class="permalink"><a href="#aa118bf40ce6c4afcfe0d7f5d1962e3d9">&#9670;&#160;</a></span>GICDistributor_STATUSR_RWOD_Msk</h2>
3554
3555 <div class="memitem">
3556 <div class="memproto">
3557       <table class="memname">
3558         <tr>
3559           <td class="memname">#define GICDistributor_STATUSR_RWOD_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a770b3e754d28bfe33264925f982601d3">GICDistributor_STATUSR_RWOD_Pos</a>)</td>
3560         </tr>
3561       </table>
3562 </div><div class="memdoc">
3563 <p>GICDistributor STATUSR: RWOD Mask </p>
3564
3565 </div>
3566 </div>
3567 <a id="a770b3e754d28bfe33264925f982601d3" name="a770b3e754d28bfe33264925f982601d3"></a>
3568 <h2 class="memtitle"><span class="permalink"><a href="#a770b3e754d28bfe33264925f982601d3">&#9670;&#160;</a></span>GICDistributor_STATUSR_RWOD_Pos</h2>
3569
3570 <div class="memitem">
3571 <div class="memproto">
3572       <table class="memname">
3573         <tr>
3574           <td class="memname">#define GICDistributor_STATUSR_RWOD_Pos&#160;&#160;&#160;2U</td>
3575         </tr>
3576       </table>
3577 </div><div class="memdoc">
3578 <p>GICDistributor STATUSR: RWOD Position </p>
3579
3580 </div>
3581 </div>
3582 <a id="a97af8de41d50552933bde33d37b45501" name="a97af8de41d50552933bde33d37b45501"></a>
3583 <h2 class="memtitle"><span class="permalink"><a href="#a97af8de41d50552933bde33d37b45501">&#9670;&#160;</a></span>GICDistributor_STATUSR_WRD</h2>
3584
3585 <div class="memitem">
3586 <div class="memproto">
3587       <table class="memname">
3588         <tr>
3589           <td class="memname">#define GICDistributor_STATUSR_WRD</td>
3590           <td>(</td>
3591           <td class="paramtype">&#160;</td>
3592           <td class="paramname">x</td><td>)</td>
3593           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a445ce8828d51d1e51fd2ee7220d80ef7">GICDistributor_STATUSR_WRD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a4918f67f256f60199aab4aea51641ff4">GICDistributor_STATUSR_WRD_Msk</a>)</td>
3594         </tr>
3595       </table>
3596 </div><div class="memdoc">
3597
3598 </div>
3599 </div>
3600 <a id="a4918f67f256f60199aab4aea51641ff4" name="a4918f67f256f60199aab4aea51641ff4"></a>
3601 <h2 class="memtitle"><span class="permalink"><a href="#a4918f67f256f60199aab4aea51641ff4">&#9670;&#160;</a></span>GICDistributor_STATUSR_WRD_Msk</h2>
3602
3603 <div class="memitem">
3604 <div class="memproto">
3605       <table class="memname">
3606         <tr>
3607           <td class="memname">#define GICDistributor_STATUSR_WRD_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a445ce8828d51d1e51fd2ee7220d80ef7">GICDistributor_STATUSR_WRD_Pos</a>)</td>
3608         </tr>
3609       </table>
3610 </div><div class="memdoc">
3611 <p>GICDistributor STATUSR: WRD Mask </p>
3612
3613 </div>
3614 </div>
3615 <a id="a445ce8828d51d1e51fd2ee7220d80ef7" name="a445ce8828d51d1e51fd2ee7220d80ef7"></a>
3616 <h2 class="memtitle"><span class="permalink"><a href="#a445ce8828d51d1e51fd2ee7220d80ef7">&#9670;&#160;</a></span>GICDistributor_STATUSR_WRD_Pos</h2>
3617
3618 <div class="memitem">
3619 <div class="memproto">
3620       <table class="memname">
3621         <tr>
3622           <td class="memname">#define GICDistributor_STATUSR_WRD_Pos&#160;&#160;&#160;1U</td>
3623         </tr>
3624       </table>
3625 </div><div class="memdoc">
3626 <p>GICDistributor STATUSR: WRD Position </p>
3627
3628 </div>
3629 </div>
3630 <a id="a83dfa2f07a25812301dceeac8632257e" name="a83dfa2f07a25812301dceeac8632257e"></a>
3631 <h2 class="memtitle"><span class="permalink"><a href="#a83dfa2f07a25812301dceeac8632257e">&#9670;&#160;</a></span>GICDistributor_STATUSR_WROD</h2>
3632
3633 <div class="memitem">
3634 <div class="memproto">
3635       <table class="memname">
3636         <tr>
3637           <td class="memname">#define GICDistributor_STATUSR_WROD</td>
3638           <td>(</td>
3639           <td class="paramtype">&#160;</td>
3640           <td class="paramname">x</td><td>)</td>
3641           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#aa10fb1346557f4a47cba190a8e1e5276">GICDistributor_STATUSR_WROD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a3ebeda889d892922823097d05234498b">GICDistributor_STATUSR_WROD_Msk</a>)</td>
3642         </tr>
3643       </table>
3644 </div><div class="memdoc">
3645
3646 </div>
3647 </div>
3648 <a id="a3ebeda889d892922823097d05234498b" name="a3ebeda889d892922823097d05234498b"></a>
3649 <h2 class="memtitle"><span class="permalink"><a href="#a3ebeda889d892922823097d05234498b">&#9670;&#160;</a></span>GICDistributor_STATUSR_WROD_Msk</h2>
3650
3651 <div class="memitem">
3652 <div class="memproto">
3653       <table class="memname">
3654         <tr>
3655           <td class="memname">#define GICDistributor_STATUSR_WROD_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#aa10fb1346557f4a47cba190a8e1e5276">GICDistributor_STATUSR_WROD_Pos</a>)</td>
3656         </tr>
3657       </table>
3658 </div><div class="memdoc">
3659 <p>GICDistributor STATUSR: WROD Mask </p>
3660
3661 </div>
3662 </div>
3663 <a id="aa10fb1346557f4a47cba190a8e1e5276" name="aa10fb1346557f4a47cba190a8e1e5276"></a>
3664 <h2 class="memtitle"><span class="permalink"><a href="#aa10fb1346557f4a47cba190a8e1e5276">&#9670;&#160;</a></span>GICDistributor_STATUSR_WROD_Pos</h2>
3665
3666 <div class="memitem">
3667 <div class="memproto">
3668       <table class="memname">
3669         <tr>
3670           <td class="memname">#define GICDistributor_STATUSR_WROD_Pos&#160;&#160;&#160;3U</td>
3671         </tr>
3672       </table>
3673 </div><div class="memdoc">
3674 <p>GICDistributor STATUSR: WROD Position </p>
3675
3676 </div>
3677 </div>
3678 <a id="a9f26592b70ad969b7ced5cc787d07cdb" name="a9f26592b70ad969b7ced5cc787d07cdb"></a>
3679 <h2 class="memtitle"><span class="permalink"><a href="#a9f26592b70ad969b7ced5cc787d07cdb">&#9670;&#160;</a></span>GICDistributor_TYPER_CPUNumber</h2>
3680
3681 <div class="memitem">
3682 <div class="memproto">
3683       <table class="memname">
3684         <tr>
3685           <td class="memname">#define GICDistributor_TYPER_CPUNumber</td>
3686           <td>(</td>
3687           <td class="paramtype">&#160;</td>
3688           <td class="paramname">x</td><td>)</td>
3689           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a75ed96a2761b78a89e74d324d5584142">GICDistributor_TYPER_CPUNumber_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a7a299859f30b505dcfe18390acca30ba">GICDistributor_TYPER_CPUNumber_Msk</a>)</td>
3690         </tr>
3691       </table>
3692 </div><div class="memdoc">
3693
3694 </div>
3695 </div>
3696 <a id="a7a299859f30b505dcfe18390acca30ba" name="a7a299859f30b505dcfe18390acca30ba"></a>
3697 <h2 class="memtitle"><span class="permalink"><a href="#a7a299859f30b505dcfe18390acca30ba">&#9670;&#160;</a></span>GICDistributor_TYPER_CPUNumber_Msk</h2>
3698
3699 <div class="memitem">
3700 <div class="memproto">
3701       <table class="memname">
3702         <tr>
3703           <td class="memname">#define GICDistributor_TYPER_CPUNumber_Msk&#160;&#160;&#160;(0x7U &lt;&lt; <a class="el" href="core__ca_8h.html#a75ed96a2761b78a89e74d324d5584142">GICDistributor_TYPER_CPUNumber_Pos</a>)</td>
3704         </tr>
3705       </table>
3706 </div><div class="memdoc">
3707 <p>GICDistributor TYPER: CPUNumber Mask </p>
3708
3709 </div>
3710 </div>
3711 <a id="a75ed96a2761b78a89e74d324d5584142" name="a75ed96a2761b78a89e74d324d5584142"></a>
3712 <h2 class="memtitle"><span class="permalink"><a href="#a75ed96a2761b78a89e74d324d5584142">&#9670;&#160;</a></span>GICDistributor_TYPER_CPUNumber_Pos</h2>
3713
3714 <div class="memitem">
3715 <div class="memproto">
3716       <table class="memname">
3717         <tr>
3718           <td class="memname">#define GICDistributor_TYPER_CPUNumber_Pos&#160;&#160;&#160;5U</td>
3719         </tr>
3720       </table>
3721 </div><div class="memdoc">
3722 <p>GICDistributor TYPER: CPUNumber Position </p>
3723
3724 </div>
3725 </div>
3726 <a id="a54970661ead25e94edb829e2e369a665" name="a54970661ead25e94edb829e2e369a665"></a>
3727 <h2 class="memtitle"><span class="permalink"><a href="#a54970661ead25e94edb829e2e369a665">&#9670;&#160;</a></span>GICDistributor_TYPER_ITLinesNumber</h2>
3728
3729 <div class="memitem">
3730 <div class="memproto">
3731       <table class="memname">
3732         <tr>
3733           <td class="memname">#define GICDistributor_TYPER_ITLinesNumber</td>
3734           <td>(</td>
3735           <td class="paramtype">&#160;</td>
3736           <td class="paramname">x</td><td>)</td>
3737           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#afca2b1421a2f881e45cc8925dc22a9bf">GICDistributor_TYPER_ITLinesNumber_Pos</a>*/)) &amp; GICDistributor_CTLR_ITLinesNumber_Msk)</td>
3738         </tr>
3739       </table>
3740 </div><div class="memdoc">
3741
3742 </div>
3743 </div>
3744 <a id="ad1298a5af707fdc4a9aa5ae7a311f326" name="ad1298a5af707fdc4a9aa5ae7a311f326"></a>
3745 <h2 class="memtitle"><span class="permalink"><a href="#ad1298a5af707fdc4a9aa5ae7a311f326">&#9670;&#160;</a></span>GICDistributor_TYPER_ITLinesNumber_Msk</h2>
3746
3747 <div class="memitem">
3748 <div class="memproto">
3749       <table class="memname">
3750         <tr>
3751           <td class="memname">#define GICDistributor_TYPER_ITLinesNumber_Msk&#160;&#160;&#160;(0x1FU /*&lt;&lt; <a class="el" href="core__ca_8h.html#afca2b1421a2f881e45cc8925dc22a9bf">GICDistributor_TYPER_ITLinesNumber_Pos</a>*/)</td>
3752         </tr>
3753       </table>
3754 </div><div class="memdoc">
3755 <p>GICDistributor TYPER: ITLinesNumber Mask </p>
3756
3757 </div>
3758 </div>
3759 <a id="afca2b1421a2f881e45cc8925dc22a9bf" name="afca2b1421a2f881e45cc8925dc22a9bf"></a>
3760 <h2 class="memtitle"><span class="permalink"><a href="#afca2b1421a2f881e45cc8925dc22a9bf">&#9670;&#160;</a></span>GICDistributor_TYPER_ITLinesNumber_Pos</h2>
3761
3762 <div class="memitem">
3763 <div class="memproto">
3764       <table class="memname">
3765         <tr>
3766           <td class="memname">#define GICDistributor_TYPER_ITLinesNumber_Pos&#160;&#160;&#160;0U</td>
3767         </tr>
3768       </table>
3769 </div><div class="memdoc">
3770 <p>GICDistributor TYPER: ITLinesNumber Position </p>
3771
3772 </div>
3773 </div>
3774 <a id="a0a58d0f567826aa548949f17474686c0" name="a0a58d0f567826aa548949f17474686c0"></a>
3775 <h2 class="memtitle"><span class="permalink"><a href="#a0a58d0f567826aa548949f17474686c0">&#9670;&#160;</a></span>GICDistributor_TYPER_LSPI</h2>
3776
3777 <div class="memitem">
3778 <div class="memproto">
3779       <table class="memname">
3780         <tr>
3781           <td class="memname">#define GICDistributor_TYPER_LSPI</td>
3782           <td>(</td>
3783           <td class="paramtype">&#160;</td>
3784           <td class="paramname">x</td><td>)</td>
3785           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a6aa6a3afd05d1e914eca81a0f633c282">GICDistributor_TYPER_LSPI_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a4a869c9815cef6b3d9d96517d00b0f6d">GICDistributor_TYPER_LSPI_Msk</a>)</td>
3786         </tr>
3787       </table>
3788 </div><div class="memdoc">
3789
3790 </div>
3791 </div>
3792 <a id="a4a869c9815cef6b3d9d96517d00b0f6d" name="a4a869c9815cef6b3d9d96517d00b0f6d"></a>
3793 <h2 class="memtitle"><span class="permalink"><a href="#a4a869c9815cef6b3d9d96517d00b0f6d">&#9670;&#160;</a></span>GICDistributor_TYPER_LSPI_Msk</h2>
3794
3795 <div class="memitem">
3796 <div class="memproto">
3797       <table class="memname">
3798         <tr>
3799           <td class="memname">#define GICDistributor_TYPER_LSPI_Msk&#160;&#160;&#160;(0x1FU &lt;&lt; <a class="el" href="core__ca_8h.html#a6aa6a3afd05d1e914eca81a0f633c282">GICDistributor_TYPER_LSPI_Pos</a>)</td>
3800         </tr>
3801       </table>
3802 </div><div class="memdoc">
3803 <p>GICDistributor TYPER: LSPI Mask </p>
3804
3805 </div>
3806 </div>
3807 <a id="a6aa6a3afd05d1e914eca81a0f633c282" name="a6aa6a3afd05d1e914eca81a0f633c282"></a>
3808 <h2 class="memtitle"><span class="permalink"><a href="#a6aa6a3afd05d1e914eca81a0f633c282">&#9670;&#160;</a></span>GICDistributor_TYPER_LSPI_Pos</h2>
3809
3810 <div class="memitem">
3811 <div class="memproto">
3812       <table class="memname">
3813         <tr>
3814           <td class="memname">#define GICDistributor_TYPER_LSPI_Pos&#160;&#160;&#160;11U</td>
3815         </tr>
3816       </table>
3817 </div><div class="memdoc">
3818 <p>GICDistributor TYPER: LSPI Position </p>
3819
3820 </div>
3821 </div>
3822 <a id="a0be7c527f9d5caa531c0f14363bf0c95" name="a0be7c527f9d5caa531c0f14363bf0c95"></a>
3823 <h2 class="memtitle"><span class="permalink"><a href="#a0be7c527f9d5caa531c0f14363bf0c95">&#9670;&#160;</a></span>GICDistributor_TYPER_SecurityExtn</h2>
3824
3825 <div class="memitem">
3826 <div class="memproto">
3827       <table class="memname">
3828         <tr>
3829           <td class="memname">#define GICDistributor_TYPER_SecurityExtn</td>
3830           <td>(</td>
3831           <td class="paramtype">&#160;</td>
3832           <td class="paramname">x</td><td>)</td>
3833           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a23ead3c0a646bec5a3ef37a746bc636b">GICDistributor_TYPER_SecurityExtn_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ae79bcab413026c129df5b1d256439137">GICDistributor_TYPER_SecurityExtn_Msk</a>)</td>
3834         </tr>
3835       </table>
3836 </div><div class="memdoc">
3837
3838 </div>
3839 </div>
3840 <a id="ae79bcab413026c129df5b1d256439137" name="ae79bcab413026c129df5b1d256439137"></a>
3841 <h2 class="memtitle"><span class="permalink"><a href="#ae79bcab413026c129df5b1d256439137">&#9670;&#160;</a></span>GICDistributor_TYPER_SecurityExtn_Msk</h2>
3842
3843 <div class="memitem">
3844 <div class="memproto">
3845       <table class="memname">
3846         <tr>
3847           <td class="memname">#define GICDistributor_TYPER_SecurityExtn_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a23ead3c0a646bec5a3ef37a746bc636b">GICDistributor_TYPER_SecurityExtn_Pos</a>)</td>
3848         </tr>
3849       </table>
3850 </div><div class="memdoc">
3851 <p>GICDistributor TYPER: SecurityExtn Mask </p>
3852
3853 </div>
3854 </div>
3855 <a id="a23ead3c0a646bec5a3ef37a746bc636b" name="a23ead3c0a646bec5a3ef37a746bc636b"></a>
3856 <h2 class="memtitle"><span class="permalink"><a href="#a23ead3c0a646bec5a3ef37a746bc636b">&#9670;&#160;</a></span>GICDistributor_TYPER_SecurityExtn_Pos</h2>
3857
3858 <div class="memitem">
3859 <div class="memproto">
3860       <table class="memname">
3861         <tr>
3862           <td class="memname">#define GICDistributor_TYPER_SecurityExtn_Pos&#160;&#160;&#160;10U</td>
3863         </tr>
3864       </table>
3865 </div><div class="memdoc">
3866 <p>GICDistributor TYPER: SecurityExtn Position </p>
3867
3868 </div>
3869 </div>
3870 <a id="a1134babb25c7f194a2381206afc550e6" name="a1134babb25c7f194a2381206afc550e6"></a>
3871 <h2 class="memtitle"><span class="permalink"><a href="#a1134babb25c7f194a2381206afc550e6">&#9670;&#160;</a></span>GICInterface_ABPR_Binary_Point</h2>
3872
3873 <div class="memitem">
3874 <div class="memproto">
3875       <table class="memname">
3876         <tr>
3877           <td class="memname">#define GICInterface_ABPR_Binary_Point</td>
3878           <td>(</td>
3879           <td class="paramtype">&#160;</td>
3880           <td class="paramname">x</td><td>)</td>
3881           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a807965f59441878b51ff6d29b6354b68">GICInterface_ABPR_Binary_Point_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a5af342deca8701354f1bf9eccd08f28f">GICInterface_ABPR_Binary_Point_Msk</a>)</td>
3882         </tr>
3883       </table>
3884 </div><div class="memdoc">
3885
3886 </div>
3887 </div>
3888 <a id="a5af342deca8701354f1bf9eccd08f28f" name="a5af342deca8701354f1bf9eccd08f28f"></a>
3889 <h2 class="memtitle"><span class="permalink"><a href="#a5af342deca8701354f1bf9eccd08f28f">&#9670;&#160;</a></span>GICInterface_ABPR_Binary_Point_Msk</h2>
3890
3891 <div class="memitem">
3892 <div class="memproto">
3893       <table class="memname">
3894         <tr>
3895           <td class="memname">#define GICInterface_ABPR_Binary_Point_Msk&#160;&#160;&#160;(0x7U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a807965f59441878b51ff6d29b6354b68">GICInterface_ABPR_Binary_Point_Pos</a>*/)</td>
3896         </tr>
3897       </table>
3898 </div><div class="memdoc">
3899 <p>PTIM ABPR: Binary_Point Mask </p>
3900
3901 </div>
3902 </div>
3903 <a id="a807965f59441878b51ff6d29b6354b68" name="a807965f59441878b51ff6d29b6354b68"></a>
3904 <h2 class="memtitle"><span class="permalink"><a href="#a807965f59441878b51ff6d29b6354b68">&#9670;&#160;</a></span>GICInterface_ABPR_Binary_Point_Pos</h2>
3905
3906 <div class="memitem">
3907 <div class="memproto">
3908       <table class="memname">
3909         <tr>
3910           <td class="memname">#define GICInterface_ABPR_Binary_Point_Pos&#160;&#160;&#160;0U</td>
3911         </tr>
3912       </table>
3913 </div><div class="memdoc">
3914 <p>PTIM ABPR: Binary_Point Position </p>
3915
3916 </div>
3917 </div>
3918 <a id="a04f1bd42fd08721ec7a327936298d80c" name="a04f1bd42fd08721ec7a327936298d80c"></a>
3919 <h2 class="memtitle"><span class="permalink"><a href="#a04f1bd42fd08721ec7a327936298d80c">&#9670;&#160;</a></span>GICInterface_AEOIR_INTID</h2>
3920
3921 <div class="memitem">
3922 <div class="memproto">
3923       <table class="memname">
3924         <tr>
3925           <td class="memname">#define GICInterface_AEOIR_INTID</td>
3926           <td>(</td>
3927           <td class="paramtype">&#160;</td>
3928           <td class="paramname">x</td><td>)</td>
3929           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#acb9124edf6d65fbf428b913c9e4fd892">GICInterface_AEOIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a41906ea8e42bcc5b7925863a0c01379b">GICInterface_AEOIR_INTID_Msk</a>)</td>
3930         </tr>
3931       </table>
3932 </div><div class="memdoc">
3933
3934 </div>
3935 </div>
3936 <a id="a41906ea8e42bcc5b7925863a0c01379b" name="a41906ea8e42bcc5b7925863a0c01379b"></a>
3937 <h2 class="memtitle"><span class="permalink"><a href="#a41906ea8e42bcc5b7925863a0c01379b">&#9670;&#160;</a></span>GICInterface_AEOIR_INTID_Msk</h2>
3938
3939 <div class="memitem">
3940 <div class="memproto">
3941       <table class="memname">
3942         <tr>
3943           <td class="memname">#define GICInterface_AEOIR_INTID_Msk&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#acb9124edf6d65fbf428b913c9e4fd892">GICInterface_AEOIR_INTID_Pos</a>*/)</td>
3944         </tr>
3945       </table>
3946 </div><div class="memdoc">
3947 <p>PTIM AEOIR: INTID Mask </p>
3948
3949 </div>
3950 </div>
3951 <a id="acb9124edf6d65fbf428b913c9e4fd892" name="acb9124edf6d65fbf428b913c9e4fd892"></a>
3952 <h2 class="memtitle"><span class="permalink"><a href="#acb9124edf6d65fbf428b913c9e4fd892">&#9670;&#160;</a></span>GICInterface_AEOIR_INTID_Pos</h2>
3953
3954 <div class="memitem">
3955 <div class="memproto">
3956       <table class="memname">
3957         <tr>
3958           <td class="memname">#define GICInterface_AEOIR_INTID_Pos&#160;&#160;&#160;0U</td>
3959         </tr>
3960       </table>
3961 </div><div class="memdoc">
3962 <p>PTIM AEOIR: INTID Position </p>
3963
3964 </div>
3965 </div>
3966 <a id="abf052e1e08eb339e1bb04f624d0c40d4" name="abf052e1e08eb339e1bb04f624d0c40d4"></a>
3967 <h2 class="memtitle"><span class="permalink"><a href="#abf052e1e08eb339e1bb04f624d0c40d4">&#9670;&#160;</a></span>GICInterface_AHPPIR_INTID</h2>
3968
3969 <div class="memitem">
3970 <div class="memproto">
3971       <table class="memname">
3972         <tr>
3973           <td class="memname">#define GICInterface_AHPPIR_INTID</td>
3974           <td>(</td>
3975           <td class="paramtype">&#160;</td>
3976           <td class="paramname">x</td><td>)</td>
3977           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a09b44c6effd3209e5d87251d8bcb4e71">GICInterface_AHPPIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a7edb7a7eef0400b3fb96adc814c93621">GICInterface_AHPPIR_INTID_Msk</a>)</td>
3978         </tr>
3979       </table>
3980 </div><div class="memdoc">
3981
3982 </div>
3983 </div>
3984 <a id="a7edb7a7eef0400b3fb96adc814c93621" name="a7edb7a7eef0400b3fb96adc814c93621"></a>
3985 <h2 class="memtitle"><span class="permalink"><a href="#a7edb7a7eef0400b3fb96adc814c93621">&#9670;&#160;</a></span>GICInterface_AHPPIR_INTID_Msk</h2>
3986
3987 <div class="memitem">
3988 <div class="memproto">
3989       <table class="memname">
3990         <tr>
3991           <td class="memname">#define GICInterface_AHPPIR_INTID_Msk&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a09b44c6effd3209e5d87251d8bcb4e71">GICInterface_AHPPIR_INTID_Pos</a>*/)</td>
3992         </tr>
3993       </table>
3994 </div><div class="memdoc">
3995 <p>PTIM AHPPIR: INTID Mask </p>
3996
3997 </div>
3998 </div>
3999 <a id="a09b44c6effd3209e5d87251d8bcb4e71" name="a09b44c6effd3209e5d87251d8bcb4e71"></a>
4000 <h2 class="memtitle"><span class="permalink"><a href="#a09b44c6effd3209e5d87251d8bcb4e71">&#9670;&#160;</a></span>GICInterface_AHPPIR_INTID_Pos</h2>
4001
4002 <div class="memitem">
4003 <div class="memproto">
4004       <table class="memname">
4005         <tr>
4006           <td class="memname">#define GICInterface_AHPPIR_INTID_Pos&#160;&#160;&#160;0U</td>
4007         </tr>
4008       </table>
4009 </div><div class="memdoc">
4010 <p>PTIM AHPPIR: INTID Position </p>
4011
4012 </div>
4013 </div>
4014 <a id="aa808951562f71c5094c5283ae88a8f9b" name="aa808951562f71c5094c5283ae88a8f9b"></a>
4015 <h2 class="memtitle"><span class="permalink"><a href="#aa808951562f71c5094c5283ae88a8f9b">&#9670;&#160;</a></span>GICInterface_AIAR_INTID</h2>
4016
4017 <div class="memitem">
4018 <div class="memproto">
4019       <table class="memname">
4020         <tr>
4021           <td class="memname">#define GICInterface_AIAR_INTID</td>
4022           <td>(</td>
4023           <td class="paramtype">&#160;</td>
4024           <td class="paramname">x</td><td>)</td>
4025           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#aefdcb304363aa42cc311e7a8fc4d0c29">GICInterface_AIAR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a4eca545aea443243d25859b358d15260">GICInterface_AIAR_INTID_Msk</a>)</td>
4026         </tr>
4027       </table>
4028 </div><div class="memdoc">
4029
4030 </div>
4031 </div>
4032 <a id="a4eca545aea443243d25859b358d15260" name="a4eca545aea443243d25859b358d15260"></a>
4033 <h2 class="memtitle"><span class="permalink"><a href="#a4eca545aea443243d25859b358d15260">&#9670;&#160;</a></span>GICInterface_AIAR_INTID_Msk</h2>
4034
4035 <div class="memitem">
4036 <div class="memproto">
4037       <table class="memname">
4038         <tr>
4039           <td class="memname">#define GICInterface_AIAR_INTID_Msk&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#aefdcb304363aa42cc311e7a8fc4d0c29">GICInterface_AIAR_INTID_Pos</a>*/)</td>
4040         </tr>
4041       </table>
4042 </div><div class="memdoc">
4043 <p>PTIM AIAR: INTID Mask </p>
4044
4045 </div>
4046 </div>
4047 <a id="aefdcb304363aa42cc311e7a8fc4d0c29" name="aefdcb304363aa42cc311e7a8fc4d0c29"></a>
4048 <h2 class="memtitle"><span class="permalink"><a href="#aefdcb304363aa42cc311e7a8fc4d0c29">&#9670;&#160;</a></span>GICInterface_AIAR_INTID_Pos</h2>
4049
4050 <div class="memitem">
4051 <div class="memproto">
4052       <table class="memname">
4053         <tr>
4054           <td class="memname">#define GICInterface_AIAR_INTID_Pos&#160;&#160;&#160;0U</td>
4055         </tr>
4056       </table>
4057 </div><div class="memdoc">
4058 <p>PTIM AIAR: INTID Position </p>
4059
4060 </div>
4061 </div>
4062 <a id="a4ebcb87bed742c0b28d08f5c668f9033" name="a4ebcb87bed742c0b28d08f5c668f9033"></a>
4063 <h2 class="memtitle"><span class="permalink"><a href="#a4ebcb87bed742c0b28d08f5c668f9033">&#9670;&#160;</a></span>GICInterface_BPR_Binary_Point</h2>
4064
4065 <div class="memitem">
4066 <div class="memproto">
4067       <table class="memname">
4068         <tr>
4069           <td class="memname">#define GICInterface_BPR_Binary_Point</td>
4070           <td>(</td>
4071           <td class="paramtype">&#160;</td>
4072           <td class="paramname">x</td><td>)</td>
4073           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab1be8491d3c5f996d484e4664a24ed53">GICInterface_BPR_Binary_Point_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a77e90d30a84d26f405b3fc6e7000370c">GICInterface_BPR_Binary_Point_Msk</a>)</td>
4074         </tr>
4075       </table>
4076 </div><div class="memdoc">
4077
4078 </div>
4079 </div>
4080 <a id="a77e90d30a84d26f405b3fc6e7000370c" name="a77e90d30a84d26f405b3fc6e7000370c"></a>
4081 <h2 class="memtitle"><span class="permalink"><a href="#a77e90d30a84d26f405b3fc6e7000370c">&#9670;&#160;</a></span>GICInterface_BPR_Binary_Point_Msk</h2>
4082
4083 <div class="memitem">
4084 <div class="memproto">
4085       <table class="memname">
4086         <tr>
4087           <td class="memname">#define GICInterface_BPR_Binary_Point_Msk&#160;&#160;&#160;(0x7U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab1be8491d3c5f996d484e4664a24ed53">GICInterface_BPR_Binary_Point_Pos</a>*/)</td>
4088         </tr>
4089       </table>
4090 </div><div class="memdoc">
4091 <p>PTIM BPR: Binary_Point Mask </p>
4092
4093 </div>
4094 </div>
4095 <a id="ab1be8491d3c5f996d484e4664a24ed53" name="ab1be8491d3c5f996d484e4664a24ed53"></a>
4096 <h2 class="memtitle"><span class="permalink"><a href="#ab1be8491d3c5f996d484e4664a24ed53">&#9670;&#160;</a></span>GICInterface_BPR_Binary_Point_Pos</h2>
4097
4098 <div class="memitem">
4099 <div class="memproto">
4100       <table class="memname">
4101         <tr>
4102           <td class="memname">#define GICInterface_BPR_Binary_Point_Pos&#160;&#160;&#160;0U</td>
4103         </tr>
4104       </table>
4105 </div><div class="memdoc">
4106 <p>PTIM BPR: Binary_Point Position </p>
4107
4108 </div>
4109 </div>
4110 <a id="aaa6e31976be4c7fd0712873df95ff76e" name="aaa6e31976be4c7fd0712873df95ff76e"></a>
4111 <h2 class="memtitle"><span class="permalink"><a href="#aaa6e31976be4c7fd0712873df95ff76e">&#9670;&#160;</a></span>GICInterface_CTLR_Enable</h2>
4112
4113 <div class="memitem">
4114 <div class="memproto">
4115       <table class="memname">
4116         <tr>
4117           <td class="memname">#define GICInterface_CTLR_Enable</td>
4118           <td>(</td>
4119           <td class="paramtype">&#160;</td>
4120           <td class="paramname">x</td><td>)</td>
4121           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a23a54215a53eac983daab61b98a42dac">GICInterface_CTLR_Enable_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a5b7bfcdc714a0f56aabe7aada107c0b0">GICInterface_CTLR_Enable_Msk</a>)</td>
4122         </tr>
4123       </table>
4124 </div><div class="memdoc">
4125
4126 </div>
4127 </div>
4128 <a id="a5b7bfcdc714a0f56aabe7aada107c0b0" name="a5b7bfcdc714a0f56aabe7aada107c0b0"></a>
4129 <h2 class="memtitle"><span class="permalink"><a href="#a5b7bfcdc714a0f56aabe7aada107c0b0">&#9670;&#160;</a></span>GICInterface_CTLR_Enable_Msk</h2>
4130
4131 <div class="memitem">
4132 <div class="memproto">
4133       <table class="memname">
4134         <tr>
4135           <td class="memname">#define GICInterface_CTLR_Enable_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a23a54215a53eac983daab61b98a42dac">GICInterface_CTLR_Enable_Pos</a>*/)</td>
4136         </tr>
4137       </table>
4138 </div><div class="memdoc">
4139 <p>PTIM CTLR: Enable Mask </p>
4140
4141 </div>
4142 </div>
4143 <a id="a23a54215a53eac983daab61b98a42dac" name="a23a54215a53eac983daab61b98a42dac"></a>
4144 <h2 class="memtitle"><span class="permalink"><a href="#a23a54215a53eac983daab61b98a42dac">&#9670;&#160;</a></span>GICInterface_CTLR_Enable_Pos</h2>
4145
4146 <div class="memitem">
4147 <div class="memproto">
4148       <table class="memname">
4149         <tr>
4150           <td class="memname">#define GICInterface_CTLR_Enable_Pos&#160;&#160;&#160;0U</td>
4151         </tr>
4152       </table>
4153 </div><div class="memdoc">
4154 <p>PTIM CTLR: Enable Position </p>
4155
4156 </div>
4157 </div>
4158 <a id="a6ff56d88ebfcc520e7f27a7dbfcdcf7a" name="a6ff56d88ebfcc520e7f27a7dbfcdcf7a"></a>
4159 <h2 class="memtitle"><span class="permalink"><a href="#a6ff56d88ebfcc520e7f27a7dbfcdcf7a">&#9670;&#160;</a></span>GICInterface_DIR_INTID</h2>
4160
4161 <div class="memitem">
4162 <div class="memproto">
4163       <table class="memname">
4164         <tr>
4165           <td class="memname">#define GICInterface_DIR_INTID</td>
4166           <td>(</td>
4167           <td class="paramtype">&#160;</td>
4168           <td class="paramname">x</td><td>)</td>
4169           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ac9c4fb306629c6c0e1821ac4cb82e46a">GICInterface_DIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a9baee7d21c9c7b278b4e4e92a7e242b8">GICInterface_DIR_INTID_Msk</a>)</td>
4170         </tr>
4171       </table>
4172 </div><div class="memdoc">
4173
4174 </div>
4175 </div>
4176 <a id="a9baee7d21c9c7b278b4e4e92a7e242b8" name="a9baee7d21c9c7b278b4e4e92a7e242b8"></a>
4177 <h2 class="memtitle"><span class="permalink"><a href="#a9baee7d21c9c7b278b4e4e92a7e242b8">&#9670;&#160;</a></span>GICInterface_DIR_INTID_Msk</h2>
4178
4179 <div class="memitem">
4180 <div class="memproto">
4181       <table class="memname">
4182         <tr>
4183           <td class="memname">#define GICInterface_DIR_INTID_Msk&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ac9c4fb306629c6c0e1821ac4cb82e46a">GICInterface_DIR_INTID_Pos</a>*/)</td>
4184         </tr>
4185       </table>
4186 </div><div class="memdoc">
4187 <p>PTIM DIR: INTID Mask </p>
4188
4189 </div>
4190 </div>
4191 <a id="ac9c4fb306629c6c0e1821ac4cb82e46a" name="ac9c4fb306629c6c0e1821ac4cb82e46a"></a>
4192 <h2 class="memtitle"><span class="permalink"><a href="#ac9c4fb306629c6c0e1821ac4cb82e46a">&#9670;&#160;</a></span>GICInterface_DIR_INTID_Pos</h2>
4193
4194 <div class="memitem">
4195 <div class="memproto">
4196       <table class="memname">
4197         <tr>
4198           <td class="memname">#define GICInterface_DIR_INTID_Pos&#160;&#160;&#160;0U</td>
4199         </tr>
4200       </table>
4201 </div><div class="memdoc">
4202 <p>PTIM DIR: INTID Position </p>
4203
4204 </div>
4205 </div>
4206 <a id="af92688869c3fe1172bd2be443cd42f74" name="af92688869c3fe1172bd2be443cd42f74"></a>
4207 <h2 class="memtitle"><span class="permalink"><a href="#af92688869c3fe1172bd2be443cd42f74">&#9670;&#160;</a></span>GICInterface_EOIR_INTID</h2>
4208
4209 <div class="memitem">
4210 <div class="memproto">
4211       <table class="memname">
4212         <tr>
4213           <td class="memname">#define GICInterface_EOIR_INTID</td>
4214           <td>(</td>
4215           <td class="paramtype">&#160;</td>
4216           <td class="paramname">x</td><td>)</td>
4217           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a101da35ef97f5bdf0593fbf1f8a7335c">GICInterface_EOIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a31d46bd478e4cff2c41ddd86f1c2151a">GICInterface_EOIR_INTID_Msk</a>)</td>
4218         </tr>
4219       </table>
4220 </div><div class="memdoc">
4221
4222 </div>
4223 </div>
4224 <a id="a31d46bd478e4cff2c41ddd86f1c2151a" name="a31d46bd478e4cff2c41ddd86f1c2151a"></a>
4225 <h2 class="memtitle"><span class="permalink"><a href="#a31d46bd478e4cff2c41ddd86f1c2151a">&#9670;&#160;</a></span>GICInterface_EOIR_INTID_Msk</h2>
4226
4227 <div class="memitem">
4228 <div class="memproto">
4229       <table class="memname">
4230         <tr>
4231           <td class="memname">#define GICInterface_EOIR_INTID_Msk&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a101da35ef97f5bdf0593fbf1f8a7335c">GICInterface_EOIR_INTID_Pos</a>*/)</td>
4232         </tr>
4233       </table>
4234 </div><div class="memdoc">
4235 <p>PTIM EOIR: INTID Mask </p>
4236
4237 </div>
4238 </div>
4239 <a id="a101da35ef97f5bdf0593fbf1f8a7335c" name="a101da35ef97f5bdf0593fbf1f8a7335c"></a>
4240 <h2 class="memtitle"><span class="permalink"><a href="#a101da35ef97f5bdf0593fbf1f8a7335c">&#9670;&#160;</a></span>GICInterface_EOIR_INTID_Pos</h2>
4241
4242 <div class="memitem">
4243 <div class="memproto">
4244       <table class="memname">
4245         <tr>
4246           <td class="memname">#define GICInterface_EOIR_INTID_Pos&#160;&#160;&#160;0U</td>
4247         </tr>
4248       </table>
4249 </div><div class="memdoc">
4250 <p>PTIM EOIR: INTID Position </p>
4251
4252 </div>
4253 </div>
4254 <a id="a38b60af419b00e92185a98a09d82d562" name="a38b60af419b00e92185a98a09d82d562"></a>
4255 <h2 class="memtitle"><span class="permalink"><a href="#a38b60af419b00e92185a98a09d82d562">&#9670;&#160;</a></span>GICInterface_HPPIR_INTID</h2>
4256
4257 <div class="memitem">
4258 <div class="memproto">
4259       <table class="memname">
4260         <tr>
4261           <td class="memname">#define GICInterface_HPPIR_INTID</td>
4262           <td>(</td>
4263           <td class="paramtype">&#160;</td>
4264           <td class="paramname">x</td><td>)</td>
4265           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a0951b34200d0d4b1cd18dd8cc9af1224">GICInterface_HPPIR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a26f9cea29872fdd172ce51c210e72235">GICInterface_HPPIR_INTID_Msk</a>)</td>
4266         </tr>
4267       </table>
4268 </div><div class="memdoc">
4269
4270 </div>
4271 </div>
4272 <a id="a26f9cea29872fdd172ce51c210e72235" name="a26f9cea29872fdd172ce51c210e72235"></a>
4273 <h2 class="memtitle"><span class="permalink"><a href="#a26f9cea29872fdd172ce51c210e72235">&#9670;&#160;</a></span>GICInterface_HPPIR_INTID_Msk</h2>
4274
4275 <div class="memitem">
4276 <div class="memproto">
4277       <table class="memname">
4278         <tr>
4279           <td class="memname">#define GICInterface_HPPIR_INTID_Msk&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a0951b34200d0d4b1cd18dd8cc9af1224">GICInterface_HPPIR_INTID_Pos</a>*/)</td>
4280         </tr>
4281       </table>
4282 </div><div class="memdoc">
4283 <p>PTIM HPPIR: INTID Mask </p>
4284
4285 </div>
4286 </div>
4287 <a id="a0951b34200d0d4b1cd18dd8cc9af1224" name="a0951b34200d0d4b1cd18dd8cc9af1224"></a>
4288 <h2 class="memtitle"><span class="permalink"><a href="#a0951b34200d0d4b1cd18dd8cc9af1224">&#9670;&#160;</a></span>GICInterface_HPPIR_INTID_Pos</h2>
4289
4290 <div class="memitem">
4291 <div class="memproto">
4292       <table class="memname">
4293         <tr>
4294           <td class="memname">#define GICInterface_HPPIR_INTID_Pos&#160;&#160;&#160;0U</td>
4295         </tr>
4296       </table>
4297 </div><div class="memdoc">
4298 <p>PTIM HPPIR: INTID Position </p>
4299
4300 </div>
4301 </div>
4302 <a id="a83cfd1ed557e7d19c3ff09b13d1bc63c" name="a83cfd1ed557e7d19c3ff09b13d1bc63c"></a>
4303 <h2 class="memtitle"><span class="permalink"><a href="#a83cfd1ed557e7d19c3ff09b13d1bc63c">&#9670;&#160;</a></span>GICInterface_IAR_INTID</h2>
4304
4305 <div class="memitem">
4306 <div class="memproto">
4307       <table class="memname">
4308         <tr>
4309           <td class="memname">#define GICInterface_IAR_INTID</td>
4310           <td>(</td>
4311           <td class="paramtype">&#160;</td>
4312           <td class="paramname">x</td><td>)</td>
4313           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a25b2030f094c7c5e61fb60f7ab537a29">GICInterface_IAR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a65c7a27d6678c414fbad22c0a0bee56e">GICInterface_IAR_INTID_Msk</a>)</td>
4314         </tr>
4315       </table>
4316 </div><div class="memdoc">
4317
4318 </div>
4319 </div>
4320 <a id="a65c7a27d6678c414fbad22c0a0bee56e" name="a65c7a27d6678c414fbad22c0a0bee56e"></a>
4321 <h2 class="memtitle"><span class="permalink"><a href="#a65c7a27d6678c414fbad22c0a0bee56e">&#9670;&#160;</a></span>GICInterface_IAR_INTID_Msk</h2>
4322
4323 <div class="memitem">
4324 <div class="memproto">
4325       <table class="memname">
4326         <tr>
4327           <td class="memname">#define GICInterface_IAR_INTID_Msk&#160;&#160;&#160;(0xFFFFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a25b2030f094c7c5e61fb60f7ab537a29">GICInterface_IAR_INTID_Pos</a>*/)</td>
4328         </tr>
4329       </table>
4330 </div><div class="memdoc">
4331 <p>PTIM IAR: INTID Mask </p>
4332
4333 </div>
4334 </div>
4335 <a id="a25b2030f094c7c5e61fb60f7ab537a29" name="a25b2030f094c7c5e61fb60f7ab537a29"></a>
4336 <h2 class="memtitle"><span class="permalink"><a href="#a25b2030f094c7c5e61fb60f7ab537a29">&#9670;&#160;</a></span>GICInterface_IAR_INTID_Pos</h2>
4337
4338 <div class="memitem">
4339 <div class="memproto">
4340       <table class="memname">
4341         <tr>
4342           <td class="memname">#define GICInterface_IAR_INTID_Pos&#160;&#160;&#160;0U</td>
4343         </tr>
4344       </table>
4345 </div><div class="memdoc">
4346 <p>PTIM IAR: INTID Position </p>
4347
4348 </div>
4349 </div>
4350 <a id="a8dc9c6a1f189721daa9075a9a322ed24" name="a8dc9c6a1f189721daa9075a9a322ed24"></a>
4351 <h2 class="memtitle"><span class="permalink"><a href="#a8dc9c6a1f189721daa9075a9a322ed24">&#9670;&#160;</a></span>GICInterface_IIDR_Arch_version</h2>
4352
4353 <div class="memitem">
4354 <div class="memproto">
4355       <table class="memname">
4356         <tr>
4357           <td class="memname">#define GICInterface_IIDR_Arch_version</td>
4358           <td>(</td>
4359           <td class="paramtype">&#160;</td>
4360           <td class="paramname">x</td><td>)</td>
4361           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a0006025e23900973bd2bc2b89ff66325">GICInterface_IIDR_Arch_version_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a8a5a87c9eb30f036d1e65398337337c2">GICInterface_IIDR_Arch_version_Msk</a>)</td>
4362         </tr>
4363       </table>
4364 </div><div class="memdoc">
4365
4366 </div>
4367 </div>
4368 <a id="a8a5a87c9eb30f036d1e65398337337c2" name="a8a5a87c9eb30f036d1e65398337337c2"></a>
4369 <h2 class="memtitle"><span class="permalink"><a href="#a8a5a87c9eb30f036d1e65398337337c2">&#9670;&#160;</a></span>GICInterface_IIDR_Arch_version_Msk</h2>
4370
4371 <div class="memitem">
4372 <div class="memproto">
4373       <table class="memname">
4374         <tr>
4375           <td class="memname">#define GICInterface_IIDR_Arch_version_Msk&#160;&#160;&#160;(0xFU &lt;&lt; <a class="el" href="core__ca_8h.html#a0006025e23900973bd2bc2b89ff66325">GICInterface_IIDR_Arch_version_Pos</a>)</td>
4376         </tr>
4377       </table>
4378 </div><div class="memdoc">
4379 <p>GICInterface IIDR: Arch_version Mask </p>
4380
4381 </div>
4382 </div>
4383 <a id="a0006025e23900973bd2bc2b89ff66325" name="a0006025e23900973bd2bc2b89ff66325"></a>
4384 <h2 class="memtitle"><span class="permalink"><a href="#a0006025e23900973bd2bc2b89ff66325">&#9670;&#160;</a></span>GICInterface_IIDR_Arch_version_Pos</h2>
4385
4386 <div class="memitem">
4387 <div class="memproto">
4388       <table class="memname">
4389         <tr>
4390           <td class="memname">#define GICInterface_IIDR_Arch_version_Pos&#160;&#160;&#160;16U</td>
4391         </tr>
4392       </table>
4393 </div><div class="memdoc">
4394 <p>GICInterface IIDR: Arch_version Position </p>
4395
4396 </div>
4397 </div>
4398 <a id="ad4ae4c6ad0dc3751e3876e0d5771e3b3" name="ad4ae4c6ad0dc3751e3876e0d5771e3b3"></a>
4399 <h2 class="memtitle"><span class="permalink"><a href="#ad4ae4c6ad0dc3751e3876e0d5771e3b3">&#9670;&#160;</a></span>GICInterface_IIDR_Implementer</h2>
4400
4401 <div class="memitem">
4402 <div class="memproto">
4403       <table class="memname">
4404         <tr>
4405           <td class="memname">#define GICInterface_IIDR_Implementer</td>
4406           <td>(</td>
4407           <td class="paramtype">&#160;</td>
4408           <td class="paramname">x</td><td>)</td>
4409           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad2ed35ce0fc0f10dcfce477c15f00f67">GICInterface_IIDR_Implementer_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a236375bbcaae3f7a9d45b361b246d1bb">GICInterface_IIDR_Implementer_Msk</a>)</td>
4410         </tr>
4411       </table>
4412 </div><div class="memdoc">
4413
4414 </div>
4415 </div>
4416 <a id="a236375bbcaae3f7a9d45b361b246d1bb" name="a236375bbcaae3f7a9d45b361b246d1bb"></a>
4417 <h2 class="memtitle"><span class="permalink"><a href="#a236375bbcaae3f7a9d45b361b246d1bb">&#9670;&#160;</a></span>GICInterface_IIDR_Implementer_Msk</h2>
4418
4419 <div class="memitem">
4420 <div class="memproto">
4421       <table class="memname">
4422         <tr>
4423           <td class="memname">#define GICInterface_IIDR_Implementer_Msk&#160;&#160;&#160;(0xFFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad2ed35ce0fc0f10dcfce477c15f00f67">GICInterface_IIDR_Implementer_Pos</a>*/)</td>
4424         </tr>
4425       </table>
4426 </div><div class="memdoc">
4427 <p>GICInterface IIDR: Implementer Mask </p>
4428
4429 </div>
4430 </div>
4431 <a id="ad2ed35ce0fc0f10dcfce477c15f00f67" name="ad2ed35ce0fc0f10dcfce477c15f00f67"></a>
4432 <h2 class="memtitle"><span class="permalink"><a href="#ad2ed35ce0fc0f10dcfce477c15f00f67">&#9670;&#160;</a></span>GICInterface_IIDR_Implementer_Pos</h2>
4433
4434 <div class="memitem">
4435 <div class="memproto">
4436       <table class="memname">
4437         <tr>
4438           <td class="memname">#define GICInterface_IIDR_Implementer_Pos&#160;&#160;&#160;0U</td>
4439         </tr>
4440       </table>
4441 </div><div class="memdoc">
4442 <p>GICInterface IIDR: Implementer Position </p>
4443
4444 </div>
4445 </div>
4446 <a id="a839baee0cf697e8d259679352e440652" name="a839baee0cf697e8d259679352e440652"></a>
4447 <h2 class="memtitle"><span class="permalink"><a href="#a839baee0cf697e8d259679352e440652">&#9670;&#160;</a></span>GICInterface_IIDR_ProductID</h2>
4448
4449 <div class="memitem">
4450 <div class="memproto">
4451       <table class="memname">
4452         <tr>
4453           <td class="memname">#define GICInterface_IIDR_ProductID</td>
4454           <td>(</td>
4455           <td class="paramtype">&#160;</td>
4456           <td class="paramname">x</td><td>)</td>
4457           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ac5da4a6801384f51c427e8ab5ff05cba">GICInterface_IIDR_ProductID_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a7253c0646d972858f8c75e650d25b3ec">GICInterface_IIDR_ProductID_Msk</a>)</td>
4458         </tr>
4459       </table>
4460 </div><div class="memdoc">
4461
4462 </div>
4463 </div>
4464 <a id="a7253c0646d972858f8c75e650d25b3ec" name="a7253c0646d972858f8c75e650d25b3ec"></a>
4465 <h2 class="memtitle"><span class="permalink"><a href="#a7253c0646d972858f8c75e650d25b3ec">&#9670;&#160;</a></span>GICInterface_IIDR_ProductID_Msk</h2>
4466
4467 <div class="memitem">
4468 <div class="memproto">
4469       <table class="memname">
4470         <tr>
4471           <td class="memname">#define GICInterface_IIDR_ProductID_Msk&#160;&#160;&#160;(0xFFFU &lt;&lt; <a class="el" href="core__ca_8h.html#ac5da4a6801384f51c427e8ab5ff05cba">GICInterface_IIDR_ProductID_Pos</a>)</td>
4472         </tr>
4473       </table>
4474 </div><div class="memdoc">
4475 <p>GICInterface IIDR: ProductID Mask </p>
4476
4477 </div>
4478 </div>
4479 <a id="ac5da4a6801384f51c427e8ab5ff05cba" name="ac5da4a6801384f51c427e8ab5ff05cba"></a>
4480 <h2 class="memtitle"><span class="permalink"><a href="#ac5da4a6801384f51c427e8ab5ff05cba">&#9670;&#160;</a></span>GICInterface_IIDR_ProductID_Pos</h2>
4481
4482 <div class="memitem">
4483 <div class="memproto">
4484       <table class="memname">
4485         <tr>
4486           <td class="memname">#define GICInterface_IIDR_ProductID_Pos&#160;&#160;&#160;20U</td>
4487         </tr>
4488       </table>
4489 </div><div class="memdoc">
4490 <p>GICInterface IIDR: ProductID Position </p>
4491
4492 </div>
4493 </div>
4494 <a id="af03805237be902c223d23f8a19b6b2da" name="af03805237be902c223d23f8a19b6b2da"></a>
4495 <h2 class="memtitle"><span class="permalink"><a href="#af03805237be902c223d23f8a19b6b2da">&#9670;&#160;</a></span>GICInterface_IIDR_Revision</h2>
4496
4497 <div class="memitem">
4498 <div class="memproto">
4499       <table class="memname">
4500         <tr>
4501           <td class="memname">#define GICInterface_IIDR_Revision</td>
4502           <td>(</td>
4503           <td class="paramtype">&#160;</td>
4504           <td class="paramname">x</td><td>)</td>
4505           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a4332a64581e1c031918b50e0d32ecff2">GICInterface_IIDR_Revision_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ab916e22aa1b8a7589e028a9189a768ae">GICInterface_IIDR_Revision_Msk</a>)</td>
4506         </tr>
4507       </table>
4508 </div><div class="memdoc">
4509
4510 </div>
4511 </div>
4512 <a id="ab916e22aa1b8a7589e028a9189a768ae" name="ab916e22aa1b8a7589e028a9189a768ae"></a>
4513 <h2 class="memtitle"><span class="permalink"><a href="#ab916e22aa1b8a7589e028a9189a768ae">&#9670;&#160;</a></span>GICInterface_IIDR_Revision_Msk</h2>
4514
4515 <div class="memitem">
4516 <div class="memproto">
4517       <table class="memname">
4518         <tr>
4519           <td class="memname">#define GICInterface_IIDR_Revision_Msk&#160;&#160;&#160;(0xFU &lt;&lt; <a class="el" href="core__ca_8h.html#a4332a64581e1c031918b50e0d32ecff2">GICInterface_IIDR_Revision_Pos</a>)</td>
4520         </tr>
4521       </table>
4522 </div><div class="memdoc">
4523 <p>GICInterface IIDR: Revision Mask </p>
4524
4525 </div>
4526 </div>
4527 <a id="a4332a64581e1c031918b50e0d32ecff2" name="a4332a64581e1c031918b50e0d32ecff2"></a>
4528 <h2 class="memtitle"><span class="permalink"><a href="#a4332a64581e1c031918b50e0d32ecff2">&#9670;&#160;</a></span>GICInterface_IIDR_Revision_Pos</h2>
4529
4530 <div class="memitem">
4531 <div class="memproto">
4532       <table class="memname">
4533         <tr>
4534           <td class="memname">#define GICInterface_IIDR_Revision_Pos&#160;&#160;&#160;12U</td>
4535         </tr>
4536       </table>
4537 </div><div class="memdoc">
4538 <p>GICInterface IIDR: Revision Position </p>
4539
4540 </div>
4541 </div>
4542 <a id="a149d248020f9bb305a8f98dbe22d683f" name="a149d248020f9bb305a8f98dbe22d683f"></a>
4543 <h2 class="memtitle"><span class="permalink"><a href="#a149d248020f9bb305a8f98dbe22d683f">&#9670;&#160;</a></span>GICInterface_PMR_Priority</h2>
4544
4545 <div class="memitem">
4546 <div class="memproto">
4547       <table class="memname">
4548         <tr>
4549           <td class="memname">#define GICInterface_PMR_Priority</td>
4550           <td>(</td>
4551           <td class="paramtype">&#160;</td>
4552           <td class="paramname">x</td><td>)</td>
4553           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a71c3b07764634704decda87508d302aa">GICInterface_PMR_Priority_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#af4e6f38664b7a24008df71779e53b628">GICInterface_PMR_Priority_Msk</a>)</td>
4554         </tr>
4555       </table>
4556 </div><div class="memdoc">
4557
4558 </div>
4559 </div>
4560 <a id="af4e6f38664b7a24008df71779e53b628" name="af4e6f38664b7a24008df71779e53b628"></a>
4561 <h2 class="memtitle"><span class="permalink"><a href="#af4e6f38664b7a24008df71779e53b628">&#9670;&#160;</a></span>GICInterface_PMR_Priority_Msk</h2>
4562
4563 <div class="memitem">
4564 <div class="memproto">
4565       <table class="memname">
4566         <tr>
4567           <td class="memname">#define GICInterface_PMR_Priority_Msk&#160;&#160;&#160;(0xFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#a71c3b07764634704decda87508d302aa">GICInterface_PMR_Priority_Pos</a>*/)</td>
4568         </tr>
4569       </table>
4570 </div><div class="memdoc">
4571 <p>PTIM PMR: Priority Mask </p>
4572
4573 </div>
4574 </div>
4575 <a id="a71c3b07764634704decda87508d302aa" name="a71c3b07764634704decda87508d302aa"></a>
4576 <h2 class="memtitle"><span class="permalink"><a href="#a71c3b07764634704decda87508d302aa">&#9670;&#160;</a></span>GICInterface_PMR_Priority_Pos</h2>
4577
4578 <div class="memitem">
4579 <div class="memproto">
4580       <table class="memname">
4581         <tr>
4582           <td class="memname">#define GICInterface_PMR_Priority_Pos&#160;&#160;&#160;0U</td>
4583         </tr>
4584       </table>
4585 </div><div class="memdoc">
4586 <p>PTIM PMR: Priority Position </p>
4587
4588 </div>
4589 </div>
4590 <a id="a3b85565c9bdf010acc15523073aa1789" name="a3b85565c9bdf010acc15523073aa1789"></a>
4591 <h2 class="memtitle"><span class="permalink"><a href="#a3b85565c9bdf010acc15523073aa1789">&#9670;&#160;</a></span>GICInterface_RPR_INTID</h2>
4592
4593 <div class="memitem">
4594 <div class="memproto">
4595       <table class="memname">
4596         <tr>
4597           <td class="memname">#define GICInterface_RPR_INTID</td>
4598           <td>(</td>
4599           <td class="paramtype">&#160;</td>
4600           <td class="paramname">x</td><td>)</td>
4601           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad3081f7f2410d2895c727e6d11d53253">GICInterface_RPR_INTID_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#aee1baadc46e37df107730db62340824f">GICInterface_RPR_INTID_Msk</a>)</td>
4602         </tr>
4603       </table>
4604 </div><div class="memdoc">
4605
4606 </div>
4607 </div>
4608 <a id="aee1baadc46e37df107730db62340824f" name="aee1baadc46e37df107730db62340824f"></a>
4609 <h2 class="memtitle"><span class="permalink"><a href="#aee1baadc46e37df107730db62340824f">&#9670;&#160;</a></span>GICInterface_RPR_INTID_Msk</h2>
4610
4611 <div class="memitem">
4612 <div class="memproto">
4613       <table class="memname">
4614         <tr>
4615           <td class="memname">#define GICInterface_RPR_INTID_Msk&#160;&#160;&#160;(0xFFU /*&lt;&lt; <a class="el" href="core__ca_8h.html#ad3081f7f2410d2895c727e6d11d53253">GICInterface_RPR_INTID_Pos</a>*/)</td>
4616         </tr>
4617       </table>
4618 </div><div class="memdoc">
4619 <p>PTIM RPR: INTID Mask </p>
4620
4621 </div>
4622 </div>
4623 <a id="ad3081f7f2410d2895c727e6d11d53253" name="ad3081f7f2410d2895c727e6d11d53253"></a>
4624 <h2 class="memtitle"><span class="permalink"><a href="#ad3081f7f2410d2895c727e6d11d53253">&#9670;&#160;</a></span>GICInterface_RPR_INTID_Pos</h2>
4625
4626 <div class="memitem">
4627 <div class="memproto">
4628       <table class="memname">
4629         <tr>
4630           <td class="memname">#define GICInterface_RPR_INTID_Pos&#160;&#160;&#160;0U</td>
4631         </tr>
4632       </table>
4633 </div><div class="memdoc">
4634 <p>PTIM RPR: INTID Position </p>
4635
4636 </div>
4637 </div>
4638 <a id="aeaa7aff9ec9c1e9b4248600198295bda" name="aeaa7aff9ec9c1e9b4248600198295bda"></a>
4639 <h2 class="memtitle"><span class="permalink"><a href="#aeaa7aff9ec9c1e9b4248600198295bda">&#9670;&#160;</a></span>GICInterface_STATUSR_ASV</h2>
4640
4641 <div class="memitem">
4642 <div class="memproto">
4643       <table class="memname">
4644         <tr>
4645           <td class="memname">#define GICInterface_STATUSR_ASV</td>
4646           <td>(</td>
4647           <td class="paramtype">&#160;</td>
4648           <td class="paramname">x</td><td>)</td>
4649           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#ab8fb5c170d172871cbbf690c5d4b7ea7">GICInterface_STATUSR_ASV_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ae156c36ac00480f8ead8bc46f061671f">GICInterface_STATUSR_ASV_Msk</a>)</td>
4650         </tr>
4651       </table>
4652 </div><div class="memdoc">
4653
4654 </div>
4655 </div>
4656 <a id="ae156c36ac00480f8ead8bc46f061671f" name="ae156c36ac00480f8ead8bc46f061671f"></a>
4657 <h2 class="memtitle"><span class="permalink"><a href="#ae156c36ac00480f8ead8bc46f061671f">&#9670;&#160;</a></span>GICInterface_STATUSR_ASV_Msk</h2>
4658
4659 <div class="memitem">
4660 <div class="memproto">
4661       <table class="memname">
4662         <tr>
4663           <td class="memname">#define GICInterface_STATUSR_ASV_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#ab8fb5c170d172871cbbf690c5d4b7ea7">GICInterface_STATUSR_ASV_Pos</a>)</td>
4664         </tr>
4665       </table>
4666 </div><div class="memdoc">
4667 <p>GICInterface STATUSR: ASV Mask </p>
4668
4669 </div>
4670 </div>
4671 <a id="ab8fb5c170d172871cbbf690c5d4b7ea7" name="ab8fb5c170d172871cbbf690c5d4b7ea7"></a>
4672 <h2 class="memtitle"><span class="permalink"><a href="#ab8fb5c170d172871cbbf690c5d4b7ea7">&#9670;&#160;</a></span>GICInterface_STATUSR_ASV_Pos</h2>
4673
4674 <div class="memitem">
4675 <div class="memproto">
4676       <table class="memname">
4677         <tr>
4678           <td class="memname">#define GICInterface_STATUSR_ASV_Pos&#160;&#160;&#160;4U</td>
4679         </tr>
4680       </table>
4681 </div><div class="memdoc">
4682 <p>GICInterface STATUSR: ASV Position </p>
4683
4684 </div>
4685 </div>
4686 <a id="aed0f5fcd7a7ce0eb0c60c1d206df2bc9" name="aed0f5fcd7a7ce0eb0c60c1d206df2bc9"></a>
4687 <h2 class="memtitle"><span class="permalink"><a href="#aed0f5fcd7a7ce0eb0c60c1d206df2bc9">&#9670;&#160;</a></span>GICInterface_STATUSR_RRD</h2>
4688
4689 <div class="memitem">
4690 <div class="memproto">
4691       <table class="memname">
4692         <tr>
4693           <td class="memname">#define GICInterface_STATUSR_RRD</td>
4694           <td>(</td>
4695           <td class="paramtype">&#160;</td>
4696           <td class="paramname">x</td><td>)</td>
4697           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a31d5831811352718da5ffeae8cfbd22d">GICInterface_STATUSR_RRD_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a7efdc959647f530286fd2d29becf3842">GICInterface_STATUSR_RRD_Msk</a>)</td>
4698         </tr>
4699       </table>
4700 </div><div class="memdoc">
4701
4702 </div>
4703 </div>
4704 <a id="a7efdc959647f530286fd2d29becf3842" name="a7efdc959647f530286fd2d29becf3842"></a>
4705 <h2 class="memtitle"><span class="permalink"><a href="#a7efdc959647f530286fd2d29becf3842">&#9670;&#160;</a></span>GICInterface_STATUSR_RRD_Msk</h2>
4706
4707 <div class="memitem">
4708 <div class="memproto">
4709       <table class="memname">
4710         <tr>
4711           <td class="memname">#define GICInterface_STATUSR_RRD_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a31d5831811352718da5ffeae8cfbd22d">GICInterface_STATUSR_RRD_Pos</a>*/)</td>
4712         </tr>
4713       </table>
4714 </div><div class="memdoc">
4715 <p>GICInterface STATUSR: RRD Mask </p>
4716
4717 </div>
4718 </div>
4719 <a id="a31d5831811352718da5ffeae8cfbd22d" name="a31d5831811352718da5ffeae8cfbd22d"></a>
4720 <h2 class="memtitle"><span class="permalink"><a href="#a31d5831811352718da5ffeae8cfbd22d">&#9670;&#160;</a></span>GICInterface_STATUSR_RRD_Pos</h2>
4721
4722 <div class="memitem">
4723 <div class="memproto">
4724       <table class="memname">
4725         <tr>
4726           <td class="memname">#define GICInterface_STATUSR_RRD_Pos&#160;&#160;&#160;0U</td>
4727         </tr>
4728       </table>
4729 </div><div class="memdoc">
4730 <p>GICInterface STATUSR: RRD Position </p>
4731
4732 </div>
4733 </div>
4734 <a id="a81d59c7f5d66114e6450a679d961412b" name="a81d59c7f5d66114e6450a679d961412b"></a>
4735 <h2 class="memtitle"><span class="permalink"><a href="#a81d59c7f5d66114e6450a679d961412b">&#9670;&#160;</a></span>GICInterface_STATUSR_RWOD</h2>
4736
4737 <div class="memitem">
4738 <div class="memproto">
4739       <table class="memname">
4740         <tr>
4741           <td class="memname">#define GICInterface_STATUSR_RWOD</td>
4742           <td>(</td>
4743           <td class="paramtype">&#160;</td>
4744           <td class="paramname">x</td><td>)</td>
4745           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a01544142ac5dfb1a0082a91d6624179a">GICInterface_STATUSR_RWOD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#ab5f3156c0331d78950808841637b519f">GICInterface_STATUSR_RWOD_Msk</a>)</td>
4746         </tr>
4747       </table>
4748 </div><div class="memdoc">
4749
4750 </div>
4751 </div>
4752 <a id="ab5f3156c0331d78950808841637b519f" name="ab5f3156c0331d78950808841637b519f"></a>
4753 <h2 class="memtitle"><span class="permalink"><a href="#ab5f3156c0331d78950808841637b519f">&#9670;&#160;</a></span>GICInterface_STATUSR_RWOD_Msk</h2>
4754
4755 <div class="memitem">
4756 <div class="memproto">
4757       <table class="memname">
4758         <tr>
4759           <td class="memname">#define GICInterface_STATUSR_RWOD_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a01544142ac5dfb1a0082a91d6624179a">GICInterface_STATUSR_RWOD_Pos</a>)</td>
4760         </tr>
4761       </table>
4762 </div><div class="memdoc">
4763 <p>GICInterface STATUSR: RWOD Mask </p>
4764
4765 </div>
4766 </div>
4767 <a id="a01544142ac5dfb1a0082a91d6624179a" name="a01544142ac5dfb1a0082a91d6624179a"></a>
4768 <h2 class="memtitle"><span class="permalink"><a href="#a01544142ac5dfb1a0082a91d6624179a">&#9670;&#160;</a></span>GICInterface_STATUSR_RWOD_Pos</h2>
4769
4770 <div class="memitem">
4771 <div class="memproto">
4772       <table class="memname">
4773         <tr>
4774           <td class="memname">#define GICInterface_STATUSR_RWOD_Pos&#160;&#160;&#160;2U</td>
4775         </tr>
4776       </table>
4777 </div><div class="memdoc">
4778 <p>GICInterface STATUSR: RWOD Position </p>
4779
4780 </div>
4781 </div>
4782 <a id="a621d80944d8334a2b5f66391b70502f3" name="a621d80944d8334a2b5f66391b70502f3"></a>
4783 <h2 class="memtitle"><span class="permalink"><a href="#a621d80944d8334a2b5f66391b70502f3">&#9670;&#160;</a></span>GICInterface_STATUSR_WRD</h2>
4784
4785 <div class="memitem">
4786 <div class="memproto">
4787       <table class="memname">
4788         <tr>
4789           <td class="memname">#define GICInterface_STATUSR_WRD</td>
4790           <td>(</td>
4791           <td class="paramtype">&#160;</td>
4792           <td class="paramname">x</td><td>)</td>
4793           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#af4509593e33b8149c23a9b13650bad6c">GICInterface_STATUSR_WRD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a166bcb139f401bf72f56d05c1415707c">GICInterface_STATUSR_WRD_Msk</a>)</td>
4794         </tr>
4795       </table>
4796 </div><div class="memdoc">
4797
4798 </div>
4799 </div>
4800 <a id="a166bcb139f401bf72f56d05c1415707c" name="a166bcb139f401bf72f56d05c1415707c"></a>
4801 <h2 class="memtitle"><span class="permalink"><a href="#a166bcb139f401bf72f56d05c1415707c">&#9670;&#160;</a></span>GICInterface_STATUSR_WRD_Msk</h2>
4802
4803 <div class="memitem">
4804 <div class="memproto">
4805       <table class="memname">
4806         <tr>
4807           <td class="memname">#define GICInterface_STATUSR_WRD_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#af4509593e33b8149c23a9b13650bad6c">GICInterface_STATUSR_WRD_Pos</a>)</td>
4808         </tr>
4809       </table>
4810 </div><div class="memdoc">
4811 <p>GICInterface STATUSR: WRD Mask </p>
4812
4813 </div>
4814 </div>
4815 <a id="af4509593e33b8149c23a9b13650bad6c" name="af4509593e33b8149c23a9b13650bad6c"></a>
4816 <h2 class="memtitle"><span class="permalink"><a href="#af4509593e33b8149c23a9b13650bad6c">&#9670;&#160;</a></span>GICInterface_STATUSR_WRD_Pos</h2>
4817
4818 <div class="memitem">
4819 <div class="memproto">
4820       <table class="memname">
4821         <tr>
4822           <td class="memname">#define GICInterface_STATUSR_WRD_Pos&#160;&#160;&#160;1U</td>
4823         </tr>
4824       </table>
4825 </div><div class="memdoc">
4826 <p>GICInterface STATUSR: WRD Position </p>
4827
4828 </div>
4829 </div>
4830 <a id="a8e4b0656d26328a98afa4f81038943cf" name="a8e4b0656d26328a98afa4f81038943cf"></a>
4831 <h2 class="memtitle"><span class="permalink"><a href="#a8e4b0656d26328a98afa4f81038943cf">&#9670;&#160;</a></span>GICInterface_STATUSR_WROD</h2>
4832
4833 <div class="memitem">
4834 <div class="memproto">
4835       <table class="memname">
4836         <tr>
4837           <td class="memname">#define GICInterface_STATUSR_WROD</td>
4838           <td>(</td>
4839           <td class="paramtype">&#160;</td>
4840           <td class="paramname">x</td><td>)</td>
4841           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a609fdc19acdc64c72022c8f7e72f9fac">GICInterface_STATUSR_WROD_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a316618e6da5aaaa3de21001615afb2ec">GICInterface_STATUSR_WROD_Msk</a>)</td>
4842         </tr>
4843       </table>
4844 </div><div class="memdoc">
4845
4846 </div>
4847 </div>
4848 <a id="a316618e6da5aaaa3de21001615afb2ec" name="a316618e6da5aaaa3de21001615afb2ec"></a>
4849 <h2 class="memtitle"><span class="permalink"><a href="#a316618e6da5aaaa3de21001615afb2ec">&#9670;&#160;</a></span>GICInterface_STATUSR_WROD_Msk</h2>
4850
4851 <div class="memitem">
4852 <div class="memproto">
4853       <table class="memname">
4854         <tr>
4855           <td class="memname">#define GICInterface_STATUSR_WROD_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a609fdc19acdc64c72022c8f7e72f9fac">GICInterface_STATUSR_WROD_Pos</a>)</td>
4856         </tr>
4857       </table>
4858 </div><div class="memdoc">
4859 <p>GICInterface STATUSR: WROD Mask </p>
4860
4861 </div>
4862 </div>
4863 <a id="a609fdc19acdc64c72022c8f7e72f9fac" name="a609fdc19acdc64c72022c8f7e72f9fac"></a>
4864 <h2 class="memtitle"><span class="permalink"><a href="#a609fdc19acdc64c72022c8f7e72f9fac">&#9670;&#160;</a></span>GICInterface_STATUSR_WROD_Pos</h2>
4865
4866 <div class="memitem">
4867 <div class="memproto">
4868       <table class="memname">
4869         <tr>
4870           <td class="memname">#define GICInterface_STATUSR_WROD_Pos&#160;&#160;&#160;3U</td>
4871         </tr>
4872       </table>
4873 </div><div class="memdoc">
4874 <p>GICInterface STATUSR: WROD Position </p>
4875
4876 </div>
4877 </div>
4878 <a id="a8e51cfa91c0b6bbf1df1cff0bde44836" name="a8e51cfa91c0b6bbf1df1cff0bde44836"></a>
4879 <h2 class="memtitle"><span class="permalink"><a href="#a8e51cfa91c0b6bbf1df1cff0bde44836">&#9670;&#160;</a></span>OFFSET_1M</h2>
4880
4881 <div class="memitem">
4882 <div class="memproto">
4883       <table class="memname">
4884         <tr>
4885           <td class="memname">#define OFFSET_1M&#160;&#160;&#160;(0x00100000)</td>
4886         </tr>
4887       </table>
4888 </div><div class="memdoc">
4889
4890 </div>
4891 </div>
4892 <a id="a121c645cdc91018720ceaf1d021fcd89" name="a121c645cdc91018720ceaf1d021fcd89"></a>
4893 <h2 class="memtitle"><span class="permalink"><a href="#a121c645cdc91018720ceaf1d021fcd89">&#9670;&#160;</a></span>OFFSET_4K</h2>
4894
4895 <div class="memitem">
4896 <div class="memproto">
4897       <table class="memname">
4898         <tr>
4899           <td class="memname">#define OFFSET_4K&#160;&#160;&#160;(0x00001000)</td>
4900         </tr>
4901       </table>
4902 </div><div class="memdoc">
4903
4904 </div>
4905 </div>
4906 <a id="af19b9fb664a06a41562176a51c66fcff" name="af19b9fb664a06a41562176a51c66fcff"></a>
4907 <h2 class="memtitle"><span class="permalink"><a href="#af19b9fb664a06a41562176a51c66fcff">&#9670;&#160;</a></span>OFFSET_64K</h2>
4908
4909 <div class="memitem">
4910 <div class="memproto">
4911       <table class="memname">
4912         <tr>
4913           <td class="memname">#define OFFSET_64K&#160;&#160;&#160;(0x00010000)</td>
4914         </tr>
4915       </table>
4916 </div><div class="memdoc">
4917
4918 </div>
4919 </div>
4920 <a id="a295b3b39fa6f7da3650a94551e28218b" name="a295b3b39fa6f7da3650a94551e28218b"></a>
4921 <h2 class="memtitle"><span class="permalink"><a href="#a295b3b39fa6f7da3650a94551e28218b">&#9670;&#160;</a></span>PAGE_4K_B_SHIFT</h2>
4922
4923 <div class="memitem">
4924 <div class="memproto">
4925       <table class="memname">
4926         <tr>
4927           <td class="memname">#define PAGE_4K_B_SHIFT&#160;&#160;&#160;(2)</td>
4928         </tr>
4929       </table>
4930 </div><div class="memdoc">
4931
4932 </div>
4933 </div>
4934 <a id="a17ad8e75e5987a1f98adfc783640b75f" name="a17ad8e75e5987a1f98adfc783640b75f"></a>
4935 <h2 class="memtitle"><span class="permalink"><a href="#a17ad8e75e5987a1f98adfc783640b75f">&#9670;&#160;</a></span>PAGE_4K_C_SHIFT</h2>
4936
4937 <div class="memitem">
4938 <div class="memproto">
4939       <table class="memname">
4940         <tr>
4941           <td class="memname">#define PAGE_4K_C_SHIFT&#160;&#160;&#160;(3)</td>
4942         </tr>
4943       </table>
4944 </div><div class="memdoc">
4945
4946 </div>
4947 </div>
4948 <a id="a8069f8882920692467749cc65f50e1f8" name="a8069f8882920692467749cc65f50e1f8"></a>
4949 <h2 class="memtitle"><span class="permalink"><a href="#a8069f8882920692467749cc65f50e1f8">&#9670;&#160;</a></span>PAGE_4K_TEX0_SHIFT</h2>
4950
4951 <div class="memitem">
4952 <div class="memproto">
4953       <table class="memname">
4954         <tr>
4955           <td class="memname">#define PAGE_4K_TEX0_SHIFT&#160;&#160;&#160;(6)</td>
4956         </tr>
4957       </table>
4958 </div><div class="memdoc">
4959
4960 </div>
4961 </div>
4962 <a id="ac0db1e472f79b641d0e51e4faa6e7e08" name="ac0db1e472f79b641d0e51e4faa6e7e08"></a>
4963 <h2 class="memtitle"><span class="permalink"><a href="#ac0db1e472f79b641d0e51e4faa6e7e08">&#9670;&#160;</a></span>PAGE_4K_TEX1_SHIFT</h2>
4964
4965 <div class="memitem">
4966 <div class="memproto">
4967       <table class="memname">
4968         <tr>
4969           <td class="memname">#define PAGE_4K_TEX1_SHIFT&#160;&#160;&#160;(7)</td>
4970         </tr>
4971       </table>
4972 </div><div class="memdoc">
4973
4974 </div>
4975 </div>
4976 <a id="a0e5c586a7e1928c7efa95e0d5f26e981" name="a0e5c586a7e1928c7efa95e0d5f26e981"></a>
4977 <h2 class="memtitle"><span class="permalink"><a href="#a0e5c586a7e1928c7efa95e0d5f26e981">&#9670;&#160;</a></span>PAGE_4K_TEX2_SHIFT</h2>
4978
4979 <div class="memitem">
4980 <div class="memproto">
4981       <table class="memname">
4982         <tr>
4983           <td class="memname">#define PAGE_4K_TEX2_SHIFT&#160;&#160;&#160;(8)</td>
4984         </tr>
4985       </table>
4986 </div><div class="memdoc">
4987
4988 </div>
4989 </div>
4990 <a id="a234fceea67b5d6c41b0875852d86cc70" name="a234fceea67b5d6c41b0875852d86cc70"></a>
4991 <h2 class="memtitle"><span class="permalink"><a href="#a234fceea67b5d6c41b0875852d86cc70">&#9670;&#160;</a></span>PAGE_4K_TEXCB_MASK</h2>
4992
4993 <div class="memitem">
4994 <div class="memproto">
4995       <table class="memname">
4996         <tr>
4997           <td class="memname">#define PAGE_4K_TEXCB_MASK&#160;&#160;&#160;(0xFFFFFE33)</td>
4998         </tr>
4999       </table>
5000 </div><div class="memdoc">
5001
5002 </div>
5003 </div>
5004 <a id="aedc4abb2636443389128258bd74ce0bd" name="aedc4abb2636443389128258bd74ce0bd"></a>
5005 <h2 class="memtitle"><span class="permalink"><a href="#aedc4abb2636443389128258bd74ce0bd">&#9670;&#160;</a></span>PAGE_64K_B_SHIFT</h2>
5006
5007 <div class="memitem">
5008 <div class="memproto">
5009       <table class="memname">
5010         <tr>
5011           <td class="memname">#define PAGE_64K_B_SHIFT&#160;&#160;&#160;(2)</td>
5012         </tr>
5013       </table>
5014 </div><div class="memdoc">
5015
5016 </div>
5017 </div>
5018 <a id="abc1ce8b3d369d1e054fabf87514c4cd6" name="abc1ce8b3d369d1e054fabf87514c4cd6"></a>
5019 <h2 class="memtitle"><span class="permalink"><a href="#abc1ce8b3d369d1e054fabf87514c4cd6">&#9670;&#160;</a></span>PAGE_64K_C_SHIFT</h2>
5020
5021 <div class="memitem">
5022 <div class="memproto">
5023       <table class="memname">
5024         <tr>
5025           <td class="memname">#define PAGE_64K_C_SHIFT&#160;&#160;&#160;(3)</td>
5026         </tr>
5027       </table>
5028 </div><div class="memdoc">
5029
5030 </div>
5031 </div>
5032 <a id="ab4d67a1d5aa37623272abe4db32677ec" name="ab4d67a1d5aa37623272abe4db32677ec"></a>
5033 <h2 class="memtitle"><span class="permalink"><a href="#ab4d67a1d5aa37623272abe4db32677ec">&#9670;&#160;</a></span>PAGE_64K_TEX0_SHIFT</h2>
5034
5035 <div class="memitem">
5036 <div class="memproto">
5037       <table class="memname">
5038         <tr>
5039           <td class="memname">#define PAGE_64K_TEX0_SHIFT&#160;&#160;&#160;(12)</td>
5040         </tr>
5041       </table>
5042 </div><div class="memdoc">
5043
5044 </div>
5045 </div>
5046 <a id="a9c910152d27ce0a1552e3bb3c88782a6" name="a9c910152d27ce0a1552e3bb3c88782a6"></a>
5047 <h2 class="memtitle"><span class="permalink"><a href="#a9c910152d27ce0a1552e3bb3c88782a6">&#9670;&#160;</a></span>PAGE_64K_TEX1_SHIFT</h2>
5048
5049 <div class="memitem">
5050 <div class="memproto">
5051       <table class="memname">
5052         <tr>
5053           <td class="memname">#define PAGE_64K_TEX1_SHIFT&#160;&#160;&#160;(13)</td>
5054         </tr>
5055       </table>
5056 </div><div class="memdoc">
5057
5058 </div>
5059 </div>
5060 <a id="a8ec4dcea202b5ebc15419f7410a6c0b0" name="a8ec4dcea202b5ebc15419f7410a6c0b0"></a>
5061 <h2 class="memtitle"><span class="permalink"><a href="#a8ec4dcea202b5ebc15419f7410a6c0b0">&#9670;&#160;</a></span>PAGE_64K_TEX2_SHIFT</h2>
5062
5063 <div class="memitem">
5064 <div class="memproto">
5065       <table class="memname">
5066         <tr>
5067           <td class="memname">#define PAGE_64K_TEX2_SHIFT&#160;&#160;&#160;(14)</td>
5068         </tr>
5069       </table>
5070 </div><div class="memdoc">
5071
5072 </div>
5073 </div>
5074 <a id="a666e7d1971403995104586f35d56590b" name="a666e7d1971403995104586f35d56590b"></a>
5075 <h2 class="memtitle"><span class="permalink"><a href="#a666e7d1971403995104586f35d56590b">&#9670;&#160;</a></span>PAGE_64K_TEXCB_MASK</h2>
5076
5077 <div class="memitem">
5078 <div class="memproto">
5079       <table class="memname">
5080         <tr>
5081           <td class="memname">#define PAGE_64K_TEXCB_MASK&#160;&#160;&#160;(0xFFFF8FF3)</td>
5082         </tr>
5083       </table>
5084 </div><div class="memdoc">
5085
5086 </div>
5087 </div>
5088 <a id="ad2d3cf0695c98dc2c4e37ebeb9235b2c" name="ad2d3cf0695c98dc2c4e37ebeb9235b2c"></a>
5089 <h2 class="memtitle"><span class="permalink"><a href="#ad2d3cf0695c98dc2c4e37ebeb9235b2c">&#9670;&#160;</a></span>PAGE_AP2_SHIFT</h2>
5090
5091 <div class="memitem">
5092 <div class="memproto">
5093       <table class="memname">
5094         <tr>
5095           <td class="memname">#define PAGE_AP2_SHIFT&#160;&#160;&#160;(9)</td>
5096         </tr>
5097       </table>
5098 </div><div class="memdoc">
5099
5100 </div>
5101 </div>
5102 <a id="af7d3ee23adcaf9221967791f0e64d830" name="af7d3ee23adcaf9221967791f0e64d830"></a>
5103 <h2 class="memtitle"><span class="permalink"><a href="#af7d3ee23adcaf9221967791f0e64d830">&#9670;&#160;</a></span>PAGE_AP_MASK</h2>
5104
5105 <div class="memitem">
5106 <div class="memproto">
5107       <table class="memname">
5108         <tr>
5109           <td class="memname">#define PAGE_AP_MASK&#160;&#160;&#160;(0xFFFFFDCF)</td>
5110         </tr>
5111       </table>
5112 </div><div class="memdoc">
5113
5114 </div>
5115 </div>
5116 <a id="afed0cfe8a8ab67fe26e961b876db13a3" name="afed0cfe8a8ab67fe26e961b876db13a3"></a>
5117 <h2 class="memtitle"><span class="permalink"><a href="#afed0cfe8a8ab67fe26e961b876db13a3">&#9670;&#160;</a></span>PAGE_AP_SHIFT</h2>
5118
5119 <div class="memitem">
5120 <div class="memproto">
5121       <table class="memname">
5122         <tr>
5123           <td class="memname">#define PAGE_AP_SHIFT&#160;&#160;&#160;(4)</td>
5124         </tr>
5125       </table>
5126 </div><div class="memdoc">
5127
5128 </div>
5129 </div>
5130 <a id="a3a660cdbc121e6510ed815fcb5bc8a44" name="a3a660cdbc121e6510ed815fcb5bc8a44"></a>
5131 <h2 class="memtitle"><span class="permalink"><a href="#a3a660cdbc121e6510ed815fcb5bc8a44">&#9670;&#160;</a></span>PAGE_B_SHIFT</h2>
5132
5133 <div class="memitem">
5134 <div class="memproto">
5135       <table class="memname">
5136         <tr>
5137           <td class="memname">#define PAGE_B_SHIFT&#160;&#160;&#160;(2)</td>
5138         </tr>
5139       </table>
5140 </div><div class="memdoc">
5141
5142 </div>
5143 </div>
5144 <a id="ad9fc2f0cbe58ae4f1afea3cf9817b450" name="ad9fc2f0cbe58ae4f1afea3cf9817b450"></a>
5145 <h2 class="memtitle"><span class="permalink"><a href="#ad9fc2f0cbe58ae4f1afea3cf9817b450">&#9670;&#160;</a></span>PAGE_C_SHIFT</h2>
5146
5147 <div class="memitem">
5148 <div class="memproto">
5149       <table class="memname">
5150         <tr>
5151           <td class="memname">#define PAGE_C_SHIFT&#160;&#160;&#160;(3)</td>
5152         </tr>
5153       </table>
5154 </div><div class="memdoc">
5155
5156 </div>
5157 </div>
5158 <a id="a0a48a4e79188149fbe886a698b6d9cb4" name="a0a48a4e79188149fbe886a698b6d9cb4"></a>
5159 <h2 class="memtitle"><span class="permalink"><a href="#a0a48a4e79188149fbe886a698b6d9cb4">&#9670;&#160;</a></span>PAGE_DOMAIN_MASK</h2>
5160
5161 <div class="memitem">
5162 <div class="memproto">
5163       <table class="memname">
5164         <tr>
5165           <td class="memname">#define PAGE_DOMAIN_MASK&#160;&#160;&#160;(0xFFFFFE1F)</td>
5166         </tr>
5167       </table>
5168 </div><div class="memdoc">
5169
5170 </div>
5171 </div>
5172 <a id="ade787969e64896d0c8fe554f6aa1bc9e" name="ade787969e64896d0c8fe554f6aa1bc9e"></a>
5173 <h2 class="memtitle"><span class="permalink"><a href="#ade787969e64896d0c8fe554f6aa1bc9e">&#9670;&#160;</a></span>PAGE_DOMAIN_SHIFT</h2>
5174
5175 <div class="memitem">
5176 <div class="memproto">
5177       <table class="memname">
5178         <tr>
5179           <td class="memname">#define PAGE_DOMAIN_SHIFT&#160;&#160;&#160;(5)</td>
5180         </tr>
5181       </table>
5182 </div><div class="memdoc">
5183
5184 </div>
5185 </div>
5186 <a id="a82cb818cf0bcf9431ed9d0b52a39fe14" name="a82cb818cf0bcf9431ed9d0b52a39fe14"></a>
5187 <h2 class="memtitle"><span class="permalink"><a href="#a82cb818cf0bcf9431ed9d0b52a39fe14">&#9670;&#160;</a></span>PAGE_L1_DESCRIPTOR</h2>
5188
5189 <div class="memitem">
5190 <div class="memproto">
5191       <table class="memname">
5192         <tr>
5193           <td class="memname">#define PAGE_L1_DESCRIPTOR&#160;&#160;&#160;(0x1)</td>
5194         </tr>
5195       </table>
5196 </div><div class="memdoc">
5197
5198 </div>
5199 </div>
5200 <a id="a9fe764cc3a117a9ab93a301de8bceed1" name="a9fe764cc3a117a9ab93a301de8bceed1"></a>
5201 <h2 class="memtitle"><span class="permalink"><a href="#a9fe764cc3a117a9ab93a301de8bceed1">&#9670;&#160;</a></span>PAGE_L1_MASK</h2>
5202
5203 <div class="memitem">
5204 <div class="memproto">
5205       <table class="memname">
5206         <tr>
5207           <td class="memname">#define PAGE_L1_MASK&#160;&#160;&#160;(0xFFFFFFFC)</td>
5208         </tr>
5209       </table>
5210 </div><div class="memdoc">
5211
5212 </div>
5213 </div>
5214 <a id="aefb20807cde04ea9fee6b197602348cf" name="aefb20807cde04ea9fee6b197602348cf"></a>
5215 <h2 class="memtitle"><span class="permalink"><a href="#aefb20807cde04ea9fee6b197602348cf">&#9670;&#160;</a></span>PAGE_L2_4K_DESC</h2>
5216
5217 <div class="memitem">
5218 <div class="memproto">
5219       <table class="memname">
5220         <tr>
5221           <td class="memname">#define PAGE_L2_4K_DESC&#160;&#160;&#160;(0x2)</td>
5222         </tr>
5223       </table>
5224 </div><div class="memdoc">
5225
5226 </div>
5227 </div>
5228 <a id="abd292694d0155e3b0d4c12895a6c8fa6" name="abd292694d0155e3b0d4c12895a6c8fa6"></a>
5229 <h2 class="memtitle"><span class="permalink"><a href="#abd292694d0155e3b0d4c12895a6c8fa6">&#9670;&#160;</a></span>PAGE_L2_4K_MASK</h2>
5230
5231 <div class="memitem">
5232 <div class="memproto">
5233       <table class="memname">
5234         <tr>
5235           <td class="memname">#define PAGE_L2_4K_MASK&#160;&#160;&#160;(0xFFFFFFFD)</td>
5236         </tr>
5237       </table>
5238 </div><div class="memdoc">
5239
5240 </div>
5241 </div>
5242 <a id="af38d8149733ba83690fd04ac1204bde1" name="af38d8149733ba83690fd04ac1204bde1"></a>
5243 <h2 class="memtitle"><span class="permalink"><a href="#af38d8149733ba83690fd04ac1204bde1">&#9670;&#160;</a></span>PAGE_L2_64K_DESC</h2>
5244
5245 <div class="memitem">
5246 <div class="memproto">
5247       <table class="memname">
5248         <tr>
5249           <td class="memname">#define PAGE_L2_64K_DESC&#160;&#160;&#160;(0x1)</td>
5250         </tr>
5251       </table>
5252 </div><div class="memdoc">
5253
5254 </div>
5255 </div>
5256 <a id="ab3a82626ee70e38285852a1128b75c7a" name="ab3a82626ee70e38285852a1128b75c7a"></a>
5257 <h2 class="memtitle"><span class="permalink"><a href="#ab3a82626ee70e38285852a1128b75c7a">&#9670;&#160;</a></span>PAGE_L2_64K_MASK</h2>
5258
5259 <div class="memitem">
5260 <div class="memproto">
5261       <table class="memname">
5262         <tr>
5263           <td class="memname">#define PAGE_L2_64K_MASK&#160;&#160;&#160;(0xFFFFFFFC)</td>
5264         </tr>
5265       </table>
5266 </div><div class="memdoc">
5267
5268 </div>
5269 </div>
5270 <a id="add5d44ba746fe4d17d8b06a1086aa853" name="add5d44ba746fe4d17d8b06a1086aa853"></a>
5271 <h2 class="memtitle"><span class="permalink"><a href="#add5d44ba746fe4d17d8b06a1086aa853">&#9670;&#160;</a></span>PAGE_NG_MASK</h2>
5272
5273 <div class="memitem">
5274 <div class="memproto">
5275       <table class="memname">
5276         <tr>
5277           <td class="memname">#define PAGE_NG_MASK&#160;&#160;&#160;(0xFFFFF7FF)</td>
5278         </tr>
5279       </table>
5280 </div><div class="memdoc">
5281
5282 </div>
5283 </div>
5284 <a id="a1d9196f2dd260244a4ad7e5b70b0e4c7" name="a1d9196f2dd260244a4ad7e5b70b0e4c7"></a>
5285 <h2 class="memtitle"><span class="permalink"><a href="#a1d9196f2dd260244a4ad7e5b70b0e4c7">&#9670;&#160;</a></span>PAGE_NG_SHIFT</h2>
5286
5287 <div class="memitem">
5288 <div class="memproto">
5289       <table class="memname">
5290         <tr>
5291           <td class="memname">#define PAGE_NG_SHIFT&#160;&#160;&#160;(11)</td>
5292         </tr>
5293       </table>
5294 </div><div class="memdoc">
5295
5296 </div>
5297 </div>
5298 <a id="a618b1432615c3242f53360d4364c5797" name="a618b1432615c3242f53360d4364c5797"></a>
5299 <h2 class="memtitle"><span class="permalink"><a href="#a618b1432615c3242f53360d4364c5797">&#9670;&#160;</a></span>PAGE_NS_MASK</h2>
5300
5301 <div class="memitem">
5302 <div class="memproto">
5303       <table class="memname">
5304         <tr>
5305           <td class="memname">#define PAGE_NS_MASK&#160;&#160;&#160;(0xFFFFFFF7)</td>
5306         </tr>
5307       </table>
5308 </div><div class="memdoc">
5309
5310 </div>
5311 </div>
5312 <a id="a49740f5181adebe63b11c68db731bb0f" name="a49740f5181adebe63b11c68db731bb0f"></a>
5313 <h2 class="memtitle"><span class="permalink"><a href="#a49740f5181adebe63b11c68db731bb0f">&#9670;&#160;</a></span>PAGE_NS_SHIFT</h2>
5314
5315 <div class="memitem">
5316 <div class="memproto">
5317       <table class="memname">
5318         <tr>
5319           <td class="memname">#define PAGE_NS_SHIFT&#160;&#160;&#160;(3)</td>
5320         </tr>
5321       </table>
5322 </div><div class="memdoc">
5323
5324 </div>
5325 </div>
5326 <a id="a604f4f13fcb78ff08d65ef4a1a3f7933" name="a604f4f13fcb78ff08d65ef4a1a3f7933"></a>
5327 <h2 class="memtitle"><span class="permalink"><a href="#a604f4f13fcb78ff08d65ef4a1a3f7933">&#9670;&#160;</a></span>PAGE_P_MASK</h2>
5328
5329 <div class="memitem">
5330 <div class="memproto">
5331       <table class="memname">
5332         <tr>
5333           <td class="memname">#define PAGE_P_MASK&#160;&#160;&#160;(0xFFFFFDFF)</td>
5334         </tr>
5335       </table>
5336 </div><div class="memdoc">
5337
5338 </div>
5339 </div>
5340 <a id="a46a63dfcf084d48ccf27987bab48417a" name="a46a63dfcf084d48ccf27987bab48417a"></a>
5341 <h2 class="memtitle"><span class="permalink"><a href="#a46a63dfcf084d48ccf27987bab48417a">&#9670;&#160;</a></span>PAGE_P_SHIFT</h2>
5342
5343 <div class="memitem">
5344 <div class="memproto">
5345       <table class="memname">
5346         <tr>
5347           <td class="memname">#define PAGE_P_SHIFT&#160;&#160;&#160;(9)</td>
5348         </tr>
5349       </table>
5350 </div><div class="memdoc">
5351
5352 </div>
5353 </div>
5354 <a id="ac44cd885615a54131c372abfdc2d5c66" name="ac44cd885615a54131c372abfdc2d5c66"></a>
5355 <h2 class="memtitle"><span class="permalink"><a href="#ac44cd885615a54131c372abfdc2d5c66">&#9670;&#160;</a></span>PAGE_S_MASK</h2>
5356
5357 <div class="memitem">
5358 <div class="memproto">
5359       <table class="memname">
5360         <tr>
5361           <td class="memname">#define PAGE_S_MASK&#160;&#160;&#160;(0xFFFFFBFF)</td>
5362         </tr>
5363       </table>
5364 </div><div class="memdoc">
5365
5366 </div>
5367 </div>
5368 <a id="a1d9a3ed8dfa64aba257e2273d2613bce" name="a1d9a3ed8dfa64aba257e2273d2613bce"></a>
5369 <h2 class="memtitle"><span class="permalink"><a href="#a1d9a3ed8dfa64aba257e2273d2613bce">&#9670;&#160;</a></span>PAGE_S_SHIFT</h2>
5370
5371 <div class="memitem">
5372 <div class="memproto">
5373       <table class="memname">
5374         <tr>
5375           <td class="memname">#define PAGE_S_SHIFT&#160;&#160;&#160;(10)</td>
5376         </tr>
5377       </table>
5378 </div><div class="memdoc">
5379
5380 </div>
5381 </div>
5382 <a id="a5833dc0a939f8d33299d8c8995a06589" name="a5833dc0a939f8d33299d8c8995a06589"></a>
5383 <h2 class="memtitle"><span class="permalink"><a href="#a5833dc0a939f8d33299d8c8995a06589">&#9670;&#160;</a></span>PAGE_TEX_SHIFT</h2>
5384
5385 <div class="memitem">
5386 <div class="memproto">
5387       <table class="memname">
5388         <tr>
5389           <td class="memname">#define PAGE_TEX_SHIFT&#160;&#160;&#160;(12)</td>
5390         </tr>
5391       </table>
5392 </div><div class="memdoc">
5393
5394 </div>
5395 </div>
5396 <a id="aa488ef0c274f8ae125f61129745b1629" name="aa488ef0c274f8ae125f61129745b1629"></a>
5397 <h2 class="memtitle"><span class="permalink"><a href="#aa488ef0c274f8ae125f61129745b1629">&#9670;&#160;</a></span>PAGE_TEXCB_MASK</h2>
5398
5399 <div class="memitem">
5400 <div class="memproto">
5401       <table class="memname">
5402         <tr>
5403           <td class="memname">#define PAGE_TEXCB_MASK&#160;&#160;&#160;(0xFFFF8FF3)</td>
5404         </tr>
5405       </table>
5406 </div><div class="memdoc">
5407
5408 </div>
5409 </div>
5410 <a id="a522f61b0d301d6f69c33a629e1699c7e" name="a522f61b0d301d6f69c33a629e1699c7e"></a>
5411 <h2 class="memtitle"><span class="permalink"><a href="#a522f61b0d301d6f69c33a629e1699c7e">&#9670;&#160;</a></span>PAGE_XN_4K_MASK</h2>
5412
5413 <div class="memitem">
5414 <div class="memproto">
5415       <table class="memname">
5416         <tr>
5417           <td class="memname">#define PAGE_XN_4K_MASK&#160;&#160;&#160;(0xFFFFFFFE)</td>
5418         </tr>
5419       </table>
5420 </div><div class="memdoc">
5421
5422 </div>
5423 </div>
5424 <a id="a9be26955f4a44c54008c55de61652539" name="a9be26955f4a44c54008c55de61652539"></a>
5425 <h2 class="memtitle"><span class="permalink"><a href="#a9be26955f4a44c54008c55de61652539">&#9670;&#160;</a></span>PAGE_XN_4K_SHIFT</h2>
5426
5427 <div class="memitem">
5428 <div class="memproto">
5429       <table class="memname">
5430         <tr>
5431           <td class="memname">#define PAGE_XN_4K_SHIFT&#160;&#160;&#160;(0)</td>
5432         </tr>
5433       </table>
5434 </div><div class="memdoc">
5435
5436 </div>
5437 </div>
5438 <a id="ae0445cb4d6dc78359074cbb2776e3b5c" name="ae0445cb4d6dc78359074cbb2776e3b5c"></a>
5439 <h2 class="memtitle"><span class="permalink"><a href="#ae0445cb4d6dc78359074cbb2776e3b5c">&#9670;&#160;</a></span>PAGE_XN_64K_MASK</h2>
5440
5441 <div class="memitem">
5442 <div class="memproto">
5443       <table class="memname">
5444         <tr>
5445           <td class="memname">#define PAGE_XN_64K_MASK&#160;&#160;&#160;(0xFFFF7FFF)</td>
5446         </tr>
5447       </table>
5448 </div><div class="memdoc">
5449
5450 </div>
5451 </div>
5452 <a id="ab34b65fbaaec1287daef459071c5c5c9" name="ab34b65fbaaec1287daef459071c5c5c9"></a>
5453 <h2 class="memtitle"><span class="permalink"><a href="#ab34b65fbaaec1287daef459071c5c5c9">&#9670;&#160;</a></span>PAGE_XN_64K_SHIFT</h2>
5454
5455 <div class="memitem">
5456 <div class="memproto">
5457       <table class="memname">
5458         <tr>
5459           <td class="memname">#define PAGE_XN_64K_SHIFT&#160;&#160;&#160;(15)</td>
5460         </tr>
5461       </table>
5462 </div><div class="memdoc">
5463
5464 </div>
5465 </div>
5466 <a id="ae7744f04299efcff44461d22ab774673" name="ae7744f04299efcff44461d22ab774673"></a>
5467 <h2 class="memtitle"><span class="permalink"><a href="#ae7744f04299efcff44461d22ab774673">&#9670;&#160;</a></span>PTIM_CONTROL_AutoReload</h2>
5468
5469 <div class="memitem">
5470 <div class="memproto">
5471       <table class="memname">
5472         <tr>
5473           <td class="memname">#define PTIM_CONTROL_AutoReload</td>
5474           <td>(</td>
5475           <td class="paramtype">&#160;</td>
5476           <td class="paramname">x</td><td>)</td>
5477           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a063285387241f2460fdade5b32c4dc46">PTIM_CONTROL_AutoReload_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a22f2fb180a8e8e333469f3d185d74e95">PTIM_CONTROL_AutoReload_Msk</a>)</td>
5478         </tr>
5479       </table>
5480 </div><div class="memdoc">
5481
5482 </div>
5483 </div>
5484 <a id="a22f2fb180a8e8e333469f3d185d74e95" name="a22f2fb180a8e8e333469f3d185d74e95"></a>
5485 <h2 class="memtitle"><span class="permalink"><a href="#a22f2fb180a8e8e333469f3d185d74e95">&#9670;&#160;</a></span>PTIM_CONTROL_AutoReload_Msk</h2>
5486
5487 <div class="memitem">
5488 <div class="memproto">
5489       <table class="memname">
5490         <tr>
5491           <td class="memname">#define PTIM_CONTROL_AutoReload_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a063285387241f2460fdade5b32c4dc46">PTIM_CONTROL_AutoReload_Pos</a>)</td>
5492         </tr>
5493       </table>
5494 </div><div class="memdoc">
5495 <p>PTIM CONTROL: Auto Reload Mask </p>
5496
5497 </div>
5498 </div>
5499 <a id="a063285387241f2460fdade5b32c4dc46" name="a063285387241f2460fdade5b32c4dc46"></a>
5500 <h2 class="memtitle"><span class="permalink"><a href="#a063285387241f2460fdade5b32c4dc46">&#9670;&#160;</a></span>PTIM_CONTROL_AutoReload_Pos</h2>
5501
5502 <div class="memitem">
5503 <div class="memproto">
5504       <table class="memname">
5505         <tr>
5506           <td class="memname">#define PTIM_CONTROL_AutoReload_Pos&#160;&#160;&#160;1U</td>
5507         </tr>
5508       </table>
5509 </div><div class="memdoc">
5510 <p>PTIM CONTROL: Auto Reload Position </p>
5511
5512 </div>
5513 </div>
5514 <a id="ae969ab086f85072b7aaaf7fd4eabc3ff" name="ae969ab086f85072b7aaaf7fd4eabc3ff"></a>
5515 <h2 class="memtitle"><span class="permalink"><a href="#ae969ab086f85072b7aaaf7fd4eabc3ff">&#9670;&#160;</a></span>PTIM_CONTROL_Enable</h2>
5516
5517 <div class="memitem">
5518 <div class="memproto">
5519       <table class="memname">
5520         <tr>
5521           <td class="memname">#define PTIM_CONTROL_Enable</td>
5522           <td>(</td>
5523           <td class="paramtype">&#160;</td>
5524           <td class="paramname">x</td><td>)</td>
5525           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a6fa50338a28598914fac7b848df9dd0c">PTIM_CONTROL_Enable_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a6f4e1d90070433af2918698eddd65f49">PTIM_CONTROL_Enable_Msk</a>)</td>
5526         </tr>
5527       </table>
5528 </div><div class="memdoc">
5529
5530 </div>
5531 </div>
5532 <a id="a6f4e1d90070433af2918698eddd65f49" name="a6f4e1d90070433af2918698eddd65f49"></a>
5533 <h2 class="memtitle"><span class="permalink"><a href="#a6f4e1d90070433af2918698eddd65f49">&#9670;&#160;</a></span>PTIM_CONTROL_Enable_Msk</h2>
5534
5535 <div class="memitem">
5536 <div class="memproto">
5537       <table class="memname">
5538         <tr>
5539           <td class="memname">#define PTIM_CONTROL_Enable_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a6fa50338a28598914fac7b848df9dd0c">PTIM_CONTROL_Enable_Pos</a>*/)</td>
5540         </tr>
5541       </table>
5542 </div><div class="memdoc">
5543 <p>PTIM CONTROL: Enable Mask </p>
5544
5545 </div>
5546 </div>
5547 <a id="a6fa50338a28598914fac7b848df9dd0c" name="a6fa50338a28598914fac7b848df9dd0c"></a>
5548 <h2 class="memtitle"><span class="permalink"><a href="#a6fa50338a28598914fac7b848df9dd0c">&#9670;&#160;</a></span>PTIM_CONTROL_Enable_Pos</h2>
5549
5550 <div class="memitem">
5551 <div class="memproto">
5552       <table class="memname">
5553         <tr>
5554           <td class="memname">#define PTIM_CONTROL_Enable_Pos&#160;&#160;&#160;0U</td>
5555         </tr>
5556       </table>
5557 </div><div class="memdoc">
5558 <p>PTIM CONTROL: Enable Position </p>
5559
5560 </div>
5561 </div>
5562 <a id="ac2adbb60bcb8d5e8318e9604cee174ee" name="ac2adbb60bcb8d5e8318e9604cee174ee"></a>
5563 <h2 class="memtitle"><span class="permalink"><a href="#ac2adbb60bcb8d5e8318e9604cee174ee">&#9670;&#160;</a></span>PTIM_CONTROL_IRQenable</h2>
5564
5565 <div class="memitem">
5566 <div class="memproto">
5567       <table class="memname">
5568         <tr>
5569           <td class="memname">#define PTIM_CONTROL_IRQenable</td>
5570           <td>(</td>
5571           <td class="paramtype">&#160;</td>
5572           <td class="paramname">x</td><td>)</td>
5573           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a0a4bf058b836c21a811c6619d9dcda03">PTIM_CONTROL_IRQenable_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#adc4ee5155209dad6bfdcc00e2cff8237">PTIM_CONTROL_IRQenable_Msk</a>)</td>
5574         </tr>
5575       </table>
5576 </div><div class="memdoc">
5577
5578 </div>
5579 </div>
5580 <a id="adc4ee5155209dad6bfdcc00e2cff8237" name="adc4ee5155209dad6bfdcc00e2cff8237"></a>
5581 <h2 class="memtitle"><span class="permalink"><a href="#adc4ee5155209dad6bfdcc00e2cff8237">&#9670;&#160;</a></span>PTIM_CONTROL_IRQenable_Msk</h2>
5582
5583 <div class="memitem">
5584 <div class="memproto">
5585       <table class="memname">
5586         <tr>
5587           <td class="memname">#define PTIM_CONTROL_IRQenable_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a0a4bf058b836c21a811c6619d9dcda03">PTIM_CONTROL_IRQenable_Pos</a>)</td>
5588         </tr>
5589       </table>
5590 </div><div class="memdoc">
5591 <p>PTIM CONTROL: IRQ Enabel Mask </p>
5592
5593 </div>
5594 </div>
5595 <a id="a0a4bf058b836c21a811c6619d9dcda03" name="a0a4bf058b836c21a811c6619d9dcda03"></a>
5596 <h2 class="memtitle"><span class="permalink"><a href="#a0a4bf058b836c21a811c6619d9dcda03">&#9670;&#160;</a></span>PTIM_CONTROL_IRQenable_Pos</h2>
5597
5598 <div class="memitem">
5599 <div class="memproto">
5600       <table class="memname">
5601         <tr>
5602           <td class="memname">#define PTIM_CONTROL_IRQenable_Pos&#160;&#160;&#160;2U</td>
5603         </tr>
5604       </table>
5605 </div><div class="memdoc">
5606 <p>PTIM CONTROL: IRQ Enabel Position </p>
5607
5608 </div>
5609 </div>
5610 <a id="aa2ae1a6147e67806f0efc7e5d9d1b2bb" name="aa2ae1a6147e67806f0efc7e5d9d1b2bb"></a>
5611 <h2 class="memtitle"><span class="permalink"><a href="#aa2ae1a6147e67806f0efc7e5d9d1b2bb">&#9670;&#160;</a></span>PTIM_CONTROL_Prescaler</h2>
5612
5613 <div class="memitem">
5614 <div class="memproto">
5615       <table class="memname">
5616         <tr>
5617           <td class="memname">#define PTIM_CONTROL_Prescaler</td>
5618           <td>(</td>
5619           <td class="paramtype">&#160;</td>
5620           <td class="paramname">x</td><td>)</td>
5621           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a3c6fc3b64ce9dfd52988ca4b9252d49d">PTIM_CONTROL_Prescaler_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#aa1fbcd0babcbbd47d0c0d5a914a04619">PTIM_CONTROL_Prescaler_Msk</a>)</td>
5622         </tr>
5623       </table>
5624 </div><div class="memdoc">
5625
5626 </div>
5627 </div>
5628 <a id="aa1fbcd0babcbbd47d0c0d5a914a04619" name="aa1fbcd0babcbbd47d0c0d5a914a04619"></a>
5629 <h2 class="memtitle"><span class="permalink"><a href="#aa1fbcd0babcbbd47d0c0d5a914a04619">&#9670;&#160;</a></span>PTIM_CONTROL_Prescaler_Msk</h2>
5630
5631 <div class="memitem">
5632 <div class="memproto">
5633       <table class="memname">
5634         <tr>
5635           <td class="memname">#define PTIM_CONTROL_Prescaler_Msk&#160;&#160;&#160;(0xFFU &lt;&lt; <a class="el" href="core__ca_8h.html#a3c6fc3b64ce9dfd52988ca4b9252d49d">PTIM_CONTROL_Prescaler_Pos</a>)</td>
5636         </tr>
5637       </table>
5638 </div><div class="memdoc">
5639 <p>PTIM CONTROL: Prescaler Mask </p>
5640
5641 </div>
5642 </div>
5643 <a id="a3c6fc3b64ce9dfd52988ca4b9252d49d" name="a3c6fc3b64ce9dfd52988ca4b9252d49d"></a>
5644 <h2 class="memtitle"><span class="permalink"><a href="#a3c6fc3b64ce9dfd52988ca4b9252d49d">&#9670;&#160;</a></span>PTIM_CONTROL_Prescaler_Pos</h2>
5645
5646 <div class="memitem">
5647 <div class="memproto">
5648       <table class="memname">
5649         <tr>
5650           <td class="memname">#define PTIM_CONTROL_Prescaler_Pos&#160;&#160;&#160;8U</td>
5651         </tr>
5652       </table>
5653 </div><div class="memdoc">
5654 <p>PTIM CONTROL: Prescaler Position </p>
5655
5656 </div>
5657 </div>
5658 <a id="a354e11f2b72b0a78c1b5f97357498051" name="a354e11f2b72b0a78c1b5f97357498051"></a>
5659 <h2 class="memtitle"><span class="permalink"><a href="#a354e11f2b72b0a78c1b5f97357498051">&#9670;&#160;</a></span>PTIM_WCONTROL_AutoReload</h2>
5660
5661 <div class="memitem">
5662 <div class="memproto">
5663       <table class="memname">
5664         <tr>
5665           <td class="memname">#define PTIM_WCONTROL_AutoReload</td>
5666           <td>(</td>
5667           <td class="paramtype">&#160;</td>
5668           <td class="paramname">x</td><td>)</td>
5669           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a92428db9bf62796b22fa4d03a0d44f8c">PTIM_WCONTROL_AutoReload_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#acd877c3ae391c835308d6209991b3087">PTIM_WCONTROL_AutoReload_Msk</a>)</td>
5670         </tr>
5671       </table>
5672 </div><div class="memdoc">
5673
5674 </div>
5675 </div>
5676 <a id="acd877c3ae391c835308d6209991b3087" name="acd877c3ae391c835308d6209991b3087"></a>
5677 <h2 class="memtitle"><span class="permalink"><a href="#acd877c3ae391c835308d6209991b3087">&#9670;&#160;</a></span>PTIM_WCONTROL_AutoReload_Msk</h2>
5678
5679 <div class="memitem">
5680 <div class="memproto">
5681       <table class="memname">
5682         <tr>
5683           <td class="memname">#define PTIM_WCONTROL_AutoReload_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a92428db9bf62796b22fa4d03a0d44f8c">PTIM_WCONTROL_AutoReload_Pos</a>)</td>
5684         </tr>
5685       </table>
5686 </div><div class="memdoc">
5687 <p>PTIM WCONTROL: Auto Reload Mask </p>
5688
5689 </div>
5690 </div>
5691 <a id="a92428db9bf62796b22fa4d03a0d44f8c" name="a92428db9bf62796b22fa4d03a0d44f8c"></a>
5692 <h2 class="memtitle"><span class="permalink"><a href="#a92428db9bf62796b22fa4d03a0d44f8c">&#9670;&#160;</a></span>PTIM_WCONTROL_AutoReload_Pos</h2>
5693
5694 <div class="memitem">
5695 <div class="memproto">
5696       <table class="memname">
5697         <tr>
5698           <td class="memname">#define PTIM_WCONTROL_AutoReload_Pos&#160;&#160;&#160;1U</td>
5699         </tr>
5700       </table>
5701 </div><div class="memdoc">
5702 <p>PTIM WCONTROL: Auto Reload Position </p>
5703
5704 </div>
5705 </div>
5706 <a id="a6b8afdf15f4c571bc4dc8dd68d94857b" name="a6b8afdf15f4c571bc4dc8dd68d94857b"></a>
5707 <h2 class="memtitle"><span class="permalink"><a href="#a6b8afdf15f4c571bc4dc8dd68d94857b">&#9670;&#160;</a></span>PTIM_WCONTROL_Enable</h2>
5708
5709 <div class="memitem">
5710 <div class="memproto">
5711       <table class="memname">
5712         <tr>
5713           <td class="memname">#define PTIM_WCONTROL_Enable</td>
5714           <td>(</td>
5715           <td class="paramtype">&#160;</td>
5716           <td class="paramname">x</td><td>)</td>
5717           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#a766bde345c9066ff36955a46c575287b">PTIM_WCONTROL_Enable_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a3224c76fb25151decd85acaca3e07921">PTIM_WCONTROL_Enable_Msk</a>)</td>
5718         </tr>
5719       </table>
5720 </div><div class="memdoc">
5721
5722 </div>
5723 </div>
5724 <a id="a3224c76fb25151decd85acaca3e07921" name="a3224c76fb25151decd85acaca3e07921"></a>
5725 <h2 class="memtitle"><span class="permalink"><a href="#a3224c76fb25151decd85acaca3e07921">&#9670;&#160;</a></span>PTIM_WCONTROL_Enable_Msk</h2>
5726
5727 <div class="memitem">
5728 <div class="memproto">
5729       <table class="memname">
5730         <tr>
5731           <td class="memname">#define PTIM_WCONTROL_Enable_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#a766bde345c9066ff36955a46c575287b">PTIM_WCONTROL_Enable_Pos</a>*/)</td>
5732         </tr>
5733       </table>
5734 </div><div class="memdoc">
5735 <p>PTIM WCONTROL: Enable Mask </p>
5736
5737 </div>
5738 </div>
5739 <a id="a766bde345c9066ff36955a46c575287b" name="a766bde345c9066ff36955a46c575287b"></a>
5740 <h2 class="memtitle"><span class="permalink"><a href="#a766bde345c9066ff36955a46c575287b">&#9670;&#160;</a></span>PTIM_WCONTROL_Enable_Pos</h2>
5741
5742 <div class="memitem">
5743 <div class="memproto">
5744       <table class="memname">
5745         <tr>
5746           <td class="memname">#define PTIM_WCONTROL_Enable_Pos&#160;&#160;&#160;0U</td>
5747         </tr>
5748       </table>
5749 </div><div class="memdoc">
5750 <p>PTIM WCONTROL: Enable Position </p>
5751
5752 </div>
5753 </div>
5754 <a id="aa8ce36df65589c55dbdbf86e9f82eff8" name="aa8ce36df65589c55dbdbf86e9f82eff8"></a>
5755 <h2 class="memtitle"><span class="permalink"><a href="#aa8ce36df65589c55dbdbf86e9f82eff8">&#9670;&#160;</a></span>PTIM_WCONTROL_IRQenable</h2>
5756
5757 <div class="memitem">
5758 <div class="memproto">
5759       <table class="memname">
5760         <tr>
5761           <td class="memname">#define PTIM_WCONTROL_IRQenable</td>
5762           <td>(</td>
5763           <td class="paramtype">&#160;</td>
5764           <td class="paramname">x</td><td>)</td>
5765           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a6b6e80f22db74334668eb35972d00075">PTIM_WCONTROL_IRQenable_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#af00fdab72c490423a4f7e5483a89ae05">PTIM_WCONTROL_IRQenable_Msk</a>)</td>
5766         </tr>
5767       </table>
5768 </div><div class="memdoc">
5769
5770 </div>
5771 </div>
5772 <a id="af00fdab72c490423a4f7e5483a89ae05" name="af00fdab72c490423a4f7e5483a89ae05"></a>
5773 <h2 class="memtitle"><span class="permalink"><a href="#af00fdab72c490423a4f7e5483a89ae05">&#9670;&#160;</a></span>PTIM_WCONTROL_IRQenable_Msk</h2>
5774
5775 <div class="memitem">
5776 <div class="memproto">
5777       <table class="memname">
5778         <tr>
5779           <td class="memname">#define PTIM_WCONTROL_IRQenable_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#a6b6e80f22db74334668eb35972d00075">PTIM_WCONTROL_IRQenable_Pos</a>)</td>
5780         </tr>
5781       </table>
5782 </div><div class="memdoc">
5783 <p>PTIM WCONTROL: IRQ Enable Mask </p>
5784
5785 </div>
5786 </div>
5787 <a id="a6b6e80f22db74334668eb35972d00075" name="a6b6e80f22db74334668eb35972d00075"></a>
5788 <h2 class="memtitle"><span class="permalink"><a href="#a6b6e80f22db74334668eb35972d00075">&#9670;&#160;</a></span>PTIM_WCONTROL_IRQenable_Pos</h2>
5789
5790 <div class="memitem">
5791 <div class="memproto">
5792       <table class="memname">
5793         <tr>
5794           <td class="memname">#define PTIM_WCONTROL_IRQenable_Pos&#160;&#160;&#160;2U</td>
5795         </tr>
5796       </table>
5797 </div><div class="memdoc">
5798 <p>PTIM WCONTROL: IRQ Enable Position </p>
5799
5800 </div>
5801 </div>
5802 <a id="a0002122226f327beb2448507434119dd" name="a0002122226f327beb2448507434119dd"></a>
5803 <h2 class="memtitle"><span class="permalink"><a href="#a0002122226f327beb2448507434119dd">&#9670;&#160;</a></span>PTIM_WCONTROL_Mode</h2>
5804
5805 <div class="memitem">
5806 <div class="memproto">
5807       <table class="memname">
5808         <tr>
5809           <td class="memname">#define PTIM_WCONTROL_Mode</td>
5810           <td>(</td>
5811           <td class="paramtype">&#160;</td>
5812           <td class="paramname">x</td><td>)</td>
5813           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#aa520a65ee0970978cccc6f71c4d7cf40">PTIM_WCONTROL_Mode_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a57e0ff6fa731293061548809f136db27">PTIM_WCONTROL_Mode_Msk</a>)</td>
5814         </tr>
5815       </table>
5816 </div><div class="memdoc">
5817
5818 </div>
5819 </div>
5820 <a id="a57e0ff6fa731293061548809f136db27" name="a57e0ff6fa731293061548809f136db27"></a>
5821 <h2 class="memtitle"><span class="permalink"><a href="#a57e0ff6fa731293061548809f136db27">&#9670;&#160;</a></span>PTIM_WCONTROL_Mode_Msk</h2>
5822
5823 <div class="memitem">
5824 <div class="memproto">
5825       <table class="memname">
5826         <tr>
5827           <td class="memname">#define PTIM_WCONTROL_Mode_Msk&#160;&#160;&#160;(0x1U &lt;&lt; <a class="el" href="core__ca_8h.html#aa520a65ee0970978cccc6f71c4d7cf40">PTIM_WCONTROL_Mode_Pos</a>)</td>
5828         </tr>
5829       </table>
5830 </div><div class="memdoc">
5831 <p>PTIM WCONTROL: Watchdog Mode Mask </p>
5832
5833 </div>
5834 </div>
5835 <a id="aa520a65ee0970978cccc6f71c4d7cf40" name="aa520a65ee0970978cccc6f71c4d7cf40"></a>
5836 <h2 class="memtitle"><span class="permalink"><a href="#aa520a65ee0970978cccc6f71c4d7cf40">&#9670;&#160;</a></span>PTIM_WCONTROL_Mode_Pos</h2>
5837
5838 <div class="memitem">
5839 <div class="memproto">
5840       <table class="memname">
5841         <tr>
5842           <td class="memname">#define PTIM_WCONTROL_Mode_Pos&#160;&#160;&#160;3U</td>
5843         </tr>
5844       </table>
5845 </div><div class="memdoc">
5846 <p>PTIM WCONTROL: Watchdog Mode Position </p>
5847
5848 </div>
5849 </div>
5850 <a id="a9de73ffcb171293679abe7e4868568cc" name="a9de73ffcb171293679abe7e4868568cc"></a>
5851 <h2 class="memtitle"><span class="permalink"><a href="#a9de73ffcb171293679abe7e4868568cc">&#9670;&#160;</a></span>PTIM_WCONTROL_Presacler</h2>
5852
5853 <div class="memitem">
5854 <div class="memproto">
5855       <table class="memname">
5856         <tr>
5857           <td class="memname">#define PTIM_WCONTROL_Presacler</td>
5858           <td>(</td>
5859           <td class="paramtype">&#160;</td>
5860           <td class="paramname">x</td><td>)</td>
5861           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) &lt;&lt; <a class="el" href="core__ca_8h.html#a699863868487b60d093aaa4acb476baf">PTIM_WCONTROL_Presacler_Pos</a>)) &amp; <a class="el" href="core__ca_8h.html#a8517f58681a489fc2e7343740104b830">PTIM_WCONTROL_Presacler_Msk</a>)</td>
5862         </tr>
5863       </table>
5864 </div><div class="memdoc">
5865
5866 </div>
5867 </div>
5868 <a id="a8517f58681a489fc2e7343740104b830" name="a8517f58681a489fc2e7343740104b830"></a>
5869 <h2 class="memtitle"><span class="permalink"><a href="#a8517f58681a489fc2e7343740104b830">&#9670;&#160;</a></span>PTIM_WCONTROL_Presacler_Msk</h2>
5870
5871 <div class="memitem">
5872 <div class="memproto">
5873       <table class="memname">
5874         <tr>
5875           <td class="memname">#define PTIM_WCONTROL_Presacler_Msk&#160;&#160;&#160;(0xFFU &lt;&lt; <a class="el" href="core__ca_8h.html#a699863868487b60d093aaa4acb476baf">PTIM_WCONTROL_Presacler_Pos</a>)</td>
5876         </tr>
5877       </table>
5878 </div><div class="memdoc">
5879 <p>PTIM WCONTROL: Prescaler Mask </p>
5880
5881 </div>
5882 </div>
5883 <a id="a699863868487b60d093aaa4acb476baf" name="a699863868487b60d093aaa4acb476baf"></a>
5884 <h2 class="memtitle"><span class="permalink"><a href="#a699863868487b60d093aaa4acb476baf">&#9670;&#160;</a></span>PTIM_WCONTROL_Presacler_Pos</h2>
5885
5886 <div class="memitem">
5887 <div class="memproto">
5888       <table class="memname">
5889         <tr>
5890           <td class="memname">#define PTIM_WCONTROL_Presacler_Pos&#160;&#160;&#160;8U</td>
5891         </tr>
5892       </table>
5893 </div><div class="memdoc">
5894 <p>PTIM WCONTROL: Prescaler Position </p>
5895
5896 </div>
5897 </div>
5898 <a id="a30b4ad11d0b222ba1c6138a245dd0a2d" name="a30b4ad11d0b222ba1c6138a245dd0a2d"></a>
5899 <h2 class="memtitle"><span class="permalink"><a href="#a30b4ad11d0b222ba1c6138a245dd0a2d">&#9670;&#160;</a></span>PTIM_WISR_EventFlag</h2>
5900
5901 <div class="memitem">
5902 <div class="memproto">
5903       <table class="memname">
5904         <tr>
5905           <td class="memname">#define PTIM_WISR_EventFlag</td>
5906           <td>(</td>
5907           <td class="paramtype">&#160;</td>
5908           <td class="paramname">x</td><td>)</td>
5909           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab0090b3d580850c9ec8583ad2083de2a">PTIM_WISR_EventFlag_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#af7682c18d2684e3ef0b7a79a05800f62">PTIM_WISR_EventFlag_Msk</a>)</td>
5910         </tr>
5911       </table>
5912 </div><div class="memdoc">
5913
5914 </div>
5915 </div>
5916 <a id="af7682c18d2684e3ef0b7a79a05800f62" name="af7682c18d2684e3ef0b7a79a05800f62"></a>
5917 <h2 class="memtitle"><span class="permalink"><a href="#af7682c18d2684e3ef0b7a79a05800f62">&#9670;&#160;</a></span>PTIM_WISR_EventFlag_Msk</h2>
5918
5919 <div class="memitem">
5920 <div class="memproto">
5921       <table class="memname">
5922         <tr>
5923           <td class="memname">#define PTIM_WISR_EventFlag_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab0090b3d580850c9ec8583ad2083de2a">PTIM_WISR_EventFlag_Pos</a>*/)</td>
5924         </tr>
5925       </table>
5926 </div><div class="memdoc">
5927 <p>PTIM WISR: Event Flag Mask </p>
5928
5929 </div>
5930 </div>
5931 <a id="ab0090b3d580850c9ec8583ad2083de2a" name="ab0090b3d580850c9ec8583ad2083de2a"></a>
5932 <h2 class="memtitle"><span class="permalink"><a href="#ab0090b3d580850c9ec8583ad2083de2a">&#9670;&#160;</a></span>PTIM_WISR_EventFlag_Pos</h2>
5933
5934 <div class="memitem">
5935 <div class="memproto">
5936       <table class="memname">
5937         <tr>
5938           <td class="memname">#define PTIM_WISR_EventFlag_Pos&#160;&#160;&#160;0U</td>
5939         </tr>
5940       </table>
5941 </div><div class="memdoc">
5942 <p>PTIM WISR: Event Flag Position </p>
5943
5944 </div>
5945 </div>
5946 <a id="a0d426f711743bb29171559c763d2b178" name="a0d426f711743bb29171559c763d2b178"></a>
5947 <h2 class="memtitle"><span class="permalink"><a href="#a0d426f711743bb29171559c763d2b178">&#9670;&#160;</a></span>PTIM_WRESET_ResetFlag</h2>
5948
5949 <div class="memitem">
5950 <div class="memproto">
5951       <table class="memname">
5952         <tr>
5953           <td class="memname">#define PTIM_WRESET_ResetFlag</td>
5954           <td>(</td>
5955           <td class="paramtype">&#160;</td>
5956           <td class="paramname">x</td><td>)</td>
5957           <td>&#160;&#160;&#160;(((uint32_t)(((uint32_t)(x)) /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab14433a719470079291e0e85afd3d4ce">PTIM_WRESET_ResetFlag_Pos</a>*/)) &amp; <a class="el" href="core__ca_8h.html#a09ee8cf35de561687d0d2d5444557264">PTIM_WRESET_ResetFlag_Msk</a>)</td>
5958         </tr>
5959       </table>
5960 </div><div class="memdoc">
5961
5962 </div>
5963 </div>
5964 <a id="a09ee8cf35de561687d0d2d5444557264" name="a09ee8cf35de561687d0d2d5444557264"></a>
5965 <h2 class="memtitle"><span class="permalink"><a href="#a09ee8cf35de561687d0d2d5444557264">&#9670;&#160;</a></span>PTIM_WRESET_ResetFlag_Msk</h2>
5966
5967 <div class="memitem">
5968 <div class="memproto">
5969       <table class="memname">
5970         <tr>
5971           <td class="memname">#define PTIM_WRESET_ResetFlag_Msk&#160;&#160;&#160;(0x1U /*&lt;&lt; <a class="el" href="core__ca_8h.html#ab14433a719470079291e0e85afd3d4ce">PTIM_WRESET_ResetFlag_Pos</a>*/)</td>
5972         </tr>
5973       </table>
5974 </div><div class="memdoc">
5975 <p>PTIM WRESET: Reset Flag Mask </p>
5976
5977 </div>
5978 </div>
5979 <a id="ab14433a719470079291e0e85afd3d4ce" name="ab14433a719470079291e0e85afd3d4ce"></a>
5980 <h2 class="memtitle"><span class="permalink"><a href="#ab14433a719470079291e0e85afd3d4ce">&#9670;&#160;</a></span>PTIM_WRESET_ResetFlag_Pos</h2>
5981
5982 <div class="memitem">
5983 <div class="memproto">
5984       <table class="memname">
5985         <tr>
5986           <td class="memname">#define PTIM_WRESET_ResetFlag_Pos&#160;&#160;&#160;0U</td>
5987         </tr>
5988       </table>
5989 </div><div class="memdoc">
5990 <p>PTIM WRESET: Reset Flag Position </p>
5991
5992 </div>
5993 </div>
5994 <a id="af7f66fda711fd46e157dbb6c1af88e04" name="af7f66fda711fd46e157dbb6c1af88e04"></a>
5995 <h2 class="memtitle"><span class="permalink"><a href="#af7f66fda711fd46e157dbb6c1af88e04">&#9670;&#160;</a></span>RESERVED</h2>
5996
5997 <div class="memitem">
5998 <div class="memproto">
5999       <table class="memname">
6000         <tr>
6001           <td class="memname">#define RESERVED</td>
6002           <td>(</td>
6003           <td class="paramtype">&#160;</td>
6004           <td class="paramname">N, </td>
6005         </tr>
6006         <tr>
6007           <td class="paramkey"></td>
6008           <td></td>
6009           <td class="paramtype">&#160;</td>
6010           <td class="paramname">T&#160;</td>
6011         </tr>
6012         <tr>
6013           <td></td>
6014           <td>)</td>
6015           <td></td><td>&#160;&#160;&#160;T RESERVED##N;</td>
6016         </tr>
6017       </table>
6018 </div><div class="memdoc">
6019
6020 </div>
6021 </div>
6022 <a id="a1b8b0d00bfc7cbeed67b82db26d98195" name="a1b8b0d00bfc7cbeed67b82db26d98195"></a>
6023 <h2 class="memtitle"><span class="permalink"><a href="#a1b8b0d00bfc7cbeed67b82db26d98195">&#9670;&#160;</a></span>SECTION_AP2_SHIFT</h2>
6024
6025 <div class="memitem">
6026 <div class="memproto">
6027       <table class="memname">
6028         <tr>
6029           <td class="memname">#define SECTION_AP2_SHIFT&#160;&#160;&#160;(15)</td>
6030         </tr>
6031       </table>
6032 </div><div class="memdoc">
6033
6034 </div>
6035 </div>
6036 <a id="a725efc96ea9aa940fefcf013bce6ca8c" name="a725efc96ea9aa940fefcf013bce6ca8c"></a>
6037 <h2 class="memtitle"><span class="permalink"><a href="#a725efc96ea9aa940fefcf013bce6ca8c">&#9670;&#160;</a></span>SECTION_AP_MASK</h2>
6038
6039 <div class="memitem">
6040 <div class="memproto">
6041       <table class="memname">
6042         <tr>
6043           <td class="memname">#define SECTION_AP_MASK&#160;&#160;&#160;(0xFFFF73FF)</td>
6044         </tr>
6045       </table>
6046 </div><div class="memdoc">
6047
6048 </div>
6049 </div>
6050 <a id="a274fa608581b227182ce92adec4597b5" name="a274fa608581b227182ce92adec4597b5"></a>
6051 <h2 class="memtitle"><span class="permalink"><a href="#a274fa608581b227182ce92adec4597b5">&#9670;&#160;</a></span>SECTION_AP_SHIFT</h2>
6052
6053 <div class="memitem">
6054 <div class="memproto">
6055       <table class="memname">
6056         <tr>
6057           <td class="memname">#define SECTION_AP_SHIFT&#160;&#160;&#160;(10)</td>
6058         </tr>
6059       </table>
6060 </div><div class="memdoc">
6061
6062 </div>
6063 </div>
6064 <a id="a90a30c02512cbea24791212af9f2cd9f" name="a90a30c02512cbea24791212af9f2cd9f"></a>
6065 <h2 class="memtitle"><span class="permalink"><a href="#a90a30c02512cbea24791212af9f2cd9f">&#9670;&#160;</a></span>SECTION_DOMAIN_MASK</h2>
6066
6067 <div class="memitem">
6068 <div class="memproto">
6069       <table class="memname">
6070         <tr>
6071           <td class="memname">#define SECTION_DOMAIN_MASK&#160;&#160;&#160;(0xFFFFFE1F)</td>
6072         </tr>
6073       </table>
6074 </div><div class="memdoc">
6075
6076 </div>
6077 </div>
6078 <a id="a70cc38b984789323feecd97033a66757" name="a70cc38b984789323feecd97033a66757"></a>
6079 <h2 class="memtitle"><span class="permalink"><a href="#a70cc38b984789323feecd97033a66757">&#9670;&#160;</a></span>SECTION_DOMAIN_SHIFT</h2>
6080
6081 <div class="memitem">
6082 <div class="memproto">
6083       <table class="memname">
6084         <tr>
6085           <td class="memname">#define SECTION_DOMAIN_SHIFT&#160;&#160;&#160;(5)</td>
6086         </tr>
6087       </table>
6088 </div><div class="memdoc">
6089
6090 </div>
6091 </div>
6092 <a id="a16f225cca51a80c5cf1c9c002cfd2dba" name="a16f225cca51a80c5cf1c9c002cfd2dba"></a>
6093 <h2 class="memtitle"><span class="permalink"><a href="#a16f225cca51a80c5cf1c9c002cfd2dba">&#9670;&#160;</a></span>SECTION_MASK</h2>
6094
6095 <div class="memitem">
6096 <div class="memproto">
6097       <table class="memname">
6098         <tr>
6099           <td class="memname">#define SECTION_MASK&#160;&#160;&#160;(0xFFFFFFFC)</td>
6100         </tr>
6101       </table>
6102 </div><div class="memdoc">
6103
6104 </div>
6105 </div>
6106 <a id="a01ceacdb3888d7cddcfeccfea9eb3658" name="a01ceacdb3888d7cddcfeccfea9eb3658"></a>
6107 <h2 class="memtitle"><span class="permalink"><a href="#a01ceacdb3888d7cddcfeccfea9eb3658">&#9670;&#160;</a></span>SECTION_NG_MASK</h2>
6108
6109 <div class="memitem">
6110 <div class="memproto">
6111       <table class="memname">
6112         <tr>
6113           <td class="memname">#define SECTION_NG_MASK&#160;&#160;&#160;(0xFFFDFFFF)</td>
6114         </tr>
6115       </table>
6116 </div><div class="memdoc">
6117
6118 </div>
6119 </div>
6120 <a id="a7af8adbf033d0a5c7b0889dd085041d1" name="a7af8adbf033d0a5c7b0889dd085041d1"></a>
6121 <h2 class="memtitle"><span class="permalink"><a href="#a7af8adbf033d0a5c7b0889dd085041d1">&#9670;&#160;</a></span>SECTION_NG_SHIFT</h2>
6122
6123 <div class="memitem">
6124 <div class="memproto">
6125       <table class="memname">
6126         <tr>
6127           <td class="memname">#define SECTION_NG_SHIFT&#160;&#160;&#160;(17)</td>
6128         </tr>
6129       </table>
6130 </div><div class="memdoc">
6131
6132 </div>
6133 </div>
6134 <a id="a470b88645153aad94b09485f3108c641" name="a470b88645153aad94b09485f3108c641"></a>
6135 <h2 class="memtitle"><span class="permalink"><a href="#a470b88645153aad94b09485f3108c641">&#9670;&#160;</a></span>section_normal_nc</h2>
6136
6137 <div class="memitem">
6138 <div class="memproto">
6139       <table class="memname">
6140         <tr>
6141           <td class="memname">#define section_normal_nc</td>
6142           <td>(</td>
6143           <td class="paramtype">&#160;</td>
6144           <td class="paramname">descriptor_l1, </td>
6145         </tr>
6146         <tr>
6147           <td class="paramkey"></td>
6148           <td></td>
6149           <td class="paramtype">&#160;</td>
6150           <td class="paramname">region&#160;</td>
6151         </tr>
6152         <tr>
6153           <td></td>
6154           <td>)</td>
6155           <td></td><td></td>
6156         </tr>
6157       </table>
6158 </div><div class="memdoc">
6159
6160 </div>
6161 </div>
6162 <a id="a057533871fa1af6db7a27b39d976ac95" name="a057533871fa1af6db7a27b39d976ac95"></a>
6163 <h2 class="memtitle"><span class="permalink"><a href="#a057533871fa1af6db7a27b39d976ac95">&#9670;&#160;</a></span>SECTION_NS_MASK</h2>
6164
6165 <div class="memitem">
6166 <div class="memproto">
6167       <table class="memname">
6168         <tr>
6169           <td class="memname">#define SECTION_NS_MASK&#160;&#160;&#160;(0xFFF7FFFF)</td>
6170         </tr>
6171       </table>
6172 </div><div class="memdoc">
6173
6174 </div>
6175 </div>
6176 <a id="a502d55a107c909e15be282d8fbe4a8ce" name="a502d55a107c909e15be282d8fbe4a8ce"></a>
6177 <h2 class="memtitle"><span class="permalink"><a href="#a502d55a107c909e15be282d8fbe4a8ce">&#9670;&#160;</a></span>SECTION_NS_SHIFT</h2>
6178
6179 <div class="memitem">
6180 <div class="memproto">
6181       <table class="memname">
6182         <tr>
6183           <td class="memname">#define SECTION_NS_SHIFT&#160;&#160;&#160;(19)</td>
6184         </tr>
6185       </table>
6186 </div><div class="memdoc">
6187
6188 </div>
6189 </div>
6190 <a id="ad32d146d84a9d7f964f28f1dadc98bcb" name="ad32d146d84a9d7f964f28f1dadc98bcb"></a>
6191 <h2 class="memtitle"><span class="permalink"><a href="#ad32d146d84a9d7f964f28f1dadc98bcb">&#9670;&#160;</a></span>SECTION_P_MASK</h2>
6192
6193 <div class="memitem">
6194 <div class="memproto">
6195       <table class="memname">
6196         <tr>
6197           <td class="memname">#define SECTION_P_MASK&#160;&#160;&#160;(0xFFFFFDFF)</td>
6198         </tr>
6199       </table>
6200 </div><div class="memdoc">
6201
6202 </div>
6203 </div>
6204 <a id="a8f27fa21cb70abad114374f33a562988" name="a8f27fa21cb70abad114374f33a562988"></a>
6205 <h2 class="memtitle"><span class="permalink"><a href="#a8f27fa21cb70abad114374f33a562988">&#9670;&#160;</a></span>SECTION_P_SHIFT</h2>
6206
6207 <div class="memitem">
6208 <div class="memproto">
6209       <table class="memname">
6210         <tr>
6211           <td class="memname">#define SECTION_P_SHIFT&#160;&#160;&#160;(9)</td>
6212         </tr>
6213       </table>
6214 </div><div class="memdoc">
6215
6216 </div>
6217 </div>
6218 <a id="a42d3645aad501af4ef447186c01685b7" name="a42d3645aad501af4ef447186c01685b7"></a>
6219 <h2 class="memtitle"><span class="permalink"><a href="#a42d3645aad501af4ef447186c01685b7">&#9670;&#160;</a></span>SECTION_S_MASK</h2>
6220
6221 <div class="memitem">
6222 <div class="memproto">
6223       <table class="memname">
6224         <tr>
6225           <td class="memname">#define SECTION_S_MASK&#160;&#160;&#160;(0xFFFEFFFF)</td>
6226         </tr>
6227       </table>
6228 </div><div class="memdoc">
6229
6230 </div>
6231 </div>
6232 <a id="a83a5fc538dad79161b122fb164d630fe" name="a83a5fc538dad79161b122fb164d630fe"></a>
6233 <h2 class="memtitle"><span class="permalink"><a href="#a83a5fc538dad79161b122fb164d630fe">&#9670;&#160;</a></span>SECTION_S_SHIFT</h2>
6234
6235 <div class="memitem">
6236 <div class="memproto">
6237       <table class="memname">
6238         <tr>
6239           <td class="memname">#define SECTION_S_SHIFT&#160;&#160;&#160;(16)</td>
6240         </tr>
6241       </table>
6242 </div><div class="memdoc">
6243
6244 </div>
6245 </div>
6246 <a id="ad84432cb37ae093f7609f8f29f42c1f4" name="ad84432cb37ae093f7609f8f29f42c1f4"></a>
6247 <h2 class="memtitle"><span class="permalink"><a href="#ad84432cb37ae093f7609f8f29f42c1f4">&#9670;&#160;</a></span>SECTION_TEX0_SHIFT</h2>
6248
6249 <div class="memitem">
6250 <div class="memproto">
6251       <table class="memname">
6252         <tr>
6253           <td class="memname">#define SECTION_TEX0_SHIFT&#160;&#160;&#160;(12)</td>
6254         </tr>
6255       </table>
6256 </div><div class="memdoc">
6257
6258 </div>
6259 </div>
6260 <a id="a531cafc5eca8ade67a6fb83b35f8520e" name="a531cafc5eca8ade67a6fb83b35f8520e"></a>
6261 <h2 class="memtitle"><span class="permalink"><a href="#a531cafc5eca8ade67a6fb83b35f8520e">&#9670;&#160;</a></span>SECTION_TEX1_SHIFT</h2>
6262
6263 <div class="memitem">
6264 <div class="memproto">
6265       <table class="memname">
6266         <tr>
6267           <td class="memname">#define SECTION_TEX1_SHIFT&#160;&#160;&#160;(13)</td>
6268         </tr>
6269       </table>
6270 </div><div class="memdoc">
6271
6272 </div>
6273 </div>
6274 <a id="a8a6d854746a9c0049f9a91188092a55f" name="a8a6d854746a9c0049f9a91188092a55f"></a>
6275 <h2 class="memtitle"><span class="permalink"><a href="#a8a6d854746a9c0049f9a91188092a55f">&#9670;&#160;</a></span>SECTION_TEX2_SHIFT</h2>
6276
6277 <div class="memitem">
6278 <div class="memproto">
6279       <table class="memname">
6280         <tr>
6281           <td class="memname">#define SECTION_TEX2_SHIFT&#160;&#160;&#160;(14)</td>
6282         </tr>
6283       </table>
6284 </div><div class="memdoc">
6285
6286 </div>
6287 </div>
6288 <a id="a3052ba3d97ad157189a6c6fce15b1b6a" name="a3052ba3d97ad157189a6c6fce15b1b6a"></a>
6289 <h2 class="memtitle"><span class="permalink"><a href="#a3052ba3d97ad157189a6c6fce15b1b6a">&#9670;&#160;</a></span>SECTION_TEXCB_MASK</h2>
6290
6291 <div class="memitem">
6292 <div class="memproto">
6293       <table class="memname">
6294         <tr>
6295           <td class="memname">#define SECTION_TEXCB_MASK&#160;&#160;&#160;(0xFFFF8FF3)</td>
6296         </tr>
6297       </table>
6298 </div><div class="memdoc">
6299
6300 </div>
6301 </div>
6302 <a id="a83cb551c9fa708e33082c682be614334" name="a83cb551c9fa708e33082c682be614334"></a>
6303 <h2 class="memtitle"><span class="permalink"><a href="#a83cb551c9fa708e33082c682be614334">&#9670;&#160;</a></span>SECTION_XN_MASK</h2>
6304
6305 <div class="memitem">
6306 <div class="memproto">
6307       <table class="memname">
6308         <tr>
6309           <td class="memname">#define SECTION_XN_MASK&#160;&#160;&#160;(0xFFFFFFEF)</td>
6310         </tr>
6311       </table>
6312 </div><div class="memdoc">
6313
6314 </div>
6315 </div>
6316 <a id="a6cdc2db0ca695fd1191305a13e66c0a7" name="a6cdc2db0ca695fd1191305a13e66c0a7"></a>
6317 <h2 class="memtitle"><span class="permalink"><a href="#a6cdc2db0ca695fd1191305a13e66c0a7">&#9670;&#160;</a></span>SECTION_XN_SHIFT</h2>
6318
6319 <div class="memitem">
6320 <div class="memproto">
6321       <table class="memname">
6322         <tr>
6323           <td class="memname">#define SECTION_XN_SHIFT&#160;&#160;&#160;(4)</td>
6324         </tr>
6325       </table>
6326 </div><div class="memdoc">
6327
6328 </div>
6329 </div>
6330 <h2 class="groupheader">Function Documentation</h2>
6331 <a id="a5ace5c651cf18aaa7659e1fbe6e77988" name="a5ace5c651cf18aaa7659e1fbe6e77988"></a>
6332 <h2 class="memtitle"><span class="permalink"><a href="#a5ace5c651cf18aaa7659e1fbe6e77988">&#9670;&#160;</a></span>__L1C_MaintainDCacheSetWay()</h2>
6333
6334 <div class="memitem">
6335 <div class="memproto">
6336       <table class="memname">
6337         <tr>
6338           <td class="memname"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void __L1C_MaintainDCacheSetWay </td>
6339           <td>(</td>
6340           <td class="paramtype">uint32_t&#160;</td>
6341           <td class="paramname"><em>level</em>, </td>
6342         </tr>
6343         <tr>
6344           <td class="paramkey"></td>
6345           <td></td>
6346           <td class="paramtype">uint32_t&#160;</td>
6347           <td class="paramname"><em>maint</em>&#160;</td>
6348         </tr>
6349         <tr>
6350           <td></td>
6351           <td>)</td>
6352           <td></td><td></td>
6353         </tr>
6354       </table>
6355 </div><div class="memdoc">
6356
6357 <p>Apply cache maintenance to given cache level. </p>
6358 <dl class="params"><dt>Parameters</dt><dd>
6359   <table class="params">
6360     <tr><td class="paramdir">[in]</td><td class="paramname">level</td><td>cache level to be maintained </td></tr>
6361     <tr><td class="paramdir">[in]</td><td class="paramname">maint</td><td>0 - invalidate, 1 - clean, otherwise - invalidate and clean </td></tr>
6362   </table>
6363   </dd>
6364 </dl>
6365
6366 </div>
6367 </div>
6368 <a id="a35988a42567ca868bffd0b6171021ecb" name="a35988a42567ca868bffd0b6171021ecb"></a>
6369 <h2 class="memtitle"><span class="permalink"><a href="#a35988a42567ca868bffd0b6171021ecb">&#9670;&#160;</a></span>__log2_up()</h2>
6370
6371 <div class="memitem">
6372 <div class="memproto">
6373       <table class="memname">
6374         <tr>
6375           <td class="memname"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> uint8_t __log2_up </td>
6376           <td>(</td>
6377           <td class="paramtype">uint32_t&#160;</td>
6378           <td class="paramname"><em>n</em></td><td>)</td>
6379           <td></td>
6380         </tr>
6381       </table>
6382 </div><div class="memdoc">
6383
6384 <p>Calculate log2 rounded up. </p>
6385 <ul>
6386 <li>log(0) =&gt; 0</li>
6387 <li>log(1) =&gt; 0</li>
6388 <li>log(2) =&gt; 1</li>
6389 <li>log(3) =&gt; 2</li>
6390 <li>log(4) =&gt; 2</li>
6391 <li>log(5) =&gt; 3 : :</li>
6392 <li>log(16) =&gt; 4</li>
6393 <li>log(32) =&gt; 5 : : <dl class="params"><dt>Parameters</dt><dd>
6394   <table class="params">
6395     <tr><td class="paramdir">[in]</td><td class="paramname">n</td><td>input value parameter </td></tr>
6396   </table>
6397   </dd>
6398 </dl>
6399 <dl class="section return"><dt>Returns</dt><dd>log2(n) </dd></dl>
6400 </li>
6401 </ul>
6402
6403 </div>
6404 </div>
6405 <a id="a43cfac7327b49e2a89d63abc99b6b06a" name="a43cfac7327b49e2a89d63abc99b6b06a"></a>
6406 <h2 class="memtitle"><span class="permalink"><a href="#a43cfac7327b49e2a89d63abc99b6b06a">&#9670;&#160;</a></span>GIC_GetConfiguration()</h2>
6407
6408 <div class="memitem">
6409 <div class="memproto">
6410       <table class="memname">
6411         <tr>
6412           <td class="memname"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t GIC_GetConfiguration </td>
6413           <td>(</td>
6414           <td class="paramtype"><a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a>&#160;</td>
6415           <td class="paramname"><em>IRQn</em></td><td>)</td>
6416           <td></td>
6417         </tr>
6418       </table>
6419 </div><div class="memdoc">
6420
6421 <p>Get the interrupt configuration from the GIC's ICFGR register. </p>
6422 <dl class="params"><dt>Parameters</dt><dd>
6423   <table class="params">
6424     <tr><td class="paramdir">[in]</td><td class="paramname">IRQn</td><td>Interrupt to acquire the configuration for. </td></tr>
6425   </table>
6426   </dd>
6427 </dl>
6428 <dl class="section return"><dt>Returns</dt><dd>Int_config field value. Bit 0: Reserved (0 - N-N model, 1 - 1-N model for some GIC before v1) Bit 1: 0 - level sensitive, 1 - edge triggered </dd></dl>
6429
6430 </div>
6431 </div>
6432 <a id="abcd7d576ea634b1a708db9fda95d09df" name="abcd7d576ea634b1a708db9fda95d09df"></a>
6433 <h2 class="memtitle"><span class="permalink"><a href="#abcd7d576ea634b1a708db9fda95d09df">&#9670;&#160;</a></span>GIC_GetEnableIRQ()</h2>
6434
6435 <div class="memitem">
6436 <div class="memproto">
6437       <table class="memname">
6438         <tr>
6439           <td class="memname"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t GIC_GetEnableIRQ </td>
6440           <td>(</td>
6441           <td class="paramtype"><a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a>&#160;</td>
6442           <td class="paramname"><em>IRQn</em></td><td>)</td>
6443           <td></td>
6444         </tr>
6445       </table>
6446 </div><div class="memdoc">
6447
6448 <p>Get interrupt enable status using GIC's ISENABLER register. </p>
6449 <dl class="params"><dt>Parameters</dt><dd>
6450   <table class="params">
6451     <tr><td class="paramdir">[in]</td><td class="paramname">IRQn</td><td>The interrupt to be queried. </td></tr>
6452   </table>
6453   </dd>
6454 </dl>
6455 <dl class="section return"><dt>Returns</dt><dd>0 - interrupt is not enabled, 1 - interrupt is enabled. </dd></dl>
6456
6457 </div>
6458 </div>
6459 <a id="ae161d7a866cb61f92b808ae98fa7c812" name="ae161d7a866cb61f92b808ae98fa7c812"></a>
6460 <h2 class="memtitle"><span class="permalink"><a href="#ae161d7a866cb61f92b808ae98fa7c812">&#9670;&#160;</a></span>GIC_GetGroup()</h2>
6461
6462 <div class="memitem">
6463 <div class="memproto">
6464       <table class="memname">
6465         <tr>
6466           <td class="memname"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t GIC_GetGroup </td>
6467           <td>(</td>
6468           <td class="paramtype"><a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a>&#160;</td>
6469           <td class="paramname"><em>IRQn</em></td><td>)</td>
6470           <td></td>
6471         </tr>
6472       </table>
6473 </div><div class="memdoc">
6474
6475 <p>Get the interrupt group from the GIC's IGROUPR register. </p>
6476 <dl class="params"><dt>Parameters</dt><dd>
6477   <table class="params">
6478     <tr><td class="paramdir">[in]</td><td class="paramname">IRQn</td><td>The interrupt to be queried. </td></tr>
6479   </table>
6480   </dd>
6481 </dl>
6482 <dl class="section return"><dt>Returns</dt><dd>0 - Group 0, 1 - Group 1 </dd></dl>
6483
6484 </div>
6485 </div>
6486 <a id="ab726a01df6ee9a480cc73910a06ddfb7" name="ab726a01df6ee9a480cc73910a06ddfb7"></a>
6487 <h2 class="memtitle"><span class="permalink"><a href="#ab726a01df6ee9a480cc73910a06ddfb7">&#9670;&#160;</a></span>GIC_GetPendingIRQ()</h2>
6488
6489 <div class="memitem">
6490 <div class="memproto">
6491       <table class="memname">
6492         <tr>
6493           <td class="memname"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t GIC_GetPendingIRQ </td>
6494           <td>(</td>
6495           <td class="paramtype"><a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a>&#160;</td>
6496           <td class="paramname"><em>IRQn</em></td><td>)</td>
6497           <td></td>
6498         </tr>
6499       </table>
6500 </div><div class="memdoc">
6501
6502 <p>Get interrupt pending status from GIC's ISPENDR register. </p>
6503 <dl class="params"><dt>Parameters</dt><dd>
6504   <table class="params">
6505     <tr><td class="paramdir">[in]</td><td class="paramname">IRQn</td><td>The interrupt to be queried. </td></tr>
6506   </table>
6507   </dd>
6508 </dl>
6509 <dl class="section return"><dt>Returns</dt><dd>0 - interrupt is not pending, 1 - interrupt is pendig. </dd></dl>
6510
6511 </div>
6512 </div>
6513 <a id="a5dffcd04b18d2c3ee5a410e185ce5108" name="a5dffcd04b18d2c3ee5a410e185ce5108"></a>
6514 <h2 class="memtitle"><span class="permalink"><a href="#a5dffcd04b18d2c3ee5a410e185ce5108">&#9670;&#160;</a></span>GIC_SetConfiguration()</h2>
6515
6516 <div class="memitem">
6517 <div class="memproto">
6518       <table class="memname">
6519         <tr>
6520           <td class="memname"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void GIC_SetConfiguration </td>
6521           <td>(</td>
6522           <td class="paramtype"><a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a>&#160;</td>
6523           <td class="paramname"><em>IRQn</em>, </td>
6524         </tr>
6525         <tr>
6526           <td class="paramkey"></td>
6527           <td></td>
6528           <td class="paramtype">uint32_t&#160;</td>
6529           <td class="paramname"><em>int_config</em>&#160;</td>
6530         </tr>
6531         <tr>
6532           <td></td>
6533           <td>)</td>
6534           <td></td><td></td>
6535         </tr>
6536       </table>
6537 </div><div class="memdoc">
6538
6539 <p>Sets the interrupt configuration using GIC's ICFGR register. </p>
6540 <dl class="params"><dt>Parameters</dt><dd>
6541   <table class="params">
6542     <tr><td class="paramdir">[in]</td><td class="paramname">IRQn</td><td>The interrupt to be configured. </td></tr>
6543     <tr><td class="paramdir">[in]</td><td class="paramname">int_config</td><td>Int_config field value. Bit 0: Reserved (0 - N-N model, 1 - 1-N model for some GIC before v1) Bit 1: 0 - level sensitive, 1 - edge triggered </td></tr>
6544   </table>
6545   </dd>
6546 </dl>
6547
6548 </div>
6549 </div>
6550 <a id="ab875d63dc51a75149802945bb00e2695" name="ab875d63dc51a75149802945bb00e2695"></a>
6551 <h2 class="memtitle"><span class="permalink"><a href="#ab875d63dc51a75149802945bb00e2695">&#9670;&#160;</a></span>GIC_SetGroup()</h2>
6552
6553 <div class="memitem">
6554 <div class="memproto">
6555       <table class="memname">
6556         <tr>
6557           <td class="memname"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void GIC_SetGroup </td>
6558           <td>(</td>
6559           <td class="paramtype"><a class="el" href="group__irq__ctrl__gr.html#ga7e1129cd8a196f4284d41db3e82ad5c8">IRQn_Type</a>&#160;</td>
6560           <td class="paramname"><em>IRQn</em>, </td>
6561         </tr>
6562         <tr>
6563           <td class="paramkey"></td>
6564           <td></td>
6565           <td class="paramtype">uint32_t&#160;</td>
6566           <td class="paramname"><em>group</em>&#160;</td>
6567         </tr>
6568         <tr>
6569           <td></td>
6570           <td>)</td>
6571           <td></td><td></td>
6572         </tr>
6573       </table>
6574 </div><div class="memdoc">
6575
6576 <p>Set the interrupt group from the GIC's IGROUPR register. </p>
6577 <dl class="params"><dt>Parameters</dt><dd>
6578   <table class="params">
6579     <tr><td class="paramdir">[in]</td><td class="paramname">IRQn</td><td>The interrupt to be queried. </td></tr>
6580     <tr><td class="paramdir">[in]</td><td class="paramname">group</td><td>Interrupt group number: 0 - Group 0, 1 - Group 1 </td></tr>
6581   </table>
6582   </dd>
6583 </dl>
6584
6585 </div>
6586 </div>
6587 <a id="a703d60af8047cc0d56b74d6814e375c5" name="a703d60af8047cc0d56b74d6814e375c5"></a>
6588 <h2 class="memtitle"><span class="permalink"><a href="#a703d60af8047cc0d56b74d6814e375c5">&#9670;&#160;</a></span>L1C_InvalidateICacheMVA()</h2>
6589
6590 <div class="memitem">
6591 <div class="memproto">
6592       <table class="memname">
6593         <tr>
6594           <td class="memname"><a class="el" href="cmsis__armclang__a_8h.html#ab904513442afdf77d4f8c74f23cbb040">__STATIC_FORCEINLINE</a> void L1C_InvalidateICacheMVA </td>
6595           <td>(</td>
6596           <td class="paramtype">void *&#160;</td>
6597           <td class="paramname"><em>va</em></td><td>)</td>
6598           <td></td>
6599         </tr>
6600       </table>
6601 </div><div class="memdoc">
6602
6603 <p>Clean instruction cache line by address. </p>
6604 <dl class="params"><dt>Parameters</dt><dd>
6605   <table class="params">
6606     <tr><td class="paramdir">[in]</td><td class="paramname">va</td><td>Pointer to instructions to clear the cache for. </td></tr>
6607   </table>
6608   </dd>
6609 </dl>
6610
6611 </div>
6612 </div>
6613 <a id="a2c3f9f942e8a08630562f35802dbe942" name="a2c3f9f942e8a08630562f35802dbe942"></a>
6614 <h2 class="memtitle"><span class="permalink"><a href="#a2c3f9f942e8a08630562f35802dbe942">&#9670;&#160;</a></span>PTIM_GetEventFlag()</h2>
6615
6616 <div class="memitem">
6617 <div class="memproto">
6618       <table class="memname">
6619         <tr>
6620           <td class="memname"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> uint32_t PTIM_GetEventFlag </td>
6621           <td>(</td>
6622           <td class="paramtype">void&#160;</td>
6623           <td class="paramname"></td><td>)</td>
6624           <td></td>
6625         </tr>
6626       </table>
6627 </div><div class="memdoc">
6628 <p>ref <a class="el" href="structTimer__Type.html#a91845c88231f4f337be2810d73bc79e4" title="Offset: 0x008 (R/W) Private Timer Control Register.">Timer_Type::CONTROL</a> Get the event flag in timers ISR register. </p><dl class="section return"><dt>Returns</dt><dd>0 - flag is not set, 1- flag is set </dd></dl>
6629
6630 </div>
6631 </div>
6632 <a id="a323bf405e32846a7e57344935e51de66" name="a323bf405e32846a7e57344935e51de66"></a>
6633 <h2 class="memtitle"><span class="permalink"><a href="#a323bf405e32846a7e57344935e51de66">&#9670;&#160;</a></span>PTIM_SetCurrentValue()</h2>
6634
6635 <div class="memitem">
6636 <div class="memproto">
6637       <table class="memname">
6638         <tr>
6639           <td class="memname"><a class="el" href="group__comp__cntrl__gr.html#gaba87361bfad2ae52cfe2f40c1a1dbf9c">__STATIC_INLINE</a> void PTIM_SetCurrentValue </td>
6640           <td>(</td>
6641           <td class="paramtype">uint32_t&#160;</td>
6642           <td class="paramname"><em>value</em></td><td>)</td>
6643           <td></td>
6644         </tr>
6645       </table>
6646 </div><div class="memdoc">
6647
6648 <p>Set current counter value from its COUNTER register. </p>
6649
6650 </div>
6651 </div>
6652 </div><!-- contents -->
6653 </div><!-- doc-content -->
6654 <!-- start footer part -->
6655 <div id="nav-path" class="navpath"><!-- id is needed for treeview function! -->
6656   <ul>
6657     <li class="navelem"><a class="el" href="dir_c6310732a22f63c0c2fc5595561e68f1.html">Core</a></li><li class="navelem"><a class="el" href="dir_c12a6f5e6b887c62c6a89daa412fe214.html">Include</a></li><li class="navelem"><a class="el" href="core__ca_8h.html">core_ca.h</a></li>
6658     <li class="footer">
6659       <script type="text/javascript">
6660         <!--
6661         writeFooter.call(this);
6662         //-->
6663       </script> 
6664     </li>
6665   </ul>
6666 </div>
6667 </body>
6668 </html>