1 /**************************************************************************//**
2 * @file cmsis_armclang.h
3 * @brief CMSIS compiler ARMCLANG (ARM compiler V6) header file
6 ******************************************************************************/
8 * Copyright (c) 2009-2017 ARM Limited. All rights reserved.
10 * SPDX-License-Identifier: Apache-2.0
12 * Licensed under the Apache License, Version 2.0 (the License); you may
13 * not use this file except in compliance with the License.
14 * You may obtain a copy of the License at
16 * www.apache.org/licenses/LICENSE-2.0
18 * Unless required by applicable law or agreed to in writing, software
19 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
20 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
21 * See the License for the specific language governing permissions and
22 * limitations under the License.
25 /*lint -esym(9058, IRQn)*/ /* disable MISRA 2012 Rule 2.4 for IRQn */
27 #ifndef __CMSIS_ARMCLANG_H
28 #define __CMSIS_ARMCLANG_H
30 #ifndef __ARM_COMPAT_H
31 #include <arm_compat.h> /* Compatibility header for ARM Compiler 5 intrinsics */
34 /* CMSIS compiler specific defines */
39 #define __INLINE __inline
41 #ifndef __STATIC_INLINE
42 #define __STATIC_INLINE static __inline
45 #define __NO_RETURN __attribute__((noreturn))
48 #define __USED __attribute__((used))
51 #define __WEAK __attribute__((weak))
54 #define __PACKED __attribute__((packed, aligned(1)))
56 #ifndef __PACKED_STRUCT
57 #define __PACKED_STRUCT struct __attribute__((packed, aligned(1)))
59 #ifndef __PACKED_UNION
60 #define __PACKED_UNION union __attribute__((packed, aligned(1)))
62 #ifndef __UNALIGNED_UINT32 /* deprecated */
63 #pragma clang diagnostic push
64 #pragma clang diagnostic ignored "-Wpacked"
65 /*lint -esym(9058, T_UINT32)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32 */
66 struct __attribute__((packed)) T_UINT32 { uint32_t v; };
67 #pragma clang diagnostic pop
68 #define __UNALIGNED_UINT32(x) (((struct T_UINT32 *)(x))->v)
70 #ifndef __UNALIGNED_UINT16_WRITE
71 #pragma clang diagnostic push
72 #pragma clang diagnostic ignored "-Wpacked"
73 /*lint -esym(9058, T_UINT16_WRITE)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT16_WRITE */
74 __PACKED_STRUCT T_UINT16_WRITE { uint16_t v; };
75 #pragma clang diagnostic pop
76 #define __UNALIGNED_UINT16_WRITE(addr, val) (void)((((struct T_UINT16_WRITE *)(void *)(addr))->v) = (val))
78 #ifndef __UNALIGNED_UINT16_READ
79 #pragma clang diagnostic push
80 #pragma clang diagnostic ignored "-Wpacked"
81 /*lint -esym(9058, T_UINT16_READ)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT16_READ */
82 __PACKED_STRUCT T_UINT16_READ { uint16_t v; };
83 #pragma clang diagnostic pop
84 #define __UNALIGNED_UINT16_READ(addr) (((const struct T_UINT16_READ *)(const void *)(addr))->v)
86 #ifndef __UNALIGNED_UINT32_WRITE
87 #pragma clang diagnostic push
88 #pragma clang diagnostic ignored "-Wpacked"
89 /*lint -esym(9058, T_UINT32_WRITE)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32_WRITE */
90 __PACKED_STRUCT T_UINT32_WRITE { uint32_t v; };
91 #pragma clang diagnostic pop
92 #define __UNALIGNED_UINT32_WRITE(addr, val) (void)((((struct T_UINT32_WRITE *)(void *)(addr))->v) = (val))
94 #ifndef __UNALIGNED_UINT32_READ
95 #pragma clang diagnostic push
96 #pragma clang diagnostic ignored "-Wpacked"
97 /*lint -esym(9058, T_UINT32_READ)*/ /* disable MISRA 2012 Rule 2.4 for T_UINT32_READ */
98 __PACKED_STRUCT T_UINT32_READ { uint32_t v; };
99 #pragma clang diagnostic pop
100 #define __UNALIGNED_UINT32_READ(addr) (((const struct T_UINT32_READ *)(const void *)(addr))->v)
103 #define __ALIGNED(x) __attribute__((aligned(x)))
106 #define __RESTRICT __restrict
110 /* ########################### Core Function Access ########################### */
111 /** \ingroup CMSIS_Core_FunctionInterface
112 \defgroup CMSIS_Core_RegAccFunctions CMSIS Core Register Access Functions
117 \brief Enable IRQ Interrupts
118 \details Enables IRQ interrupts by clearing the I-bit in the CPSR.
119 Can only be executed in Privileged modes.
121 /* intrinsic void __enable_irq(); see arm_compat.h */
125 \brief Disable IRQ Interrupts
126 \details Disables IRQ interrupts by setting the I-bit in the CPSR.
127 Can only be executed in Privileged modes.
129 /* intrinsic void __disable_irq(); see arm_compat.h */
133 \brief Get Control Register
134 \details Returns the content of the Control Register.
135 \return Control Register value
137 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_CONTROL(void)
141 __ASM volatile ("MRS %0, control" : "=r" (result) );
146 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
148 \brief Get Control Register (non-secure)
149 \details Returns the content of the non-secure Control Register when in secure mode.
150 \return non-secure Control Register value
152 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_CONTROL_NS(void)
156 __ASM volatile ("MRS %0, control_ns" : "=r" (result) );
163 \brief Set Control Register
164 \details Writes the given value to the Control Register.
165 \param [in] control Control Register value to set
167 __attribute__((always_inline)) __STATIC_INLINE void __set_CONTROL(uint32_t control)
169 __ASM volatile ("MSR control, %0" : : "r" (control) : "memory");
173 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
175 \brief Set Control Register (non-secure)
176 \details Writes the given value to the non-secure Control Register when in secure state.
177 \param [in] control Control Register value to set
179 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_CONTROL_NS(uint32_t control)
181 __ASM volatile ("MSR control_ns, %0" : : "r" (control) : "memory");
187 \brief Get IPSR Register
188 \details Returns the content of the IPSR Register.
189 \return IPSR Register value
191 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_IPSR(void)
195 __ASM volatile ("MRS %0, ipsr" : "=r" (result) );
201 \brief Get APSR Register
202 \details Returns the content of the APSR Register.
203 \return APSR Register value
205 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_APSR(void)
209 __ASM volatile ("MRS %0, apsr" : "=r" (result) );
215 \brief Get xPSR Register
216 \details Returns the content of the xPSR Register.
217 \return xPSR Register value
219 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_xPSR(void)
223 __ASM volatile ("MRS %0, xpsr" : "=r" (result) );
229 \brief Get Process Stack Pointer
230 \details Returns the current value of the Process Stack Pointer (PSP).
231 \return PSP Register value
233 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_PSP(void)
235 register uint32_t result;
237 __ASM volatile ("MRS %0, psp" : "=r" (result) );
242 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
244 \brief Get Process Stack Pointer (non-secure)
245 \details Returns the current value of the non-secure Process Stack Pointer (PSP) when in secure state.
246 \return PSP Register value
248 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_PSP_NS(void)
250 register uint32_t result;
252 __ASM volatile ("MRS %0, psp_ns" : "=r" (result) );
259 \brief Set Process Stack Pointer
260 \details Assigns the given value to the Process Stack Pointer (PSP).
261 \param [in] topOfProcStack Process Stack Pointer value to set
263 __attribute__((always_inline)) __STATIC_INLINE void __set_PSP(uint32_t topOfProcStack)
265 __ASM volatile ("MSR psp, %0" : : "r" (topOfProcStack) : );
269 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
271 \brief Set Process Stack Pointer (non-secure)
272 \details Assigns the given value to the non-secure Process Stack Pointer (PSP) when in secure state.
273 \param [in] topOfProcStack Process Stack Pointer value to set
275 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_PSP_NS(uint32_t topOfProcStack)
277 __ASM volatile ("MSR psp_ns, %0" : : "r" (topOfProcStack) : );
283 \brief Get Main Stack Pointer
284 \details Returns the current value of the Main Stack Pointer (MSP).
285 \return MSP Register value
287 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_MSP(void)
289 register uint32_t result;
291 __ASM volatile ("MRS %0, msp" : "=r" (result) );
296 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
298 \brief Get Main Stack Pointer (non-secure)
299 \details Returns the current value of the non-secure Main Stack Pointer (MSP) when in secure state.
300 \return MSP Register value
302 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_MSP_NS(void)
304 register uint32_t result;
306 __ASM volatile ("MRS %0, msp_ns" : "=r" (result) );
313 \brief Set Main Stack Pointer
314 \details Assigns the given value to the Main Stack Pointer (MSP).
315 \param [in] topOfMainStack Main Stack Pointer value to set
317 __attribute__((always_inline)) __STATIC_INLINE void __set_MSP(uint32_t topOfMainStack)
319 __ASM volatile ("MSR msp, %0" : : "r" (topOfMainStack) : );
323 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
325 \brief Set Main Stack Pointer (non-secure)
326 \details Assigns the given value to the non-secure Main Stack Pointer (MSP) when in secure state.
327 \param [in] topOfMainStack Main Stack Pointer value to set
329 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_MSP_NS(uint32_t topOfMainStack)
331 __ASM volatile ("MSR msp_ns, %0" : : "r" (topOfMainStack) : );
336 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
338 \brief Get Stack Pointer (non-secure)
339 \details Returns the current value of the non-secure Stack Pointer (SP) when in secure state.
340 \return SP Register value
342 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_SP_NS(void)
344 register uint32_t result;
346 __ASM volatile ("MRS %0, sp_ns" : "=r" (result) );
352 \brief Set Stack Pointer (non-secure)
353 \details Assigns the given value to the non-secure Stack Pointer (SP) when in secure state.
354 \param [in] topOfStack Stack Pointer value to set
356 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_SP_NS(uint32_t topOfStack)
358 __ASM volatile ("MSR sp_ns, %0" : : "r" (topOfStack) : );
364 \brief Get Priority Mask
365 \details Returns the current state of the priority mask bit from the Priority Mask Register.
366 \return Priority Mask value
368 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_PRIMASK(void)
372 __ASM volatile ("MRS %0, primask" : "=r" (result) );
377 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
379 \brief Get Priority Mask (non-secure)
380 \details Returns the current state of the non-secure priority mask bit from the Priority Mask Register when in secure state.
381 \return Priority Mask value
383 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_PRIMASK_NS(void)
387 __ASM volatile ("MRS %0, primask_ns" : "=r" (result) );
394 \brief Set Priority Mask
395 \details Assigns the given value to the Priority Mask Register.
396 \param [in] priMask Priority Mask
398 __attribute__((always_inline)) __STATIC_INLINE void __set_PRIMASK(uint32_t priMask)
400 __ASM volatile ("MSR primask, %0" : : "r" (priMask) : "memory");
404 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
406 \brief Set Priority Mask (non-secure)
407 \details Assigns the given value to the non-secure Priority Mask Register when in secure state.
408 \param [in] priMask Priority Mask
410 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_PRIMASK_NS(uint32_t priMask)
412 __ASM volatile ("MSR primask_ns, %0" : : "r" (priMask) : "memory");
417 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
418 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
419 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) )
422 \details Enables FIQ interrupts by clearing the F-bit in the CPSR.
423 Can only be executed in Privileged modes.
425 #define __enable_fault_irq __enable_fiq /* see arm_compat.h */
430 \details Disables FIQ interrupts by setting the F-bit in the CPSR.
431 Can only be executed in Privileged modes.
433 #define __disable_fault_irq __disable_fiq /* see arm_compat.h */
437 \brief Get Base Priority
438 \details Returns the current value of the Base Priority register.
439 \return Base Priority register value
441 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_BASEPRI(void)
445 __ASM volatile ("MRS %0, basepri" : "=r" (result) );
450 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
452 \brief Get Base Priority (non-secure)
453 \details Returns the current value of the non-secure Base Priority register when in secure state.
454 \return Base Priority register value
456 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_BASEPRI_NS(void)
460 __ASM volatile ("MRS %0, basepri_ns" : "=r" (result) );
467 \brief Set Base Priority
468 \details Assigns the given value to the Base Priority register.
469 \param [in] basePri Base Priority value to set
471 __attribute__((always_inline)) __STATIC_INLINE void __set_BASEPRI(uint32_t basePri)
473 __ASM volatile ("MSR basepri, %0" : : "r" (basePri) : "memory");
477 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
479 \brief Set Base Priority (non-secure)
480 \details Assigns the given value to the non-secure Base Priority register when in secure state.
481 \param [in] basePri Base Priority value to set
483 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_BASEPRI_NS(uint32_t basePri)
485 __ASM volatile ("MSR basepri_ns, %0" : : "r" (basePri) : "memory");
491 \brief Set Base Priority with condition
492 \details Assigns the given value to the Base Priority register only if BASEPRI masking is disabled,
493 or the new value increases the BASEPRI priority level.
494 \param [in] basePri Base Priority value to set
496 __attribute__((always_inline)) __STATIC_INLINE void __set_BASEPRI_MAX(uint32_t basePri)
498 __ASM volatile ("MSR basepri_max, %0" : : "r" (basePri) : "memory");
503 \brief Get Fault Mask
504 \details Returns the current value of the Fault Mask register.
505 \return Fault Mask register value
507 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_FAULTMASK(void)
511 __ASM volatile ("MRS %0, faultmask" : "=r" (result) );
516 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
518 \brief Get Fault Mask (non-secure)
519 \details Returns the current value of the non-secure Fault Mask register when in secure state.
520 \return Fault Mask register value
522 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_FAULTMASK_NS(void)
526 __ASM volatile ("MRS %0, faultmask_ns" : "=r" (result) );
533 \brief Set Fault Mask
534 \details Assigns the given value to the Fault Mask register.
535 \param [in] faultMask Fault Mask value to set
537 __attribute__((always_inline)) __STATIC_INLINE void __set_FAULTMASK(uint32_t faultMask)
539 __ASM volatile ("MSR faultmask, %0" : : "r" (faultMask) : "memory");
543 #if (defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3))
545 \brief Set Fault Mask (non-secure)
546 \details Assigns the given value to the non-secure Fault Mask register when in secure state.
547 \param [in] faultMask Fault Mask value to set
549 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_FAULTMASK_NS(uint32_t faultMask)
551 __ASM volatile ("MSR faultmask_ns, %0" : : "r" (faultMask) : "memory");
555 #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
556 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
557 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
560 #if ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
561 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
564 \brief Get Process Stack Pointer Limit
565 \details Returns the current value of the Process Stack Pointer Limit (PSPLIM).
566 \return PSPLIM Register value
568 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_PSPLIM(void)
570 register uint32_t result;
572 __ASM volatile ("MRS %0, psplim" : "=r" (result) );
577 #if ((defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3)) && \
578 (defined (__ARM_ARCH_8M_MAIN__) && (__ARM_ARCH_8M_MAIN__ == 1)) )
580 \brief Get Process Stack Pointer Limit (non-secure)
581 \details Returns the current value of the non-secure Process Stack Pointer Limit (PSPLIM) when in secure state.
582 \return PSPLIM Register value
584 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_PSPLIM_NS(void)
586 register uint32_t result;
588 __ASM volatile ("MRS %0, psplim_ns" : "=r" (result) );
595 \brief Set Process Stack Pointer Limit
596 \details Assigns the given value to the Process Stack Pointer Limit (PSPLIM).
597 \param [in] ProcStackPtrLimit Process Stack Pointer Limit value to set
599 __attribute__((always_inline)) __STATIC_INLINE void __set_PSPLIM(uint32_t ProcStackPtrLimit)
601 __ASM volatile ("MSR psplim, %0" : : "r" (ProcStackPtrLimit));
605 #if ((defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3)) && \
606 (defined (__ARM_ARCH_8M_MAIN__) && (__ARM_ARCH_8M_MAIN__ == 1)) )
608 \brief Set Process Stack Pointer (non-secure)
609 \details Assigns the given value to the non-secure Process Stack Pointer Limit (PSPLIM) when in secure state.
610 \param [in] ProcStackPtrLimit Process Stack Pointer Limit value to set
612 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_PSPLIM_NS(uint32_t ProcStackPtrLimit)
614 __ASM volatile ("MSR psplim_ns, %0\n" : : "r" (ProcStackPtrLimit));
620 \brief Get Main Stack Pointer Limit
621 \details Returns the current value of the Main Stack Pointer Limit (MSPLIM).
622 \return MSPLIM Register value
624 __attribute__((always_inline)) __STATIC_INLINE uint32_t __get_MSPLIM(void)
626 register uint32_t result;
628 __ASM volatile ("MRS %0, msplim" : "=r" (result) );
634 #if ((defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3)) && \
635 (defined (__ARM_ARCH_8M_MAIN__) && (__ARM_ARCH_8M_MAIN__ == 1)) )
637 \brief Get Main Stack Pointer Limit (non-secure)
638 \details Returns the current value of the non-secure Main Stack Pointer Limit(MSPLIM) when in secure state.
639 \return MSPLIM Register value
641 __attribute__((always_inline)) __STATIC_INLINE uint32_t __TZ_get_MSPLIM_NS(void)
643 register uint32_t result;
645 __ASM volatile ("MRS %0, msplim_ns" : "=r" (result) );
652 \brief Set Main Stack Pointer Limit
653 \details Assigns the given value to the Main Stack Pointer Limit (MSPLIM).
654 \param [in] MainStackPtrLimit Main Stack Pointer Limit value to set
656 __attribute__((always_inline)) __STATIC_INLINE void __set_MSPLIM(uint32_t MainStackPtrLimit)
658 __ASM volatile ("MSR msplim, %0" : : "r" (MainStackPtrLimit));
662 #if ((defined (__ARM_FEATURE_CMSE ) && (__ARM_FEATURE_CMSE == 3)) && \
663 (defined (__ARM_ARCH_8M_MAIN__) && (__ARM_ARCH_8M_MAIN__ == 1)) )
665 \brief Set Main Stack Pointer Limit (non-secure)
666 \details Assigns the given value to the non-secure Main Stack Pointer Limit (MSPLIM) when in secure state.
667 \param [in] MainStackPtrLimit Main Stack Pointer value to set
669 __attribute__((always_inline)) __STATIC_INLINE void __TZ_set_MSPLIM_NS(uint32_t MainStackPtrLimit)
671 __ASM volatile ("MSR msplim_ns, %0" : : "r" (MainStackPtrLimit));
675 #endif /* ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
676 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
679 #if ((defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
680 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) )
684 \details Returns the current value of the Floating Point Status/Control register.
685 \return Floating Point Status/Control register value
687 #define __get_FPSCR (uint32_t)__builtin_arm_get_fpscr
691 \details Assigns the given value to the Floating Point Status/Control register.
692 \param [in] fpscr Floating Point Status/Control value to set
694 #define __set_FPSCR __builtin_arm_set_fpscr
696 #endif /* ((defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
697 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
701 /*@} end of CMSIS_Core_RegAccFunctions */
704 /* ########################## Core Instruction Access ######################### */
705 /** \defgroup CMSIS_Core_InstructionInterface CMSIS Core Instruction Interface
706 Access to dedicated instructions
710 /* Define macros for porting to both thumb1 and thumb2.
711 * For thumb1, use low register (r0-r7), specified by constraint "l"
712 * Otherwise, use general registers, specified by constraint "r" */
713 #if defined (__thumb__) && !defined (__thumb2__)
714 #define __CMSIS_GCC_OUT_REG(r) "=l" (r)
715 #define __CMSIS_GCC_USE_REG(r) "l" (r)
717 #define __CMSIS_GCC_OUT_REG(r) "=r" (r)
718 #define __CMSIS_GCC_USE_REG(r) "r" (r)
723 \details No Operation does nothing. This instruction can be used for code alignment purposes.
725 #define __NOP __builtin_arm_nop
728 \brief Wait For Interrupt
729 \details Wait For Interrupt is a hint instruction that suspends execution until one of a number of events occurs.
731 #define __WFI __builtin_arm_wfi
735 \brief Wait For Event
736 \details Wait For Event is a hint instruction that permits the processor to enter
737 a low-power state until one of a number of events occurs.
739 #define __WFE __builtin_arm_wfe
744 \details Send Event is a hint instruction. It causes an event to be signaled to the CPU.
746 #define __SEV __builtin_arm_sev
750 \brief Instruction Synchronization Barrier
751 \details Instruction Synchronization Barrier flushes the pipeline in the processor,
752 so that all instructions following the ISB are fetched from cache or memory,
753 after the instruction has been completed.
755 #define __ISB() __builtin_arm_isb(0xF);
758 \brief Data Synchronization Barrier
759 \details Acts as a special kind of Data Memory Barrier.
760 It completes when all explicit memory accesses before this instruction complete.
762 #define __DSB() __builtin_arm_dsb(0xF);
766 \brief Data Memory Barrier
767 \details Ensures the apparent order of the explicit memory operations before
768 and after the instruction, without ensuring their completion.
770 #define __DMB() __builtin_arm_dmb(0xF);
774 \brief Reverse byte order (32 bit)
775 \details Reverses the byte order in integer value.
776 \param [in] value Value to reverse
777 \return Reversed value
779 #define __REV (uint32_t)__builtin_bswap32
783 \brief Reverse byte order (16 bit)
784 \details Reverses the byte order in two unsigned short values.
785 \param [in] value Value to reverse
786 \return Reversed value
788 #define __REV16 (uint16_t)__builtin_bswap16
792 \brief Reverse byte order in signed short value
793 \details Reverses the byte order in a signed short value with sign extension to integer.
794 \param [in] value Value to reverse
795 \return Reversed value
797 __attribute__((always_inline)) __STATIC_INLINE int16_t __REVSH(int16_t value)
801 __ASM volatile ("revsh %0, %1" : __CMSIS_GCC_OUT_REG (result) : __CMSIS_GCC_USE_REG (value) );
808 \brief Rotate Right in unsigned value (32 bit)
809 \details Rotate Right (immediate) provides the value of the contents of a register rotated by a variable number of bits.
810 \param [in] op1 Value to rotate
811 \param [in] op2 Number of Bits to rotate
812 \return Rotated value
814 __attribute__((always_inline)) __STATIC_INLINE uint32_t __ROR(uint32_t op1, uint32_t op2)
816 return (op1 >> op2) | (op1 << (32U - op2));
822 \details Causes the processor to enter Debug state.
823 Debug tools can use this to investigate system state when the instruction at a particular address is reached.
824 \param [in] value is ignored by the processor.
825 If required, a debugger can use it to store additional information about the breakpoint.
827 #define __BKPT(value) __ASM volatile ("bkpt "#value)
831 \brief Reverse bit order of value
832 \details Reverses the bit order of the given value.
833 \param [in] value Value to reverse
834 \return Reversed value
836 #define __RBIT (uint32_t)__builtin_arm_rbit
839 \brief Count leading zeros
840 \details Counts the number of leading zeros of a data value.
841 \param [in] value Value to count the leading zeros
842 \return number of leading zeros in value
844 #define __CLZ __builtin_clz
847 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
848 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
849 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
850 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
852 \brief LDR Exclusive (8 bit)
853 \details Executes a exclusive LDR instruction for 8 bit value.
854 \param [in] ptr Pointer to data
855 \return value of type uint8_t at (*ptr)
857 #define __LDREXB (uint8_t)__builtin_arm_ldrex
861 \brief LDR Exclusive (16 bit)
862 \details Executes a exclusive LDR instruction for 16 bit values.
863 \param [in] ptr Pointer to data
864 \return value of type uint16_t at (*ptr)
866 #define __LDREXH (uint16_t)__builtin_arm_ldrex
870 \brief LDR Exclusive (32 bit)
871 \details Executes a exclusive LDR instruction for 32 bit values.
872 \param [in] ptr Pointer to data
873 \return value of type uint32_t at (*ptr)
875 #define __LDREXW (uint32_t)__builtin_arm_ldrex
879 \brief STR Exclusive (8 bit)
880 \details Executes a exclusive STR instruction for 8 bit values.
881 \param [in] value Value to store
882 \param [in] ptr Pointer to location
883 \return 0 Function succeeded
884 \return 1 Function failed
886 #define __STREXB (uint32_t)__builtin_arm_strex
890 \brief STR Exclusive (16 bit)
891 \details Executes a exclusive STR instruction for 16 bit values.
892 \param [in] value Value to store
893 \param [in] ptr Pointer to location
894 \return 0 Function succeeded
895 \return 1 Function failed
897 #define __STREXH (uint32_t)__builtin_arm_strex
901 \brief STR Exclusive (32 bit)
902 \details Executes a exclusive STR instruction for 32 bit values.
903 \param [in] value Value to store
904 \param [in] ptr Pointer to location
905 \return 0 Function succeeded
906 \return 1 Function failed
908 #define __STREXW (uint32_t)__builtin_arm_strex
912 \brief Remove the exclusive lock
913 \details Removes the exclusive lock which is created by LDREX.
915 #define __CLREX __builtin_arm_clrex
917 #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
918 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
919 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
920 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
923 #if ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
924 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
925 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) )
928 \brief Signed Saturate
929 \details Saturates a signed value.
930 \param [in] value Value to be saturated
931 \param [in] sat Bit position to saturate to (1..32)
932 \return Saturated value
934 #define __SSAT __builtin_arm_ssat
938 \brief Unsigned Saturate
939 \details Saturates an unsigned value.
940 \param [in] value Value to be saturated
941 \param [in] sat Bit position to saturate to (0..31)
942 \return Saturated value
944 #define __USAT __builtin_arm_usat
948 \brief Rotate Right with Extend (32 bit)
949 \details Moves each bit of a bitstring right by one bit.
950 The carry input is shifted in at the left end of the bitstring.
951 \param [in] value Value to rotate
952 \return Rotated value
954 __attribute__((always_inline)) __STATIC_INLINE uint32_t __RRX(uint32_t value)
958 __ASM volatile ("rrx %0, %1" : __CMSIS_GCC_OUT_REG (result) : __CMSIS_GCC_USE_REG (value) );
964 \brief LDRT Unprivileged (8 bit)
965 \details Executes a Unprivileged LDRT instruction for 8 bit value.
966 \param [in] ptr Pointer to data
967 \return value of type uint8_t at (*ptr)
969 __attribute__((always_inline)) __STATIC_INLINE uint8_t __LDRBT(volatile uint8_t *ptr)
973 __ASM volatile ("ldrbt %0, %1" : "=r" (result) : "Q" (*ptr) );
974 return ((uint8_t) result); /* Add explicit type cast here */
979 \brief LDRT Unprivileged (16 bit)
980 \details Executes a Unprivileged LDRT instruction for 16 bit values.
981 \param [in] ptr Pointer to data
982 \return value of type uint16_t at (*ptr)
984 __attribute__((always_inline)) __STATIC_INLINE uint16_t __LDRHT(volatile uint16_t *ptr)
988 __ASM volatile ("ldrht %0, %1" : "=r" (result) : "Q" (*ptr) );
989 return ((uint16_t) result); /* Add explicit type cast here */
994 \brief LDRT Unprivileged (32 bit)
995 \details Executes a Unprivileged LDRT instruction for 32 bit values.
996 \param [in] ptr Pointer to data
997 \return value of type uint32_t at (*ptr)
999 __attribute__((always_inline)) __STATIC_INLINE uint32_t __LDRT(volatile uint32_t *ptr)
1003 __ASM volatile ("ldrt %0, %1" : "=r" (result) : "Q" (*ptr) );
1009 \brief STRT Unprivileged (8 bit)
1010 \details Executes a Unprivileged STRT instruction for 8 bit values.
1011 \param [in] value Value to store
1012 \param [in] ptr Pointer to location
1014 __attribute__((always_inline)) __STATIC_INLINE void __STRBT(uint8_t value, volatile uint8_t *ptr)
1016 __ASM volatile ("strbt %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
1021 \brief STRT Unprivileged (16 bit)
1022 \details Executes a Unprivileged STRT instruction for 16 bit values.
1023 \param [in] value Value to store
1024 \param [in] ptr Pointer to location
1026 __attribute__((always_inline)) __STATIC_INLINE void __STRHT(uint16_t value, volatile uint16_t *ptr)
1028 __ASM volatile ("strht %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
1033 \brief STRT Unprivileged (32 bit)
1034 \details Executes a Unprivileged STRT instruction for 32 bit values.
1035 \param [in] value Value to store
1036 \param [in] ptr Pointer to location
1038 __attribute__((always_inline)) __STATIC_INLINE void __STRT(uint32_t value, volatile uint32_t *ptr)
1040 __ASM volatile ("strt %1, %0" : "=Q" (*ptr) : "r" (value) );
1043 #else /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
1044 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
1045 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
1048 \brief Signed Saturate
1049 \details Saturates a signed value.
1050 \param [in] value Value to be saturated
1051 \param [in] sat Bit position to saturate to (1..32)
1052 \return Saturated value
1054 __attribute__((always_inline)) __STATIC_INLINE int32_t __SSAT(int32_t val, uint32_t sat)
1056 if ((sat >= 1U) && (sat <= 32U)) {
1057 const int32_t max = (int32_t)((1U << (sat - 1U)) - 1U);
1058 const int32_t min = -1 - max ;
1061 } else if (val < min) {
1069 \brief Unsigned Saturate
1070 \details Saturates an unsigned value.
1071 \param [in] value Value to be saturated
1072 \param [in] sat Bit position to saturate to (0..31)
1073 \return Saturated value
1075 __attribute__((always_inline)) __STATIC_INLINE uint32_t __USAT(int32_t val, uint32_t sat)
1078 const uint32_t max = ((1U << sat) - 1U);
1079 if (val > (int32_t)max) {
1081 } else if (val < 0) {
1088 #endif /* ((defined (__ARM_ARCH_7M__ ) && (__ARM_ARCH_7M__ == 1)) || \
1089 (defined (__ARM_ARCH_7EM__ ) && (__ARM_ARCH_7EM__ == 1)) || \
1090 (defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) ) */
1093 #if ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
1094 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) )
1096 \brief Load-Acquire (8 bit)
1097 \details Executes a LDAB instruction for 8 bit value.
1098 \param [in] ptr Pointer to data
1099 \return value of type uint8_t at (*ptr)
1101 __attribute__((always_inline)) __STATIC_INLINE uint8_t __LDAB(volatile uint8_t *ptr)
1105 __ASM volatile ("ldab %0, %1" : "=r" (result) : "Q" (*ptr) );
1106 return ((uint8_t) result);
1111 \brief Load-Acquire (16 bit)
1112 \details Executes a LDAH instruction for 16 bit values.
1113 \param [in] ptr Pointer to data
1114 \return value of type uint16_t at (*ptr)
1116 __attribute__((always_inline)) __STATIC_INLINE uint16_t __LDAH(volatile uint16_t *ptr)
1120 __ASM volatile ("ldah %0, %1" : "=r" (result) : "Q" (*ptr) );
1121 return ((uint16_t) result);
1126 \brief Load-Acquire (32 bit)
1127 \details Executes a LDA instruction for 32 bit values.
1128 \param [in] ptr Pointer to data
1129 \return value of type uint32_t at (*ptr)
1131 __attribute__((always_inline)) __STATIC_INLINE uint32_t __LDA(volatile uint32_t *ptr)
1135 __ASM volatile ("lda %0, %1" : "=r" (result) : "Q" (*ptr) );
1141 \brief Store-Release (8 bit)
1142 \details Executes a STLB instruction for 8 bit values.
1143 \param [in] value Value to store
1144 \param [in] ptr Pointer to location
1146 __attribute__((always_inline)) __STATIC_INLINE void __STLB(uint8_t value, volatile uint8_t *ptr)
1148 __ASM volatile ("stlb %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
1153 \brief Store-Release (16 bit)
1154 \details Executes a STLH instruction for 16 bit values.
1155 \param [in] value Value to store
1156 \param [in] ptr Pointer to location
1158 __attribute__((always_inline)) __STATIC_INLINE void __STLH(uint16_t value, volatile uint16_t *ptr)
1160 __ASM volatile ("stlh %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
1165 \brief Store-Release (32 bit)
1166 \details Executes a STL instruction for 32 bit values.
1167 \param [in] value Value to store
1168 \param [in] ptr Pointer to location
1170 __attribute__((always_inline)) __STATIC_INLINE void __STL(uint32_t value, volatile uint32_t *ptr)
1172 __ASM volatile ("stl %1, %0" : "=Q" (*ptr) : "r" ((uint32_t)value) );
1177 \brief Load-Acquire Exclusive (8 bit)
1178 \details Executes a LDAB exclusive instruction for 8 bit value.
1179 \param [in] ptr Pointer to data
1180 \return value of type uint8_t at (*ptr)
1182 #define __LDAEXB (uint8_t)__builtin_arm_ldaex
1186 \brief Load-Acquire Exclusive (16 bit)
1187 \details Executes a LDAH exclusive instruction for 16 bit values.
1188 \param [in] ptr Pointer to data
1189 \return value of type uint16_t at (*ptr)
1191 #define __LDAEXH (uint16_t)__builtin_arm_ldaex
1195 \brief Load-Acquire Exclusive (32 bit)
1196 \details Executes a LDA exclusive instruction for 32 bit values.
1197 \param [in] ptr Pointer to data
1198 \return value of type uint32_t at (*ptr)
1200 #define __LDAEX (uint32_t)__builtin_arm_ldaex
1204 \brief Store-Release Exclusive (8 bit)
1205 \details Executes a STLB exclusive instruction for 8 bit values.
1206 \param [in] value Value to store
1207 \param [in] ptr Pointer to location
1208 \return 0 Function succeeded
1209 \return 1 Function failed
1211 #define __STLEXB (uint32_t)__builtin_arm_stlex
1215 \brief Store-Release Exclusive (16 bit)
1216 \details Executes a STLH exclusive instruction for 16 bit values.
1217 \param [in] value Value to store
1218 \param [in] ptr Pointer to location
1219 \return 0 Function succeeded
1220 \return 1 Function failed
1222 #define __STLEXH (uint32_t)__builtin_arm_stlex
1226 \brief Store-Release Exclusive (32 bit)
1227 \details Executes a STL exclusive instruction for 32 bit values.
1228 \param [in] value Value to store
1229 \param [in] ptr Pointer to location
1230 \return 0 Function succeeded
1231 \return 1 Function failed
1233 #define __STLEX (uint32_t)__builtin_arm_stlex
1235 #endif /* ((defined (__ARM_ARCH_8M_MAIN__ ) && (__ARM_ARCH_8M_MAIN__ == 1)) || \
1236 (defined (__ARM_ARCH_8M_BASE__ ) && (__ARM_ARCH_8M_BASE__ == 1)) ) */
1238 /*@}*/ /* end of group CMSIS_Core_InstructionInterface */
1241 /* ################### Compiler specific Intrinsics ########################### */
1242 /** \defgroup CMSIS_SIMD_intrinsics CMSIS SIMD Intrinsics
1243 Access to dedicated SIMD instructions
1247 #if (defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1))
1249 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SADD8(uint32_t op1, uint32_t op2)
1253 __ASM volatile ("sadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1257 __attribute__((always_inline)) __STATIC_INLINE uint32_t __QADD8(uint32_t op1, uint32_t op2)
1261 __ASM volatile ("qadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1265 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SHADD8(uint32_t op1, uint32_t op2)
1269 __ASM volatile ("shadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1273 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UADD8(uint32_t op1, uint32_t op2)
1277 __ASM volatile ("uadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1281 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UQADD8(uint32_t op1, uint32_t op2)
1285 __ASM volatile ("uqadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1289 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UHADD8(uint32_t op1, uint32_t op2)
1293 __ASM volatile ("uhadd8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1298 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SSUB8(uint32_t op1, uint32_t op2)
1302 __ASM volatile ("ssub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1306 __attribute__((always_inline)) __STATIC_INLINE uint32_t __QSUB8(uint32_t op1, uint32_t op2)
1310 __ASM volatile ("qsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1314 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SHSUB8(uint32_t op1, uint32_t op2)
1318 __ASM volatile ("shsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1322 __attribute__((always_inline)) __STATIC_INLINE uint32_t __USUB8(uint32_t op1, uint32_t op2)
1326 __ASM volatile ("usub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1330 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UQSUB8(uint32_t op1, uint32_t op2)
1334 __ASM volatile ("uqsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1338 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UHSUB8(uint32_t op1, uint32_t op2)
1342 __ASM volatile ("uhsub8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1347 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SADD16(uint32_t op1, uint32_t op2)
1351 __ASM volatile ("sadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1355 __attribute__((always_inline)) __STATIC_INLINE uint32_t __QADD16(uint32_t op1, uint32_t op2)
1359 __ASM volatile ("qadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1363 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SHADD16(uint32_t op1, uint32_t op2)
1367 __ASM volatile ("shadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1371 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UADD16(uint32_t op1, uint32_t op2)
1375 __ASM volatile ("uadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1379 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UQADD16(uint32_t op1, uint32_t op2)
1383 __ASM volatile ("uqadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1387 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UHADD16(uint32_t op1, uint32_t op2)
1391 __ASM volatile ("uhadd16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1395 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SSUB16(uint32_t op1, uint32_t op2)
1399 __ASM volatile ("ssub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1403 __attribute__((always_inline)) __STATIC_INLINE uint32_t __QSUB16(uint32_t op1, uint32_t op2)
1407 __ASM volatile ("qsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1411 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SHSUB16(uint32_t op1, uint32_t op2)
1415 __ASM volatile ("shsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1419 __attribute__((always_inline)) __STATIC_INLINE uint32_t __USUB16(uint32_t op1, uint32_t op2)
1423 __ASM volatile ("usub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1427 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UQSUB16(uint32_t op1, uint32_t op2)
1431 __ASM volatile ("uqsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1435 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UHSUB16(uint32_t op1, uint32_t op2)
1439 __ASM volatile ("uhsub16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1443 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SASX(uint32_t op1, uint32_t op2)
1447 __ASM volatile ("sasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1451 __attribute__((always_inline)) __STATIC_INLINE uint32_t __QASX(uint32_t op1, uint32_t op2)
1455 __ASM volatile ("qasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1459 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SHASX(uint32_t op1, uint32_t op2)
1463 __ASM volatile ("shasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1467 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UASX(uint32_t op1, uint32_t op2)
1471 __ASM volatile ("uasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1475 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UQASX(uint32_t op1, uint32_t op2)
1479 __ASM volatile ("uqasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1483 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UHASX(uint32_t op1, uint32_t op2)
1487 __ASM volatile ("uhasx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1491 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SSAX(uint32_t op1, uint32_t op2)
1495 __ASM volatile ("ssax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1499 __attribute__((always_inline)) __STATIC_INLINE uint32_t __QSAX(uint32_t op1, uint32_t op2)
1503 __ASM volatile ("qsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1507 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SHSAX(uint32_t op1, uint32_t op2)
1511 __ASM volatile ("shsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1515 __attribute__((always_inline)) __STATIC_INLINE uint32_t __USAX(uint32_t op1, uint32_t op2)
1519 __ASM volatile ("usax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1523 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UQSAX(uint32_t op1, uint32_t op2)
1527 __ASM volatile ("uqsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1531 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UHSAX(uint32_t op1, uint32_t op2)
1535 __ASM volatile ("uhsax %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1539 __attribute__((always_inline)) __STATIC_INLINE uint32_t __USAD8(uint32_t op1, uint32_t op2)
1543 __ASM volatile ("usad8 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1547 __attribute__((always_inline)) __STATIC_INLINE uint32_t __USADA8(uint32_t op1, uint32_t op2, uint32_t op3)
1551 __ASM volatile ("usada8 %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
1555 #define __SSAT16(ARG1,ARG2) \
1557 int32_t __RES, __ARG1 = (ARG1); \
1558 __ASM ("ssat16 %0, %1, %2" : "=r" (__RES) : "I" (ARG2), "r" (__ARG1) ); \
1562 #define __USAT16(ARG1,ARG2) \
1564 uint32_t __RES, __ARG1 = (ARG1); \
1565 __ASM ("usat16 %0, %1, %2" : "=r" (__RES) : "I" (ARG2), "r" (__ARG1) ); \
1569 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UXTB16(uint32_t op1)
1573 __ASM volatile ("uxtb16 %0, %1" : "=r" (result) : "r" (op1));
1577 __attribute__((always_inline)) __STATIC_INLINE uint32_t __UXTAB16(uint32_t op1, uint32_t op2)
1581 __ASM volatile ("uxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1585 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SXTB16(uint32_t op1)
1589 __ASM volatile ("sxtb16 %0, %1" : "=r" (result) : "r" (op1));
1593 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SXTAB16(uint32_t op1, uint32_t op2)
1597 __ASM volatile ("sxtab16 %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1601 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SMUAD (uint32_t op1, uint32_t op2)
1605 __ASM volatile ("smuad %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1609 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SMUADX (uint32_t op1, uint32_t op2)
1613 __ASM volatile ("smuadx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1617 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SMLAD (uint32_t op1, uint32_t op2, uint32_t op3)
1621 __ASM volatile ("smlad %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
1625 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SMLADX (uint32_t op1, uint32_t op2, uint32_t op3)
1629 __ASM volatile ("smladx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
1633 __attribute__((always_inline)) __STATIC_INLINE uint64_t __SMLALD (uint32_t op1, uint32_t op2, uint64_t acc)
1641 #ifndef __ARMEB__ /* Little endian */
1642 __ASM volatile ("smlald %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
1643 #else /* Big endian */
1644 __ASM volatile ("smlald %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
1650 __attribute__((always_inline)) __STATIC_INLINE uint64_t __SMLALDX (uint32_t op1, uint32_t op2, uint64_t acc)
1658 #ifndef __ARMEB__ /* Little endian */
1659 __ASM volatile ("smlaldx %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
1660 #else /* Big endian */
1661 __ASM volatile ("smlaldx %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
1667 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SMUSD (uint32_t op1, uint32_t op2)
1671 __ASM volatile ("smusd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1675 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SMUSDX (uint32_t op1, uint32_t op2)
1679 __ASM volatile ("smusdx %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1683 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SMLSD (uint32_t op1, uint32_t op2, uint32_t op3)
1687 __ASM volatile ("smlsd %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
1691 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SMLSDX (uint32_t op1, uint32_t op2, uint32_t op3)
1695 __ASM volatile ("smlsdx %0, %1, %2, %3" : "=r" (result) : "r" (op1), "r" (op2), "r" (op3) );
1699 __attribute__((always_inline)) __STATIC_INLINE uint64_t __SMLSLD (uint32_t op1, uint32_t op2, uint64_t acc)
1707 #ifndef __ARMEB__ /* Little endian */
1708 __ASM volatile ("smlsld %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
1709 #else /* Big endian */
1710 __ASM volatile ("smlsld %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
1716 __attribute__((always_inline)) __STATIC_INLINE uint64_t __SMLSLDX (uint32_t op1, uint32_t op2, uint64_t acc)
1724 #ifndef __ARMEB__ /* Little endian */
1725 __ASM volatile ("smlsldx %0, %1, %2, %3" : "=r" (llr.w32[0]), "=r" (llr.w32[1]): "r" (op1), "r" (op2) , "0" (llr.w32[0]), "1" (llr.w32[1]) );
1726 #else /* Big endian */
1727 __ASM volatile ("smlsldx %0, %1, %2, %3" : "=r" (llr.w32[1]), "=r" (llr.w32[0]): "r" (op1), "r" (op2) , "0" (llr.w32[1]), "1" (llr.w32[0]) );
1733 __attribute__((always_inline)) __STATIC_INLINE uint32_t __SEL (uint32_t op1, uint32_t op2)
1737 __ASM volatile ("sel %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1741 __attribute__((always_inline)) __STATIC_INLINE int32_t __QADD( int32_t op1, int32_t op2)
1745 __ASM volatile ("qadd %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1749 __attribute__((always_inline)) __STATIC_INLINE int32_t __QSUB( int32_t op1, int32_t op2)
1753 __ASM volatile ("qsub %0, %1, %2" : "=r" (result) : "r" (op1), "r" (op2) );
1758 #define __PKHBT(ARG1,ARG2,ARG3) \
1760 uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
1761 __ASM ("pkhbt %0, %1, %2, lsl %3" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2), "I" (ARG3) ); \
1765 #define __PKHTB(ARG1,ARG2,ARG3) \
1767 uint32_t __RES, __ARG1 = (ARG1), __ARG2 = (ARG2); \
1769 __ASM ("pkhtb %0, %1, %2" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2) ); \
1771 __ASM ("pkhtb %0, %1, %2, asr %3" : "=r" (__RES) : "r" (__ARG1), "r" (__ARG2), "I" (ARG3) ); \
1776 #define __PKHBT(ARG1,ARG2,ARG3) ( ((((uint32_t)(ARG1)) ) & 0x0000FFFFUL) | \
1777 ((((uint32_t)(ARG2)) << (ARG3)) & 0xFFFF0000UL) )
1779 #define __PKHTB(ARG1,ARG2,ARG3) ( ((((uint32_t)(ARG1)) ) & 0xFFFF0000UL) | \
1780 ((((uint32_t)(ARG2)) >> (ARG3)) & 0x0000FFFFUL) )
1782 __attribute__((always_inline)) __STATIC_INLINE int32_t __SMMLA (int32_t op1, int32_t op2, int32_t op3)
1786 __ASM volatile ("smmla %0, %1, %2, %3" : "=r" (result): "r" (op1), "r" (op2), "r" (op3) );
1790 #endif /* (__ARM_FEATURE_DSP == 1) */
1791 /*@} end of group CMSIS_SIMD_intrinsics */
1794 #endif /* __CMSIS_ARMCLANG_H */