1 /**************************************************************************//**
3 * @brief CMSIS ArmChina STAR-MC1 Core Peripheral Access Layer Header File
6 ******************************************************************************/
8 * Copyright (c) 2009-2018 Arm Limited.
9 * Copyright (c) 2018-2020 ArmChina.
10 * All rights reserved.
11 * SPDX-License-Identifier: Apache-2.0
13 * Licensed under the Apache License, Version 2.0 (the License); you may
14 * not use this file except in compliance with the License.
15 * You may obtain a copy of the License at
17 * www.apache.org/licenses/LICENSE-2.0
19 * Unless required by applicable law or agreed to in writing, software
20 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
21 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
22 * See the License for the specific language governing permissions and
23 * limitations under the License.
26 #if defined ( __ICCARM__ )
27 #pragma system_include /* treat file as system include file for MISRA check */
28 #elif defined (__clang__)
29 #pragma clang system_header /* treat file as system include file */
32 #ifndef __CORE_STAR_H_GENERIC
33 #define __CORE_STAR_H_GENERIC
42 \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
43 CMSIS violates the following MISRA-C:2004 rules:
45 \li Required Rule 8.5, object/function definition in header file.<br>
46 Function definitions in header files are used to allow 'inlining'.
48 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
49 Unions are used for effective representation of core registers.
51 \li Advisory Rule 19.7, Function-like macro defined.<br>
52 Function-like macros are used to allow more efficient code.
56 /*******************************************************************************
58 ******************************************************************************/
64 #include "cmsis_version.h"
66 /* CMSIS STAR-MC1 definitions */
67 #define __STAR_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN) /*!< \deprecated [31:16] CMSIS HAL main version */
68 #define __STAR_CMSIS_VERSION_SUB (__CM_CMSIS_VERSION_SUB) /*!< \deprecated [15:0] CMSIS HAL sub version */
69 #define __STAR_CMSIS_VERSION ((__STAR_CMSIS_VERSION_MAIN << 16U) | \
70 __STAR_CMSIS_VERSION_SUB ) /*!< \deprecated CMSIS HAL version number */
72 /* DCore to be changed for STAR-MC1 */
73 #define __CORTEX_M (33U) /*!< Cortex-M Core */
75 /** __FPU_USED indicates whether an FPU is used or not.
76 For this, __FPU_PRESENT has to be checked prior to making use of FPU specific registers and functions.
78 #if defined ( __CC_ARM )
79 #if defined (__TARGET_FPU_VFP)
80 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
83 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
90 #if defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1U)
91 #if defined (__DSP_PRESENT) && (__DSP_PRESENT == 1U)
94 #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
101 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
102 #if defined (__ARM_FP)
103 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
104 #define __FPU_USED 1U
106 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
107 #define __FPU_USED 0U
110 #define __FPU_USED 0U
113 #if defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1U)
114 #if defined (__DSP_PRESENT) && (__DSP_PRESENT == 1U)
115 #define __DSP_USED 1U
117 #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
118 #define __DSP_USED 0U
121 #define __DSP_USED 0U
124 #elif defined ( __GNUC__ )
125 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
126 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
127 #define __FPU_USED 1U
129 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
130 #define __FPU_USED 0U
133 #define __FPU_USED 0U
136 #if defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1U)
137 #if defined (__DSP_PRESENT) && (__DSP_PRESENT == 1U)
138 #define __DSP_USED 1U
140 #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
141 #define __DSP_USED 0U
144 #define __DSP_USED 0U
147 #elif defined ( __ICCARM__ )
148 #if defined (__ARMVFP__)
149 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
150 #define __FPU_USED 1U
152 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
153 #define __FPU_USED 0U
156 #define __FPU_USED 0U
159 #if defined (__ARM_FEATURE_DSP) && (__ARM_FEATURE_DSP == 1U)
160 #if defined (__DSP_PRESENT) && (__DSP_PRESENT == 1U)
161 #define __DSP_USED 1U
163 #error "Compiler generates DSP (SIMD) instructions for a devices without DSP extensions (check __DSP_PRESENT)"
164 #define __DSP_USED 0U
167 #define __DSP_USED 0U
170 #elif defined ( __TI_ARM__ )
171 #if defined (__TI_VFP_SUPPORT__)
172 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
173 #define __FPU_USED 1U
175 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
176 #define __FPU_USED 0U
179 #define __FPU_USED 0U
182 #elif defined ( __TASKING__ )
183 #if defined (__FPU_VFP__)
184 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
185 #define __FPU_USED 1U
187 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
188 #define __FPU_USED 0U
191 #define __FPU_USED 0U
194 #elif defined ( __CSMC__ )
195 #if ( __CSMC__ & 0x400U)
196 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U)
197 #define __FPU_USED 1U
199 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
200 #define __FPU_USED 0U
203 #define __FPU_USED 0U
208 #include "cmsis_compiler.h" /* CMSIS compiler specific defines */
215 #endif /* __CORE_STAR_H_GENERIC */
217 #ifndef __CMSIS_GENERIC
219 #ifndef __CORE_STAR_H_DEPENDANT
220 #define __CORE_STAR_H_DEPENDANT
226 /* check device defines and use defaults */
227 #if defined __CHECK_DEVICE_DEFINES
229 #define __STAR_REV 0x0000U
230 #warning "__STAR_REV not defined in device header file; using default!"
233 #ifndef __FPU_PRESENT
234 #define __FPU_PRESENT 0U
235 #warning "__FPU_PRESENT not defined in device header file; using default!"
238 #ifndef __MPU_PRESENT
239 #define __MPU_PRESENT 0U
240 #warning "__MPU_PRESENT not defined in device header file; using default!"
243 #ifndef __SAUREGION_PRESENT
244 #define __SAUREGION_PRESENT 0U
245 #warning "__SAUREGION_PRESENT not defined in device header file; using default!"
248 #ifndef __DSP_PRESENT
249 #define __DSP_PRESENT 0U
250 #warning "__DSP_PRESENT not defined in device header file; using default!"
253 #ifndef __ICACHE_PRESENT
254 #define __ICACHE_PRESENT 0U
255 #warning "__ICACHE_PRESENT not defined in device header file; using default!"
258 #ifndef __DCACHE_PRESENT
259 #define __DCACHE_PRESENT 0U
260 #warning "__DCACHE_PRESENT not defined in device header file; using default!"
263 #ifndef __DTCM_PRESENT
264 #define __DTCM_PRESENT 0U
265 #warning "__DTCM_PRESENT not defined in device header file; using default!"
268 #ifndef __NVIC_PRIO_BITS
269 #define __NVIC_PRIO_BITS 3U
270 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
273 #ifndef __Vendor_SysTickConfig
274 #define __Vendor_SysTickConfig 0U
275 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
279 /* IO definitions (access restrictions to peripheral registers) */
281 \defgroup CMSIS_glob_defs CMSIS Global Defines
283 <strong>IO Type Qualifiers</strong> are used
284 \li to specify the access to peripheral variables.
285 \li for automatic generation of peripheral register debug information.
288 #define __I volatile /*!< Defines 'read only' permissions */
290 #define __I volatile const /*!< Defines 'read only' permissions */
292 #define __O volatile /*!< Defines 'write only' permissions */
293 #define __IO volatile /*!< Defines 'read / write' permissions */
295 /* following defines should be used for structure members */
296 #define __IM volatile const /*! Defines 'read only' structure member permissions */
297 #define __OM volatile /*! Defines 'write only' structure member permissions */
298 #define __IOM volatile /*! Defines 'read / write' structure member permissions */
300 /*@} end of group STAR-MC1 */
304 /*******************************************************************************
305 * Register Abstraction
306 Core Register contain:
310 - Core SysTick Register
311 - Core Debug Register
315 ******************************************************************************/
317 \defgroup CMSIS_core_register Defines and Type Definitions
318 \brief Type definitions and defines for Cortex-M processor based devices.
322 \ingroup CMSIS_core_register
323 \defgroup CMSIS_CORE Status and Control Registers
324 \brief Core Register type definitions.
329 \brief Union type to access the Application Program Status Register (APSR).
335 uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
336 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
337 uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
338 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
339 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
340 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
341 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
342 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
343 } b; /*!< Structure used for bit access */
344 uint32_t w; /*!< Type used for word access */
347 /* APSR Register Definitions */
348 #define APSR_N_Pos 31U /*!< APSR: N Position */
349 #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */
351 #define APSR_Z_Pos 30U /*!< APSR: Z Position */
352 #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */
354 #define APSR_C_Pos 29U /*!< APSR: C Position */
355 #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */
357 #define APSR_V_Pos 28U /*!< APSR: V Position */
358 #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */
360 #define APSR_Q_Pos 27U /*!< APSR: Q Position */
361 #define APSR_Q_Msk (1UL << APSR_Q_Pos) /*!< APSR: Q Mask */
363 #define APSR_GE_Pos 16U /*!< APSR: GE Position */
364 #define APSR_GE_Msk (0xFUL << APSR_GE_Pos) /*!< APSR: GE Mask */
368 \brief Union type to access the Interrupt Program Status Register (IPSR).
374 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
375 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
376 } b; /*!< Structure used for bit access */
377 uint32_t w; /*!< Type used for word access */
380 /* IPSR Register Definitions */
381 #define IPSR_ISR_Pos 0U /*!< IPSR: ISR Position */
382 #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */
386 \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
392 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
393 uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
394 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
395 uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
396 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
397 uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
398 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
399 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
400 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
401 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
402 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
403 } b; /*!< Structure used for bit access */
404 uint32_t w; /*!< Type used for word access */
407 /* xPSR Register Definitions */
408 #define xPSR_N_Pos 31U /*!< xPSR: N Position */
409 #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */
411 #define xPSR_Z_Pos 30U /*!< xPSR: Z Position */
412 #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */
414 #define xPSR_C_Pos 29U /*!< xPSR: C Position */
415 #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */
417 #define xPSR_V_Pos 28U /*!< xPSR: V Position */
418 #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */
420 #define xPSR_Q_Pos 27U /*!< xPSR: Q Position */
421 #define xPSR_Q_Msk (1UL << xPSR_Q_Pos) /*!< xPSR: Q Mask */
423 #define xPSR_IT_Pos 25U /*!< xPSR: IT Position */
424 #define xPSR_IT_Msk (3UL << xPSR_IT_Pos) /*!< xPSR: IT Mask */
426 #define xPSR_T_Pos 24U /*!< xPSR: T Position */
427 #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */
429 #define xPSR_GE_Pos 16U /*!< xPSR: GE Position */
430 #define xPSR_GE_Msk (0xFUL << xPSR_GE_Pos) /*!< xPSR: GE Mask */
432 #define xPSR_ISR_Pos 0U /*!< xPSR: ISR Position */
433 #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */
437 \brief Union type to access the Control Registers (CONTROL).
443 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
444 uint32_t SPSEL:1; /*!< bit: 1 Stack-pointer select */
445 uint32_t FPCA:1; /*!< bit: 2 Floating-point context active */
446 uint32_t SFPA:1; /*!< bit: 3 Secure floating-point active */
447 uint32_t _reserved1:28; /*!< bit: 4..31 Reserved */
448 } b; /*!< Structure used for bit access */
449 uint32_t w; /*!< Type used for word access */
452 /* CONTROL Register Definitions */
453 #define CONTROL_SFPA_Pos 3U /*!< CONTROL: SFPA Position */
454 #define CONTROL_SFPA_Msk (1UL << CONTROL_SFPA_Pos) /*!< CONTROL: SFPA Mask */
456 #define CONTROL_FPCA_Pos 2U /*!< CONTROL: FPCA Position */
457 #define CONTROL_FPCA_Msk (1UL << CONTROL_FPCA_Pos) /*!< CONTROL: FPCA Mask */
459 #define CONTROL_SPSEL_Pos 1U /*!< CONTROL: SPSEL Position */
460 #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */
462 #define CONTROL_nPRIV_Pos 0U /*!< CONTROL: nPRIV Position */
463 #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */
465 /*@} end of group CMSIS_CORE */
469 \ingroup CMSIS_core_register
470 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
471 \brief Type definitions for the NVIC Registers
476 \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
480 __IOM uint32_t ISER[16U]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
481 uint32_t RESERVED0[16U];
482 __IOM uint32_t ICER[16U]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
483 uint32_t RSERVED1[16U];
484 __IOM uint32_t ISPR[16U]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
485 uint32_t RESERVED2[16U];
486 __IOM uint32_t ICPR[16U]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
487 uint32_t RESERVED3[16U];
488 __IOM uint32_t IABR[16U]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */
489 uint32_t RESERVED4[16U];
490 __IOM uint32_t ITNS[16U]; /*!< Offset: 0x280 (R/W) Interrupt Non-Secure State Register */
491 uint32_t RESERVED5[16U];
492 __IOM uint8_t IPR[496U]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */
493 uint32_t RESERVED6[580U];
494 __OM uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register */
497 /* Software Triggered Interrupt Register Definitions */
498 #define NVIC_STIR_INTID_Pos 0U /*!< STIR: INTLINESNUM Position */
499 #define NVIC_STIR_INTID_Msk (0x1FFUL /*<< NVIC_STIR_INTID_Pos*/) /*!< STIR: INTLINESNUM Mask */
501 /*@} end of group CMSIS_NVIC */
505 \ingroup CMSIS_core_register
506 \defgroup CMSIS_SCB System Control Block (SCB)
507 \brief Type definitions for the System Control Block Registers
512 \brief Structure type to access the System Control Block (SCB).
516 __IM uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
517 __IOM uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
518 __IOM uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
519 __IOM uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
520 __IOM uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
521 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
522 __IOM uint8_t SHPR[12U]; /*!< Offset: 0x018 (R/W) System Handlers Priority Registers (4-7, 8-11, 12-15) */
523 __IOM uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
524 __IOM uint32_t CFSR; /*!< Offset: 0x028 (R/W) Configurable Fault Status Register */
525 __IOM uint32_t HFSR; /*!< Offset: 0x02C (R/W) HardFault Status Register */
526 __IOM uint32_t DFSR; /*!< Offset: 0x030 (R/W) Debug Fault Status Register */
527 __IOM uint32_t MMFAR; /*!< Offset: 0x034 (R/W) MemManage Fault Address Register */
528 __IOM uint32_t BFAR; /*!< Offset: 0x038 (R/W) BusFault Address Register */
529 __IOM uint32_t AFSR; /*!< Offset: 0x03C (R/W) Auxiliary Fault Status Register */
530 __IM uint32_t ID_PFR[2U]; /*!< Offset: 0x040 (R/ ) Processor Feature Register */
531 __IM uint32_t ID_DFR; /*!< Offset: 0x048 (R/ ) Debug Feature Register */
532 __IM uint32_t ID_AFR; /*!< Offset: 0x04C (R/ ) Auxiliary Feature Register */
533 __IM uint32_t ID_MMFR[4U]; /*!< Offset: 0x050 (R/ ) Memory Model Feature Register */
534 __IM uint32_t ID_ISAR[5U]; /*!< Offset: 0x060 (R/ ) Instruction Set Attributes Register */
535 uint32_t RESERVED0[1U];
536 __IM uint32_t CLIDR; /*!< Offset: 0x078 (R/ ) Cache Level ID register */
537 __IM uint32_t CTR; /*!< Offset: 0x07C (R/ ) Cache Type register */
538 __IM uint32_t CCSIDR; /*!< Offset: 0x080 (R/ ) Cache Size ID Register */
539 __IOM uint32_t CSSELR; /*!< Offset: 0x084 (R/W) Cache Size Selection Register */
540 __IOM uint32_t CPACR; /*!< Offset: 0x088 (R/W) Coprocessor Access Control Register */
541 __IOM uint32_t NSACR; /*!< Offset: 0x08C (R/W) Non-Secure Access Control Register */
542 uint32_t RESERVED_ADD1[21U];
543 __IOM uint32_t SFSR; /*!< Offset: 0x0E4 (R/W) Secure Fault Status Register */
544 __IOM uint32_t SFAR; /*!< Offset: 0x0E8 (R/W) Secure Fault Address Register */
545 uint32_t RESERVED3[69U];
546 __OM uint32_t STIR; /*!< Offset: F00-D00=0x200 ( /W) Software Triggered Interrupt Register */
547 uint32_t RESERVED4[15U];
548 __IM uint32_t MVFR0; /*!< Offset: 0x240 (R/ ) Media and VFP Feature Register 0 */
549 __IM uint32_t MVFR1; /*!< Offset: 0x244 (R/ ) Media and VFP Feature Register 1 */
550 __IM uint32_t MVFR2; /*!< Offset: 0x248 (R/ ) Media and VFP Feature Register 2 */
551 uint32_t RESERVED5[1U];
552 __OM uint32_t ICIALLU; /*!< Offset: 0x250 ( /W) I-Cache Invalidate All to PoU */
553 uint32_t RESERVED6[1U];
554 __OM uint32_t ICIMVAU; /*!< Offset: 0x258 ( /W) I-Cache Invalidate by MVA to PoU */
555 __OM uint32_t DCIMVAC; /*!< Offset: 0x25C ( /W) D-Cache Invalidate by MVA to PoC */
556 __OM uint32_t DCISW; /*!< Offset: 0x260 ( /W) D-Cache Invalidate by Set-way */
557 __OM uint32_t DCCMVAU; /*!< Offset: 0x264 ( /W) D-Cache Clean by MVA to PoU */
558 __OM uint32_t DCCMVAC; /*!< Offset: 0x268 ( /W) D-Cache Clean by MVA to PoC */
559 __OM uint32_t DCCSW; /*!< Offset: 0x26C ( /W) D-Cache Clean by Set-way */
560 __OM uint32_t DCCIMVAC; /*!< Offset: 0x270 ( /W) D-Cache Clean and Invalidate by MVA to PoC */
561 __OM uint32_t DCCISW; /*!< Offset: 0x274 ( /W) D-Cache Clean and Invalidate by Set-way */
566 __IOM uint32_t CACR; /*!< Offset: 0x0 (R/W) L1 Cache Control Register */
567 __IOM uint32_t ITCMCR; /*!< Offset: 0x10 (R/W) Instruction Tightly-Coupled Memory Control Register */
568 __IOM uint32_t DTCMCR; /*!< Offset: 0x14 (R/W) Data Tightly-Coupled Memory Control Registers */
571 /* SCB CPUID Register Definitions */
572 #define SCB_CPUID_IMPLEMENTER_Pos 24U /*!< SCB CPUID: IMPLEMENTER Position */
573 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
575 #define SCB_CPUID_VARIANT_Pos 20U /*!< SCB CPUID: VARIANT Position */
576 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
578 #define SCB_CPUID_ARCHITECTURE_Pos 16U /*!< SCB CPUID: ARCHITECTURE Position */
579 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
581 #define SCB_CPUID_PARTNO_Pos 4U /*!< SCB CPUID: PARTNO Position */
582 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
584 #define SCB_CPUID_REVISION_Pos 0U /*!< SCB CPUID: REVISION Position */
585 #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */
587 /* SCB Interrupt Control State Register Definitions */
588 #define SCB_ICSR_PENDNMISET_Pos 31U /*!< SCB ICSR: PENDNMISET Position */
589 #define SCB_ICSR_PENDNMISET_Msk (1UL << SCB_ICSR_PENDNMISET_Pos) /*!< SCB ICSR: PENDNMISET Mask */
591 #define SCB_ICSR_NMIPENDSET_Pos SCB_ICSR_PENDNMISET_Pos /*!< SCB ICSR: NMIPENDSET Position, backward compatibility */
592 #define SCB_ICSR_NMIPENDSET_Msk SCB_ICSR_PENDNMISET_Msk /*!< SCB ICSR: NMIPENDSET Mask, backward compatibility */
594 #define SCB_ICSR_PENDNMICLR_Pos 30U /*!< SCB ICSR: PENDNMICLR Position */
595 #define SCB_ICSR_PENDNMICLR_Msk (1UL << SCB_ICSR_PENDNMICLR_Pos) /*!< SCB ICSR: PENDNMICLR Mask */
597 #define SCB_ICSR_PENDSVSET_Pos 28U /*!< SCB ICSR: PENDSVSET Position */
598 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
600 #define SCB_ICSR_PENDSVCLR_Pos 27U /*!< SCB ICSR: PENDSVCLR Position */
601 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
603 #define SCB_ICSR_PENDSTSET_Pos 26U /*!< SCB ICSR: PENDSTSET Position */
604 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
606 #define SCB_ICSR_PENDSTCLR_Pos 25U /*!< SCB ICSR: PENDSTCLR Position */
607 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
609 #define SCB_ICSR_STTNS_Pos 24U /*!< SCB ICSR: STTNS Position (Security Extension) */
610 #define SCB_ICSR_STTNS_Msk (1UL << SCB_ICSR_STTNS_Pos) /*!< SCB ICSR: STTNS Mask (Security Extension) */
612 #define SCB_ICSR_ISRPREEMPT_Pos 23U /*!< SCB ICSR: ISRPREEMPT Position */
613 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
615 #define SCB_ICSR_ISRPENDING_Pos 22U /*!< SCB ICSR: ISRPENDING Position */
616 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
618 #define SCB_ICSR_VECTPENDING_Pos 12U /*!< SCB ICSR: VECTPENDING Position */
619 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
621 #define SCB_ICSR_RETTOBASE_Pos 11U /*!< SCB ICSR: RETTOBASE Position */
622 #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */
624 #define SCB_ICSR_VECTACTIVE_Pos 0U /*!< SCB ICSR: VECTACTIVE Position */
625 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */
627 /* SCB Vector Table Offset Register Definitions */
628 #define SCB_VTOR_TBLOFF_Pos 7U /*!< SCB VTOR: TBLOFF Position */
629 #define SCB_VTOR_TBLOFF_Msk (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
631 /* SCB Application Interrupt and Reset Control Register Definitions */
632 #define SCB_AIRCR_VECTKEY_Pos 16U /*!< SCB AIRCR: VECTKEY Position */
633 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
635 #define SCB_AIRCR_VECTKEYSTAT_Pos 16U /*!< SCB AIRCR: VECTKEYSTAT Position */
636 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
638 #define SCB_AIRCR_ENDIANESS_Pos 15U /*!< SCB AIRCR: ENDIANESS Position */
639 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
641 #define SCB_AIRCR_PRIS_Pos 14U /*!< SCB AIRCR: PRIS Position */
642 #define SCB_AIRCR_PRIS_Msk (1UL << SCB_AIRCR_PRIS_Pos) /*!< SCB AIRCR: PRIS Mask */
644 #define SCB_AIRCR_BFHFNMINS_Pos 13U /*!< SCB AIRCR: BFHFNMINS Position */
645 #define SCB_AIRCR_BFHFNMINS_Msk (1UL << SCB_AIRCR_BFHFNMINS_Pos) /*!< SCB AIRCR: BFHFNMINS Mask */
647 #define SCB_AIRCR_PRIGROUP_Pos 8U /*!< SCB AIRCR: PRIGROUP Position */
648 #define SCB_AIRCR_PRIGROUP_Msk (7UL << SCB_AIRCR_PRIGROUP_Pos) /*!< SCB AIRCR: PRIGROUP Mask */
650 #define SCB_AIRCR_SYSRESETREQS_Pos 3U /*!< SCB AIRCR: SYSRESETREQS Position */
651 #define SCB_AIRCR_SYSRESETREQS_Msk (1UL << SCB_AIRCR_SYSRESETREQS_Pos) /*!< SCB AIRCR: SYSRESETREQS Mask */
653 #define SCB_AIRCR_SYSRESETREQ_Pos 2U /*!< SCB AIRCR: SYSRESETREQ Position */
654 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
656 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1U /*!< SCB AIRCR: VECTCLRACTIVE Position */
657 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
659 /* SCB System Control Register Definitions */
660 #define SCB_SCR_SEVONPEND_Pos 4U /*!< SCB SCR: SEVONPEND Position */
661 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
663 #define SCB_SCR_SLEEPDEEPS_Pos 3U /*!< SCB SCR: SLEEPDEEPS Position */
664 #define SCB_SCR_SLEEPDEEPS_Msk (1UL << SCB_SCR_SLEEPDEEPS_Pos) /*!< SCB SCR: SLEEPDEEPS Mask */
666 #define SCB_SCR_SLEEPDEEP_Pos 2U /*!< SCB SCR: SLEEPDEEP Position */
667 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
669 #define SCB_SCR_SLEEPONEXIT_Pos 1U /*!< SCB SCR: SLEEPONEXIT Position */
670 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
672 /* SCB Configuration Control Register Definitions */
673 #define SCB_CCR_BP_Pos 18U /*!< SCB CCR: BP Position */
674 #define SCB_CCR_BP_Msk (1UL << SCB_CCR_BP_Pos) /*!< SCB CCR: BP Mask */
676 #define SCB_CCR_IC_Pos 17U /*!< SCB CCR: IC Position */
677 #define SCB_CCR_IC_Msk (1UL << SCB_CCR_IC_Pos) /*!< SCB CCR: IC Mask */
679 #define SCB_CCR_DC_Pos 16U /*!< SCB CCR: DC Position */
680 #define SCB_CCR_DC_Msk (1UL << SCB_CCR_DC_Pos) /*!< SCB CCR: DC Mask */
682 #define SCB_CCR_STKOFHFNMIGN_Pos 10U /*!< SCB CCR: STKOFHFNMIGN Position */
683 #define SCB_CCR_STKOFHFNMIGN_Msk (1UL << SCB_CCR_STKOFHFNMIGN_Pos) /*!< SCB CCR: STKOFHFNMIGN Mask */
685 #define SCB_CCR_BFHFNMIGN_Pos 8U /*!< SCB CCR: BFHFNMIGN Position */
686 #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */
688 #define SCB_CCR_DIV_0_TRP_Pos 4U /*!< SCB CCR: DIV_0_TRP Position */
689 #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */
691 #define SCB_CCR_UNALIGN_TRP_Pos 3U /*!< SCB CCR: UNALIGN_TRP Position */
692 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
694 #define SCB_CCR_USERSETMPEND_Pos 1U /*!< SCB CCR: USERSETMPEND Position */
695 #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */
697 /* SCB System Handler Control and State Register Definitions */
698 #define SCB_SHCSR_HARDFAULTPENDED_Pos 21U /*!< SCB SHCSR: HARDFAULTPENDED Position */
699 #define SCB_SHCSR_HARDFAULTPENDED_Msk (1UL << SCB_SHCSR_HARDFAULTPENDED_Pos) /*!< SCB SHCSR: HARDFAULTPENDED Mask */
701 #define SCB_SHCSR_SECUREFAULTPENDED_Pos 20U /*!< SCB SHCSR: SECUREFAULTPENDED Position */
702 #define SCB_SHCSR_SECUREFAULTPENDED_Msk (1UL << SCB_SHCSR_SECUREFAULTPENDED_Pos) /*!< SCB SHCSR: SECUREFAULTPENDED Mask */
704 #define SCB_SHCSR_SECUREFAULTENA_Pos 19U /*!< SCB SHCSR: SECUREFAULTENA Position */
705 #define SCB_SHCSR_SECUREFAULTENA_Msk (1UL << SCB_SHCSR_SECUREFAULTENA_Pos) /*!< SCB SHCSR: SECUREFAULTENA Mask */
707 #define SCB_SHCSR_USGFAULTENA_Pos 18U /*!< SCB SHCSR: USGFAULTENA Position */
708 #define SCB_SHCSR_USGFAULTENA_Msk (1UL << SCB_SHCSR_USGFAULTENA_Pos) /*!< SCB SHCSR: USGFAULTENA Mask */
710 #define SCB_SHCSR_BUSFAULTENA_Pos 17U /*!< SCB SHCSR: BUSFAULTENA Position */
711 #define SCB_SHCSR_BUSFAULTENA_Msk (1UL << SCB_SHCSR_BUSFAULTENA_Pos) /*!< SCB SHCSR: BUSFAULTENA Mask */
713 #define SCB_SHCSR_MEMFAULTENA_Pos 16U /*!< SCB SHCSR: MEMFAULTENA Position */
714 #define SCB_SHCSR_MEMFAULTENA_Msk (1UL << SCB_SHCSR_MEMFAULTENA_Pos) /*!< SCB SHCSR: MEMFAULTENA Mask */
716 #define SCB_SHCSR_SVCALLPENDED_Pos 15U /*!< SCB SHCSR: SVCALLPENDED Position */
717 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
719 #define SCB_SHCSR_BUSFAULTPENDED_Pos 14U /*!< SCB SHCSR: BUSFAULTPENDED Position */
720 #define SCB_SHCSR_BUSFAULTPENDED_Msk (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos) /*!< SCB SHCSR: BUSFAULTPENDED Mask */
722 #define SCB_SHCSR_MEMFAULTPENDED_Pos 13U /*!< SCB SHCSR: MEMFAULTPENDED Position */
723 #define SCB_SHCSR_MEMFAULTPENDED_Msk (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos) /*!< SCB SHCSR: MEMFAULTPENDED Mask */
725 #define SCB_SHCSR_USGFAULTPENDED_Pos 12U /*!< SCB SHCSR: USGFAULTPENDED Position */
726 #define SCB_SHCSR_USGFAULTPENDED_Msk (1UL << SCB_SHCSR_USGFAULTPENDED_Pos) /*!< SCB SHCSR: USGFAULTPENDED Mask */
728 #define SCB_SHCSR_SYSTICKACT_Pos 11U /*!< SCB SHCSR: SYSTICKACT Position */
729 #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */
731 #define SCB_SHCSR_PENDSVACT_Pos 10U /*!< SCB SHCSR: PENDSVACT Position */
732 #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */
734 #define SCB_SHCSR_MONITORACT_Pos 8U /*!< SCB SHCSR: MONITORACT Position */
735 #define SCB_SHCSR_MONITORACT_Msk (1UL << SCB_SHCSR_MONITORACT_Pos) /*!< SCB SHCSR: MONITORACT Mask */
737 #define SCB_SHCSR_SVCALLACT_Pos 7U /*!< SCB SHCSR: SVCALLACT Position */
738 #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */
740 #define SCB_SHCSR_NMIACT_Pos 5U /*!< SCB SHCSR: NMIACT Position */
741 #define SCB_SHCSR_NMIACT_Msk (1UL << SCB_SHCSR_NMIACT_Pos) /*!< SCB SHCSR: NMIACT Mask */
743 #define SCB_SHCSR_SECUREFAULTACT_Pos 4U /*!< SCB SHCSR: SECUREFAULTACT Position */
744 #define SCB_SHCSR_SECUREFAULTACT_Msk (1UL << SCB_SHCSR_SECUREFAULTACT_Pos) /*!< SCB SHCSR: SECUREFAULTACT Mask */
746 #define SCB_SHCSR_USGFAULTACT_Pos 3U /*!< SCB SHCSR: USGFAULTACT Position */
747 #define SCB_SHCSR_USGFAULTACT_Msk (1UL << SCB_SHCSR_USGFAULTACT_Pos) /*!< SCB SHCSR: USGFAULTACT Mask */
749 #define SCB_SHCSR_HARDFAULTACT_Pos 2U /*!< SCB SHCSR: HARDFAULTACT Position */
750 #define SCB_SHCSR_HARDFAULTACT_Msk (1UL << SCB_SHCSR_HARDFAULTACT_Pos) /*!< SCB SHCSR: HARDFAULTACT Mask */
752 #define SCB_SHCSR_BUSFAULTACT_Pos 1U /*!< SCB SHCSR: BUSFAULTACT Position */
753 #define SCB_SHCSR_BUSFAULTACT_Msk (1UL << SCB_SHCSR_BUSFAULTACT_Pos) /*!< SCB SHCSR: BUSFAULTACT Mask */
755 #define SCB_SHCSR_MEMFAULTACT_Pos 0U /*!< SCB SHCSR: MEMFAULTACT Position */
756 #define SCB_SHCSR_MEMFAULTACT_Msk (1UL /*<< SCB_SHCSR_MEMFAULTACT_Pos*/) /*!< SCB SHCSR: MEMFAULTACT Mask */
758 /* SCB Configurable Fault Status Register Definitions */
759 #define SCB_CFSR_USGFAULTSR_Pos 16U /*!< SCB CFSR: Usage Fault Status Register Position */
760 #define SCB_CFSR_USGFAULTSR_Msk (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos) /*!< SCB CFSR: Usage Fault Status Register Mask */
762 #define SCB_CFSR_BUSFAULTSR_Pos 8U /*!< SCB CFSR: Bus Fault Status Register Position */
763 #define SCB_CFSR_BUSFAULTSR_Msk (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos) /*!< SCB CFSR: Bus Fault Status Register Mask */
765 #define SCB_CFSR_MEMFAULTSR_Pos 0U /*!< SCB CFSR: Memory Manage Fault Status Register Position */
766 #define SCB_CFSR_MEMFAULTSR_Msk (0xFFUL /*<< SCB_CFSR_MEMFAULTSR_Pos*/) /*!< SCB CFSR: Memory Manage Fault Status Register Mask */
768 /* MemManage Fault Status Register (part of SCB Configurable Fault Status Register) */
769 #define SCB_CFSR_MMARVALID_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 7U) /*!< SCB CFSR (MMFSR): MMARVALID Position */
770 #define SCB_CFSR_MMARVALID_Msk (1UL << SCB_CFSR_MMARVALID_Pos) /*!< SCB CFSR (MMFSR): MMARVALID Mask */
772 #define SCB_CFSR_MLSPERR_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 5U) /*!< SCB CFSR (MMFSR): MLSPERR Position */
773 #define SCB_CFSR_MLSPERR_Msk (1UL << SCB_CFSR_MLSPERR_Pos) /*!< SCB CFSR (MMFSR): MLSPERR Mask */
775 #define SCB_CFSR_MSTKERR_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 4U) /*!< SCB CFSR (MMFSR): MSTKERR Position */
776 #define SCB_CFSR_MSTKERR_Msk (1UL << SCB_CFSR_MSTKERR_Pos) /*!< SCB CFSR (MMFSR): MSTKERR Mask */
778 #define SCB_CFSR_MUNSTKERR_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 3U) /*!< SCB CFSR (MMFSR): MUNSTKERR Position */
779 #define SCB_CFSR_MUNSTKERR_Msk (1UL << SCB_CFSR_MUNSTKERR_Pos) /*!< SCB CFSR (MMFSR): MUNSTKERR Mask */
781 #define SCB_CFSR_DACCVIOL_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 1U) /*!< SCB CFSR (MMFSR): DACCVIOL Position */
782 #define SCB_CFSR_DACCVIOL_Msk (1UL << SCB_CFSR_DACCVIOL_Pos) /*!< SCB CFSR (MMFSR): DACCVIOL Mask */
784 #define SCB_CFSR_IACCVIOL_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 0U) /*!< SCB CFSR (MMFSR): IACCVIOL Position */
785 #define SCB_CFSR_IACCVIOL_Msk (1UL /*<< SCB_CFSR_IACCVIOL_Pos*/) /*!< SCB CFSR (MMFSR): IACCVIOL Mask */
787 /* BusFault Status Register (part of SCB Configurable Fault Status Register) */
788 #define SCB_CFSR_BFARVALID_Pos (SCB_CFSR_BUSFAULTSR_Pos + 7U) /*!< SCB CFSR (BFSR): BFARVALID Position */
789 #define SCB_CFSR_BFARVALID_Msk (1UL << SCB_CFSR_BFARVALID_Pos) /*!< SCB CFSR (BFSR): BFARVALID Mask */
791 #define SCB_CFSR_LSPERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 5U) /*!< SCB CFSR (BFSR): LSPERR Position */
792 #define SCB_CFSR_LSPERR_Msk (1UL << SCB_CFSR_LSPERR_Pos) /*!< SCB CFSR (BFSR): LSPERR Mask */
794 #define SCB_CFSR_STKERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 4U) /*!< SCB CFSR (BFSR): STKERR Position */
795 #define SCB_CFSR_STKERR_Msk (1UL << SCB_CFSR_STKERR_Pos) /*!< SCB CFSR (BFSR): STKERR Mask */
797 #define SCB_CFSR_UNSTKERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 3U) /*!< SCB CFSR (BFSR): UNSTKERR Position */
798 #define SCB_CFSR_UNSTKERR_Msk (1UL << SCB_CFSR_UNSTKERR_Pos) /*!< SCB CFSR (BFSR): UNSTKERR Mask */
800 #define SCB_CFSR_IMPRECISERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 2U) /*!< SCB CFSR (BFSR): IMPRECISERR Position */
801 #define SCB_CFSR_IMPRECISERR_Msk (1UL << SCB_CFSR_IMPRECISERR_Pos) /*!< SCB CFSR (BFSR): IMPRECISERR Mask */
803 #define SCB_CFSR_PRECISERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 1U) /*!< SCB CFSR (BFSR): PRECISERR Position */
804 #define SCB_CFSR_PRECISERR_Msk (1UL << SCB_CFSR_PRECISERR_Pos) /*!< SCB CFSR (BFSR): PRECISERR Mask */
806 #define SCB_CFSR_IBUSERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 0U) /*!< SCB CFSR (BFSR): IBUSERR Position */
807 #define SCB_CFSR_IBUSERR_Msk (1UL << SCB_CFSR_IBUSERR_Pos) /*!< SCB CFSR (BFSR): IBUSERR Mask */
809 /* UsageFault Status Register (part of SCB Configurable Fault Status Register) */
810 #define SCB_CFSR_DIVBYZERO_Pos (SCB_CFSR_USGFAULTSR_Pos + 9U) /*!< SCB CFSR (UFSR): DIVBYZERO Position */
811 #define SCB_CFSR_DIVBYZERO_Msk (1UL << SCB_CFSR_DIVBYZERO_Pos) /*!< SCB CFSR (UFSR): DIVBYZERO Mask */
813 #define SCB_CFSR_UNALIGNED_Pos (SCB_CFSR_USGFAULTSR_Pos + 8U) /*!< SCB CFSR (UFSR): UNALIGNED Position */
814 #define SCB_CFSR_UNALIGNED_Msk (1UL << SCB_CFSR_UNALIGNED_Pos) /*!< SCB CFSR (UFSR): UNALIGNED Mask */
816 #define SCB_CFSR_STKOF_Pos (SCB_CFSR_USGFAULTSR_Pos + 4U) /*!< SCB CFSR (UFSR): STKOF Position */
817 #define SCB_CFSR_STKOF_Msk (1UL << SCB_CFSR_STKOF_Pos) /*!< SCB CFSR (UFSR): STKOF Mask */
819 #define SCB_CFSR_NOCP_Pos (SCB_CFSR_USGFAULTSR_Pos + 3U) /*!< SCB CFSR (UFSR): NOCP Position */
820 #define SCB_CFSR_NOCP_Msk (1UL << SCB_CFSR_NOCP_Pos) /*!< SCB CFSR (UFSR): NOCP Mask */
822 #define SCB_CFSR_INVPC_Pos (SCB_CFSR_USGFAULTSR_Pos + 2U) /*!< SCB CFSR (UFSR): INVPC Position */
823 #define SCB_CFSR_INVPC_Msk (1UL << SCB_CFSR_INVPC_Pos) /*!< SCB CFSR (UFSR): INVPC Mask */
825 #define SCB_CFSR_INVSTATE_Pos (SCB_CFSR_USGFAULTSR_Pos + 1U) /*!< SCB CFSR (UFSR): INVSTATE Position */
826 #define SCB_CFSR_INVSTATE_Msk (1UL << SCB_CFSR_INVSTATE_Pos) /*!< SCB CFSR (UFSR): INVSTATE Mask */
828 #define SCB_CFSR_UNDEFINSTR_Pos (SCB_CFSR_USGFAULTSR_Pos + 0U) /*!< SCB CFSR (UFSR): UNDEFINSTR Position */
829 #define SCB_CFSR_UNDEFINSTR_Msk (1UL << SCB_CFSR_UNDEFINSTR_Pos) /*!< SCB CFSR (UFSR): UNDEFINSTR Mask */
831 /* SCB Hard Fault Status Register Definitions */
832 #define SCB_HFSR_DEBUGEVT_Pos 31U /*!< SCB HFSR: DEBUGEVT Position */
833 #define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB HFSR: DEBUGEVT Mask */
835 #define SCB_HFSR_FORCED_Pos 30U /*!< SCB HFSR: FORCED Position */
836 #define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB HFSR: FORCED Mask */
838 #define SCB_HFSR_VECTTBL_Pos 1U /*!< SCB HFSR: VECTTBL Position */
839 #define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB HFSR: VECTTBL Mask */
841 /* SCB Debug Fault Status Register Definitions */
842 #define SCB_DFSR_EXTERNAL_Pos 4U /*!< SCB DFSR: EXTERNAL Position */
843 #define SCB_DFSR_EXTERNAL_Msk (1UL << SCB_DFSR_EXTERNAL_Pos) /*!< SCB DFSR: EXTERNAL Mask */
845 #define SCB_DFSR_VCATCH_Pos 3U /*!< SCB DFSR: VCATCH Position */
846 #define SCB_DFSR_VCATCH_Msk (1UL << SCB_DFSR_VCATCH_Pos) /*!< SCB DFSR: VCATCH Mask */
848 #define SCB_DFSR_DWTTRAP_Pos 2U /*!< SCB DFSR: DWTTRAP Position */
849 #define SCB_DFSR_DWTTRAP_Msk (1UL << SCB_DFSR_DWTTRAP_Pos) /*!< SCB DFSR: DWTTRAP Mask */
851 #define SCB_DFSR_BKPT_Pos 1U /*!< SCB DFSR: BKPT Position */
852 #define SCB_DFSR_BKPT_Msk (1UL << SCB_DFSR_BKPT_Pos) /*!< SCB DFSR: BKPT Mask */
854 #define SCB_DFSR_HALTED_Pos 0U /*!< SCB DFSR: HALTED Position */
855 #define SCB_DFSR_HALTED_Msk (1UL /*<< SCB_DFSR_HALTED_Pos*/) /*!< SCB DFSR: HALTED Mask */
857 /* SCB Non-Secure Access Control Register Definitions */
858 #define SCB_NSACR_CP11_Pos 11U /*!< SCB NSACR: CP11 Position */
859 #define SCB_NSACR_CP11_Msk (1UL << SCB_NSACR_CP11_Pos) /*!< SCB NSACR: CP11 Mask */
861 #define SCB_NSACR_CP10_Pos 10U /*!< SCB NSACR: CP10 Position */
862 #define SCB_NSACR_CP10_Msk (1UL << SCB_NSACR_CP10_Pos) /*!< SCB NSACR: CP10 Mask */
864 #define SCB_NSACR_CPn_Pos 0U /*!< SCB NSACR: CPn Position */
865 #define SCB_NSACR_CPn_Msk (1UL /*<< SCB_NSACR_CPn_Pos*/) /*!< SCB NSACR: CPn Mask */
867 /* SCB Cache Level ID Register Definitions */
868 #define SCB_CLIDR_LOUU_Pos 27U /*!< SCB CLIDR: LoUU Position */
869 #define SCB_CLIDR_LOUU_Msk (7UL << SCB_CLIDR_LOUU_Pos) /*!< SCB CLIDR: LoUU Mask */
871 #define SCB_CLIDR_LOC_Pos 24U /*!< SCB CLIDR: LoC Position */
872 #define SCB_CLIDR_LOC_Msk (7UL << SCB_CLIDR_LOC_Pos) /*!< SCB CLIDR: LoC Mask */
874 #define SCB_CLIDR_IC_Pos 0U /*!< SCB CLIDR: IC Position */
875 #define SCB_CLIDR_IC_Msk (1UL << SCB_CLIDR_IC_Pos) /*!< SCB CLIDR: IC Mask */
877 #define SCB_CLIDR_DC_Pos 1U /*!< SCB CLIDR: DC Position */
878 #define SCB_CLIDR_DC_Msk (1UL << SCB_CLIDR_DC_Pos) /*!< SCB CLIDR: DC Mask */
882 /* SCB Cache Type Register Definitions */
883 #define SCB_CTR_FORMAT_Pos 29U /*!< SCB CTR: Format Position */
884 #define SCB_CTR_FORMAT_Msk (7UL << SCB_CTR_FORMAT_Pos) /*!< SCB CTR: Format Mask */
886 #define SCB_CTR_CWG_Pos 24U /*!< SCB CTR: CWG Position */
887 #define SCB_CTR_CWG_Msk (0xFUL << SCB_CTR_CWG_Pos) /*!< SCB CTR: CWG Mask */
889 #define SCB_CTR_ERG_Pos 20U /*!< SCB CTR: ERG Position */
890 #define SCB_CTR_ERG_Msk (0xFUL << SCB_CTR_ERG_Pos) /*!< SCB CTR: ERG Mask */
892 #define SCB_CTR_DMINLINE_Pos 16U /*!< SCB CTR: DminLine Position */
893 #define SCB_CTR_DMINLINE_Msk (0xFUL << SCB_CTR_DMINLINE_Pos) /*!< SCB CTR: DminLine Mask */
895 #define SCB_CTR_IMINLINE_Pos 0U /*!< SCB CTR: ImInLine Position */
896 #define SCB_CTR_IMINLINE_Msk (0xFUL /*<< SCB_CTR_IMINLINE_Pos*/) /*!< SCB CTR: ImInLine Mask */
898 /* SCB Cache Size ID Register Definitions */
899 #define SCB_CCSIDR_WT_Pos 31U /*!< SCB CCSIDR: WT Position */
900 #define SCB_CCSIDR_WT_Msk (1UL << SCB_CCSIDR_WT_Pos) /*!< SCB CCSIDR: WT Mask */
902 #define SCB_CCSIDR_WB_Pos 30U /*!< SCB CCSIDR: WB Position */
903 #define SCB_CCSIDR_WB_Msk (1UL << SCB_CCSIDR_WB_Pos) /*!< SCB CCSIDR: WB Mask */
905 #define SCB_CCSIDR_RA_Pos 29U /*!< SCB CCSIDR: RA Position */
906 #define SCB_CCSIDR_RA_Msk (1UL << SCB_CCSIDR_RA_Pos) /*!< SCB CCSIDR: RA Mask */
908 #define SCB_CCSIDR_WA_Pos 28U /*!< SCB CCSIDR: WA Position */
909 #define SCB_CCSIDR_WA_Msk (1UL << SCB_CCSIDR_WA_Pos) /*!< SCB CCSIDR: WA Mask */
911 #define SCB_CCSIDR_NUMSETS_Pos 13U /*!< SCB CCSIDR: NumSets Position */
912 #define SCB_CCSIDR_NUMSETS_Msk (0x7FFFUL << SCB_CCSIDR_NUMSETS_Pos) /*!< SCB CCSIDR: NumSets Mask */
914 #define SCB_CCSIDR_ASSOCIATIVITY_Pos 3U /*!< SCB CCSIDR: Associativity Position */
915 #define SCB_CCSIDR_ASSOCIATIVITY_Msk (0x3FFUL << SCB_CCSIDR_ASSOCIATIVITY_Pos) /*!< SCB CCSIDR: Associativity Mask */
917 #define SCB_CCSIDR_LINESIZE_Pos 0U /*!< SCB CCSIDR: LineSize Position */
918 #define SCB_CCSIDR_LINESIZE_Msk (7UL /*<< SCB_CCSIDR_LINESIZE_Pos*/) /*!< SCB CCSIDR: LineSize Mask */
920 /* SCB Cache Size Selection Register Definitions */
921 #define SCB_CSSELR_LEVEL_Pos 1U /*!< SCB CSSELR: Level Position */
922 #define SCB_CSSELR_LEVEL_Msk (7UL << SCB_CSSELR_LEVEL_Pos) /*!< SCB CSSELR: Level Mask */
924 #define SCB_CSSELR_IND_Pos 0U /*!< SCB CSSELR: InD Position */
925 #define SCB_CSSELR_IND_Msk (1UL /*<< SCB_CSSELR_IND_Pos*/) /*!< SCB CSSELR: InD Mask */
927 /* SCB Software Triggered Interrupt Register Definitions */
928 #define SCB_STIR_INTID_Pos 0U /*!< SCB STIR: INTID Position */
929 #define SCB_STIR_INTID_Msk (0x1FFUL /*<< SCB_STIR_INTID_Pos*/) /*!< SCB STIR: INTID Mask */
931 /* SCB D-Cache line Invalidate by Set-way Register Definitions */
932 #define SCB_DCISW_LEVEL_Pos 1U /*!< SCB DCISW: Level Position */
933 #define SCB_DCISW_LEVEL_Msk (7UL << SCB_DCISW_LEVEL_Pos) /*!< SCB DCISW: Level Mask */
935 #define SCB_DCISW_WAY_Pos 30U /*!< SCB DCISW: Way Position */
936 #define SCB_DCISW_WAY_Msk (3UL << SCB_DCISW_WAY_Pos) /*!< SCB DCISW: Way Mask */
938 #define SCB_DCISW_SET_Pos 5U /*!< SCB DCISW: Set Position */
939 #define SCB_DCISW_SET_Msk (0xFFUL << SCB_DCISW_SET_Pos) /*!< SCB DCISW: Set Mask */
941 /* SCB D-Cache Clean line by Set-way Register Definitions */
942 #define SCB_DCCSW_LEVEL_Pos 1U /*!< SCB DCCSW: Level Position */
943 #define SCB_DCCSW_LEVEL_Msk (7UL << SCB_DCCSW_LEVEL_Pos) /*!< SCB DCCSW: Level Mask */
945 #define SCB_DCCSW_WAY_Pos 30U /*!< SCB DCCSW: Way Position */
946 #define SCB_DCCSW_WAY_Msk (3UL << SCB_DCCSW_WAY_Pos) /*!< SCB DCCSW: Way Mask */
948 #define SCB_DCCSW_SET_Pos 5U /*!< SCB DCCSW: Set Position */
949 #define SCB_DCCSW_SET_Msk (0xFFUL << SCB_DCCSW_SET_Pos) /*!< SCB DCCSW: Set Mask */
951 /* SCB D-Cache Clean and Invalidate by Set-way Register Definitions */
952 #define SCB_DCCISW_LEVEL_Pos 1U /*!< SCB DCCISW: Level Position */
953 #define SCB_DCCISW_LEVEL_Msk (7UL << SCB_DCCISW_LEVEL_Pos) /*!< SCB DCCISW: Level Mask */
955 #define SCB_DCCISW_WAY_Pos 30U /*!< SCB DCCISW: Way Position */
956 #define SCB_DCCISW_WAY_Msk (3UL << SCB_DCCISW_WAY_Pos) /*!< SCB DCCISW: Way Mask */
958 #define SCB_DCCISW_SET_Pos 5U /*!< SCB DCCISW: Set Position */
959 #define SCB_DCCISW_SET_Msk (0xFFUL << SCB_DCCISW_SET_Pos) /*!< SCB DCCISW: Set Mask */
961 /* ArmChina: Implementation Defined */
962 /* Instruction Tightly-Coupled Memory Control Register Definitions */
963 #define SCB_ITCMCR_SZ_Pos 3U /*!< SCB ITCMCR: SZ Position */
964 #define SCB_ITCMCR_SZ_Msk (0xFUL << SCB_ITCMCR_SZ_Pos) /*!< SCB ITCMCR: SZ Mask */
965 #define SCB_ITCMCR_EN_Pos 0U /*!< SCB ITCMCR: EN Position */
966 #define SCB_ITCMCR_EN_Msk (1UL /*<< SCB_ITCMCR_EN_Pos*/) /*!< SCB ITCMCR: EN Mask */
967 /* Data Tightly-Coupled Memory Control Register Definitions */
968 #define SCB_DTCMCR_SZ_Pos 3U /*!< SCB DTCMCR: SZ Position */
969 #define SCB_DTCMCR_SZ_Msk (0xFUL << SCB_DTCMCR_SZ_Pos) /*!< SCB DTCMCR: SZ Mask */
970 #define SCB_DTCMCR_EN_Pos 0U /*!< SCB DTCMCR: EN Position */
971 #define SCB_DTCMCR_EN_Msk (1UL /*<< SCB_DTCMCR_EN_Pos*/) /*!< SCB DTCMCR: EN Mask */
972 /* L1 Cache Control Register Definitions */
973 #define SCB_CACR_DCCLEAN_Pos 16U /*!< SCB CACR: DCCLEAN Position */
974 #define SCB_CACR_DCCLEAN_Msk (1UL << SCB_CACR_FORCEWT_Pos) /*!< SCB CACR: DCCLEAN Mask */
975 #define SCB_CACR_ICACTIVE_Pos 13U /*!< SCB CACR: ICACTIVE Position */
976 #define SCB_CACR_ICACTIVE_Msk (1UL << SCB_CACR_FORCEWT_Pos) /*!< SCB CACR: ICACTIVE Mask */
977 #define SCB_CACR_DCACTIVE_Pos 12U /*!< SCB CACR: DCACTIVE Position */
978 #define SCB_CACR_DCACTIVE_Msk (1UL << SCB_CACR_FORCEWT_Pos) /*!< SCB CACR: DCACTIVE Mask */
979 #define SCB_CACR_FORCEWT_Pos 2U /*!< SCB CACR: FORCEWT Position */
980 #define SCB_CACR_FORCEWT_Msk (1UL << SCB_CACR_FORCEWT_Pos) /*!< SCB CACR: FORCEWT Mask */
982 /*@} end of group CMSIS_SCB */
986 \ingroup CMSIS_core_register
987 \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB)
988 \brief Type definitions for the System Control and ID Register not in the SCB
993 \brief Structure type to access the System Control and ID Register not in the SCB.
997 uint32_t RESERVED0[1U];
998 __IM uint32_t ICTR; /*!< Offset: 0x004 (R/ ) Interrupt Controller Type Register */
999 __IOM uint32_t ACTLR; /*!< Offset: 0x008 (R/W) Auxiliary Control Register */
1000 __IOM uint32_t CPPWR; /*!< Offset: 0x00C (R/W) Coprocessor Power Control Register */
1003 /* Interrupt Controller Type Register Definitions */
1004 #define SCnSCB_ICTR_INTLINESNUM_Pos 0U /*!< ICTR: INTLINESNUM Position */
1005 #define SCnSCB_ICTR_INTLINESNUM_Msk (0xFUL /*<< SCnSCB_ICTR_INTLINESNUM_Pos*/) /*!< ICTR: INTLINESNUM Mask */
1007 /*@} end of group CMSIS_SCnotSCB */
1011 \ingroup CMSIS_core_register
1012 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
1013 \brief Type definitions for the System Timer Registers.
1018 \brief Structure type to access the System Timer (SysTick).
1022 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
1023 __IOM uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
1024 __IOM uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
1025 __IM uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
1028 /* SysTick Control / Status Register Definitions */
1029 #define SysTick_CTRL_COUNTFLAG_Pos 16U /*!< SysTick CTRL: COUNTFLAG Position */
1030 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
1032 #define SysTick_CTRL_CLKSOURCE_Pos 2U /*!< SysTick CTRL: CLKSOURCE Position */
1033 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
1035 #define SysTick_CTRL_TICKINT_Pos 1U /*!< SysTick CTRL: TICKINT Position */
1036 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
1038 #define SysTick_CTRL_ENABLE_Pos 0U /*!< SysTick CTRL: ENABLE Position */
1039 #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */
1041 /* SysTick Reload Register Definitions */
1042 #define SysTick_LOAD_RELOAD_Pos 0U /*!< SysTick LOAD: RELOAD Position */
1043 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */
1045 /* SysTick Current Register Definitions */
1046 #define SysTick_VAL_CURRENT_Pos 0U /*!< SysTick VAL: CURRENT Position */
1047 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */
1049 /* SysTick Calibration Register Definitions */
1050 #define SysTick_CALIB_NOREF_Pos 31U /*!< SysTick CALIB: NOREF Position */
1051 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
1053 #define SysTick_CALIB_SKEW_Pos 30U /*!< SysTick CALIB: SKEW Position */
1054 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
1056 #define SysTick_CALIB_TENMS_Pos 0U /*!< SysTick CALIB: TENMS Position */
1057 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */
1059 /*@} end of group CMSIS_SysTick */
1063 \ingroup CMSIS_core_register
1064 \defgroup CMSIS_ITM Instrumentation Trace Macrocell (ITM)
1065 \brief Type definitions for the Instrumentation Trace Macrocell (ITM)
1070 \brief Structure type to access the Instrumentation Trace Macrocell Register (ITM).
1076 __OM uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit */
1077 __OM uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit */
1078 __OM uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit */
1079 } PORT [32U]; /*!< Offset: 0x000 ( /W) ITM Stimulus Port Registers */
1080 uint32_t RESERVED0[864U];
1081 __IOM uint32_t TER; /*!< Offset: 0xE00 (R/W) ITM Trace Enable Register */
1082 uint32_t RESERVED1[15U];
1083 __IOM uint32_t TPR; /*!< Offset: 0xE40 (R/W) ITM Trace Privilege Register */
1084 uint32_t RESERVED2[15U];
1085 __IOM uint32_t TCR; /*!< Offset: 0xE80 (R/W) ITM Trace Control Register */
1086 uint32_t RESERVED3[32U];
1087 uint32_t RESERVED4[43U];
1088 __OM uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register */
1089 __IM uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) ITM Lock Status Register */
1090 uint32_t RESERVED5[1U];
1091 __IM uint32_t DEVARCH; /*!< Offset: 0xFBC (R/ ) ITM Device Architecture Register */
1092 uint32_t RESERVED6[4U];
1093 __IM uint32_t PID4; /*!< Offset: 0xFD0 (R/ ) ITM Peripheral Identification Register #4 */
1094 __IM uint32_t PID5; /*!< Offset: 0xFD4 (R/ ) ITM Peripheral Identification Register #5 */
1095 __IM uint32_t PID6; /*!< Offset: 0xFD8 (R/ ) ITM Peripheral Identification Register #6 */
1096 __IM uint32_t PID7; /*!< Offset: 0xFDC (R/ ) ITM Peripheral Identification Register #7 */
1097 __IM uint32_t PID0; /*!< Offset: 0xFE0 (R/ ) ITM Peripheral Identification Register #0 */
1098 __IM uint32_t PID1; /*!< Offset: 0xFE4 (R/ ) ITM Peripheral Identification Register #1 */
1099 __IM uint32_t PID2; /*!< Offset: 0xFE8 (R/ ) ITM Peripheral Identification Register #2 */
1100 __IM uint32_t PID3; /*!< Offset: 0xFEC (R/ ) ITM Peripheral Identification Register #3 */
1101 __IM uint32_t CID0; /*!< Offset: 0xFF0 (R/ ) ITM Component Identification Register #0 */
1102 __IM uint32_t CID1; /*!< Offset: 0xFF4 (R/ ) ITM Component Identification Register #1 */
1103 __IM uint32_t CID2; /*!< Offset: 0xFF8 (R/ ) ITM Component Identification Register #2 */
1104 __IM uint32_t CID3; /*!< Offset: 0xFFC (R/ ) ITM Component Identification Register #3 */
1107 /* ITM Stimulus Port Register Definitions */
1108 #define ITM_STIM_DISABLED_Pos 1U /*!< ITM STIM: DISABLED Position */
1109 #define ITM_STIM_DISABLED_Msk (0x1UL << ITM_STIM_DISABLED_Pos) /*!< ITM STIM: DISABLED Mask */
1111 #define ITM_STIM_FIFOREADY_Pos 0U /*!< ITM STIM: FIFOREADY Position */
1112 #define ITM_STIM_FIFOREADY_Msk (0x1UL /*<< ITM_STIM_FIFOREADY_Pos*/) /*!< ITM STIM: FIFOREADY Mask */
1114 /* ITM Trace Privilege Register Definitions */
1115 #define ITM_TPR_PRIVMASK_Pos 0U /*!< ITM TPR: PRIVMASK Position */
1116 #define ITM_TPR_PRIVMASK_Msk (0xFFFFFFFFUL /*<< ITM_TPR_PRIVMASK_Pos*/) /*!< ITM TPR: PRIVMASK Mask */
1118 /* ITM Trace Control Register Definitions */
1119 #define ITM_TCR_BUSY_Pos 23U /*!< ITM TCR: BUSY Position */
1120 #define ITM_TCR_BUSY_Msk (1UL << ITM_TCR_BUSY_Pos) /*!< ITM TCR: BUSY Mask */
1122 #define ITM_TCR_TRACEBUSID_Pos 16U /*!< ITM TCR: ATBID Position */
1123 #define ITM_TCR_TRACEBUSID_Msk (0x7FUL << ITM_TCR_TRACEBUSID_Pos) /*!< ITM TCR: ATBID Mask */
1125 #define ITM_TCR_GTSFREQ_Pos 10U /*!< ITM TCR: Global timestamp frequency Position */
1126 #define ITM_TCR_GTSFREQ_Msk (3UL << ITM_TCR_GTSFREQ_Pos) /*!< ITM TCR: Global timestamp frequency Mask */
1128 #define ITM_TCR_TSPRESCALE_Pos 8U /*!< ITM TCR: TSPRESCALE Position */
1129 #define ITM_TCR_TSPRESCALE_Msk (3UL << ITM_TCR_TSPRESCALE_Pos) /*!< ITM TCR: TSPRESCALE Mask */
1131 #define ITM_TCR_STALLENA_Pos 5U /*!< ITM TCR: STALLENA Position */
1132 #define ITM_TCR_STALLENA_Msk (1UL << ITM_TCR_STALLENA_Pos) /*!< ITM TCR: STALLENA Mask */
1134 #define ITM_TCR_SWOENA_Pos 4U /*!< ITM TCR: SWOENA Position */
1135 #define ITM_TCR_SWOENA_Msk (1UL << ITM_TCR_SWOENA_Pos) /*!< ITM TCR: SWOENA Mask */
1137 #define ITM_TCR_DWTENA_Pos 3U /*!< ITM TCR: DWTENA Position */
1138 #define ITM_TCR_DWTENA_Msk (1UL << ITM_TCR_DWTENA_Pos) /*!< ITM TCR: DWTENA Mask */
1140 #define ITM_TCR_SYNCENA_Pos 2U /*!< ITM TCR: SYNCENA Position */
1141 #define ITM_TCR_SYNCENA_Msk (1UL << ITM_TCR_SYNCENA_Pos) /*!< ITM TCR: SYNCENA Mask */
1143 #define ITM_TCR_TSENA_Pos 1U /*!< ITM TCR: TSENA Position */
1144 #define ITM_TCR_TSENA_Msk (1UL << ITM_TCR_TSENA_Pos) /*!< ITM TCR: TSENA Mask */
1146 #define ITM_TCR_ITMENA_Pos 0U /*!< ITM TCR: ITM Enable bit Position */
1147 #define ITM_TCR_ITMENA_Msk (1UL /*<< ITM_TCR_ITMENA_Pos*/) /*!< ITM TCR: ITM Enable bit Mask */
1149 /* ITM Lock Status Register Definitions */
1150 #define ITM_LSR_ByteAcc_Pos 2U /*!< ITM LSR: ByteAcc Position */
1151 #define ITM_LSR_ByteAcc_Msk (1UL << ITM_LSR_ByteAcc_Pos) /*!< ITM LSR: ByteAcc Mask */
1153 #define ITM_LSR_Access_Pos 1U /*!< ITM LSR: Access Position */
1154 #define ITM_LSR_Access_Msk (1UL << ITM_LSR_Access_Pos) /*!< ITM LSR: Access Mask */
1156 #define ITM_LSR_Present_Pos 0U /*!< ITM LSR: Present Position */
1157 #define ITM_LSR_Present_Msk (1UL /*<< ITM_LSR_Present_Pos*/) /*!< ITM LSR: Present Mask */
1159 /*@}*/ /* end of group CMSIS_ITM */
1163 \ingroup CMSIS_core_register
1164 \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT)
1165 \brief Type definitions for the Data Watchpoint and Trace (DWT)
1170 \brief Structure type to access the Data Watchpoint and Trace Register (DWT).
1174 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */
1175 __IOM uint32_t CYCCNT; /*!< Offset: 0x004 (R/W) Cycle Count Register */
1176 __IOM uint32_t CPICNT; /*!< Offset: 0x008 (R/W) CPI Count Register */
1177 __IOM uint32_t EXCCNT; /*!< Offset: 0x00C (R/W) Exception Overhead Count Register */
1178 __IOM uint32_t SLEEPCNT; /*!< Offset: 0x010 (R/W) Sleep Count Register */
1179 __IOM uint32_t LSUCNT; /*!< Offset: 0x014 (R/W) LSU Count Register */
1180 __IOM uint32_t FOLDCNT; /*!< Offset: 0x018 (R/W) Folded-instruction Count Register */
1181 __IM uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */
1182 __IOM uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */
1183 uint32_t RESERVED1[1U];
1184 __IOM uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */
1185 uint32_t RESERVED2[1U];
1186 __IOM uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */
1187 uint32_t RESERVED3[1U];
1188 __IOM uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */
1189 uint32_t RESERVED4[1U];
1190 __IOM uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */
1191 uint32_t RESERVED5[1U];
1192 __IOM uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */
1193 uint32_t RESERVED6[1U];
1194 __IOM uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */
1195 uint32_t RESERVED7[1U];
1196 __IOM uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */
1197 uint32_t RESERVED8[1U];
1198 __IOM uint32_t COMP4; /*!< Offset: 0x060 (R/W) Comparator Register 4 */
1199 uint32_t RESERVED9[1U];
1200 __IOM uint32_t FUNCTION4; /*!< Offset: 0x068 (R/W) Function Register 4 */
1201 uint32_t RESERVED10[1U];
1202 __IOM uint32_t COMP5; /*!< Offset: 0x070 (R/W) Comparator Register 5 */
1203 uint32_t RESERVED11[1U];
1204 __IOM uint32_t FUNCTION5; /*!< Offset: 0x078 (R/W) Function Register 5 */
1205 uint32_t RESERVED12[1U];
1206 __IOM uint32_t COMP6; /*!< Offset: 0x080 (R/W) Comparator Register 6 */
1207 uint32_t RESERVED13[1U];
1208 __IOM uint32_t FUNCTION6; /*!< Offset: 0x088 (R/W) Function Register 6 */
1209 uint32_t RESERVED14[1U];
1210 __IOM uint32_t COMP7; /*!< Offset: 0x090 (R/W) Comparator Register 7 */
1211 uint32_t RESERVED15[1U];
1212 __IOM uint32_t FUNCTION7; /*!< Offset: 0x098 (R/W) Function Register 7 */
1213 uint32_t RESERVED16[1U];
1214 __IOM uint32_t COMP8; /*!< Offset: 0x0A0 (R/W) Comparator Register 8 */
1215 uint32_t RESERVED17[1U];
1216 __IOM uint32_t FUNCTION8; /*!< Offset: 0x0A8 (R/W) Function Register 8 */
1217 uint32_t RESERVED18[1U];
1218 __IOM uint32_t COMP9; /*!< Offset: 0x0B0 (R/W) Comparator Register 9 */
1219 uint32_t RESERVED19[1U];
1220 __IOM uint32_t FUNCTION9; /*!< Offset: 0x0B8 (R/W) Function Register 9 */
1221 uint32_t RESERVED20[1U];
1222 __IOM uint32_t COMP10; /*!< Offset: 0x0C0 (R/W) Comparator Register 10 */
1223 uint32_t RESERVED21[1U];
1224 __IOM uint32_t FUNCTION10; /*!< Offset: 0x0C8 (R/W) Function Register 10 */
1225 uint32_t RESERVED22[1U];
1226 __IOM uint32_t COMP11; /*!< Offset: 0x0D0 (R/W) Comparator Register 11 */
1227 uint32_t RESERVED23[1U];
1228 __IOM uint32_t FUNCTION11; /*!< Offset: 0x0D8 (R/W) Function Register 11 */
1229 uint32_t RESERVED24[1U];
1230 __IOM uint32_t COMP12; /*!< Offset: 0x0E0 (R/W) Comparator Register 12 */
1231 uint32_t RESERVED25[1U];
1232 __IOM uint32_t FUNCTION12; /*!< Offset: 0x0E8 (R/W) Function Register 12 */
1233 uint32_t RESERVED26[1U];
1234 __IOM uint32_t COMP13; /*!< Offset: 0x0F0 (R/W) Comparator Register 13 */
1235 uint32_t RESERVED27[1U];
1236 __IOM uint32_t FUNCTION13; /*!< Offset: 0x0F8 (R/W) Function Register 13 */
1237 uint32_t RESERVED28[1U];
1238 __IOM uint32_t COMP14; /*!< Offset: 0x100 (R/W) Comparator Register 14 */
1239 uint32_t RESERVED29[1U];
1240 __IOM uint32_t FUNCTION14; /*!< Offset: 0x108 (R/W) Function Register 14 */
1241 uint32_t RESERVED30[1U];
1242 __IOM uint32_t COMP15; /*!< Offset: 0x110 (R/W) Comparator Register 15 */
1243 uint32_t RESERVED31[1U];
1244 __IOM uint32_t FUNCTION15; /*!< Offset: 0x118 (R/W) Function Register 15 */
1245 uint32_t RESERVED32[934U];
1246 __IM uint32_t LSR; /*!< Offset: 0xFB4 (R ) Lock Status Register */
1247 uint32_t RESERVED33[1U];
1248 __IM uint32_t DEVARCH; /*!< Offset: 0xFBC (R/ ) Device Architecture Register */
1251 /* DWT Control Register Definitions */
1252 #define DWT_CTRL_NUMCOMP_Pos 28U /*!< DWT CTRL: NUMCOMP Position */
1253 #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */
1255 #define DWT_CTRL_NOTRCPKT_Pos 27U /*!< DWT CTRL: NOTRCPKT Position */
1256 #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */
1258 #define DWT_CTRL_NOEXTTRIG_Pos 26U /*!< DWT CTRL: NOEXTTRIG Position */
1259 #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */
1261 #define DWT_CTRL_NOCYCCNT_Pos 25U /*!< DWT CTRL: NOCYCCNT Position */
1262 #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */
1264 #define DWT_CTRL_NOPRFCNT_Pos 24U /*!< DWT CTRL: NOPRFCNT Position */
1265 #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */
1267 #define DWT_CTRL_CYCDISS_Pos 23U /*!< DWT CTRL: CYCDISS Position */
1268 #define DWT_CTRL_CYCDISS_Msk (0x1UL << DWT_CTRL_CYCDISS_Pos) /*!< DWT CTRL: CYCDISS Mask */
1270 #define DWT_CTRL_CYCEVTENA_Pos 22U /*!< DWT CTRL: CYCEVTENA Position */
1271 #define DWT_CTRL_CYCEVTENA_Msk (0x1UL << DWT_CTRL_CYCEVTENA_Pos) /*!< DWT CTRL: CYCEVTENA Mask */
1273 #define DWT_CTRL_FOLDEVTENA_Pos 21U /*!< DWT CTRL: FOLDEVTENA Position */
1274 #define DWT_CTRL_FOLDEVTENA_Msk (0x1UL << DWT_CTRL_FOLDEVTENA_Pos) /*!< DWT CTRL: FOLDEVTENA Mask */
1276 #define DWT_CTRL_LSUEVTENA_Pos 20U /*!< DWT CTRL: LSUEVTENA Position */
1277 #define DWT_CTRL_LSUEVTENA_Msk (0x1UL << DWT_CTRL_LSUEVTENA_Pos) /*!< DWT CTRL: LSUEVTENA Mask */
1279 #define DWT_CTRL_SLEEPEVTENA_Pos 19U /*!< DWT CTRL: SLEEPEVTENA Position */
1280 #define DWT_CTRL_SLEEPEVTENA_Msk (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos) /*!< DWT CTRL: SLEEPEVTENA Mask */
1282 #define DWT_CTRL_EXCEVTENA_Pos 18U /*!< DWT CTRL: EXCEVTENA Position */
1283 #define DWT_CTRL_EXCEVTENA_Msk (0x1UL << DWT_CTRL_EXCEVTENA_Pos) /*!< DWT CTRL: EXCEVTENA Mask */
1285 #define DWT_CTRL_CPIEVTENA_Pos 17U /*!< DWT CTRL: CPIEVTENA Position */
1286 #define DWT_CTRL_CPIEVTENA_Msk (0x1UL << DWT_CTRL_CPIEVTENA_Pos) /*!< DWT CTRL: CPIEVTENA Mask */
1288 #define DWT_CTRL_EXCTRCENA_Pos 16U /*!< DWT CTRL: EXCTRCENA Position */
1289 #define DWT_CTRL_EXCTRCENA_Msk (0x1UL << DWT_CTRL_EXCTRCENA_Pos) /*!< DWT CTRL: EXCTRCENA Mask */
1291 #define DWT_CTRL_PCSAMPLENA_Pos 12U /*!< DWT CTRL: PCSAMPLENA Position */
1292 #define DWT_CTRL_PCSAMPLENA_Msk (0x1UL << DWT_CTRL_PCSAMPLENA_Pos) /*!< DWT CTRL: PCSAMPLENA Mask */
1294 #define DWT_CTRL_SYNCTAP_Pos 10U /*!< DWT CTRL: SYNCTAP Position */
1295 #define DWT_CTRL_SYNCTAP_Msk (0x3UL << DWT_CTRL_SYNCTAP_Pos) /*!< DWT CTRL: SYNCTAP Mask */
1297 #define DWT_CTRL_CYCTAP_Pos 9U /*!< DWT CTRL: CYCTAP Position */
1298 #define DWT_CTRL_CYCTAP_Msk (0x1UL << DWT_CTRL_CYCTAP_Pos) /*!< DWT CTRL: CYCTAP Mask */
1300 #define DWT_CTRL_POSTINIT_Pos 5U /*!< DWT CTRL: POSTINIT Position */
1301 #define DWT_CTRL_POSTINIT_Msk (0xFUL << DWT_CTRL_POSTINIT_Pos) /*!< DWT CTRL: POSTINIT Mask */
1303 #define DWT_CTRL_POSTPRESET_Pos 1U /*!< DWT CTRL: POSTPRESET Position */
1304 #define DWT_CTRL_POSTPRESET_Msk (0xFUL << DWT_CTRL_POSTPRESET_Pos) /*!< DWT CTRL: POSTPRESET Mask */
1306 #define DWT_CTRL_CYCCNTENA_Pos 0U /*!< DWT CTRL: CYCCNTENA Position */
1307 #define DWT_CTRL_CYCCNTENA_Msk (0x1UL /*<< DWT_CTRL_CYCCNTENA_Pos*/) /*!< DWT CTRL: CYCCNTENA Mask */
1309 /* DWT CPI Count Register Definitions */
1310 #define DWT_CPICNT_CPICNT_Pos 0U /*!< DWT CPICNT: CPICNT Position */
1311 #define DWT_CPICNT_CPICNT_Msk (0xFFUL /*<< DWT_CPICNT_CPICNT_Pos*/) /*!< DWT CPICNT: CPICNT Mask */
1313 /* DWT Exception Overhead Count Register Definitions */
1314 #define DWT_EXCCNT_EXCCNT_Pos 0U /*!< DWT EXCCNT: EXCCNT Position */
1315 #define DWT_EXCCNT_EXCCNT_Msk (0xFFUL /*<< DWT_EXCCNT_EXCCNT_Pos*/) /*!< DWT EXCCNT: EXCCNT Mask */
1317 /* DWT Sleep Count Register Definitions */
1318 #define DWT_SLEEPCNT_SLEEPCNT_Pos 0U /*!< DWT SLEEPCNT: SLEEPCNT Position */
1319 #define DWT_SLEEPCNT_SLEEPCNT_Msk (0xFFUL /*<< DWT_SLEEPCNT_SLEEPCNT_Pos*/) /*!< DWT SLEEPCNT: SLEEPCNT Mask */
1321 /* DWT LSU Count Register Definitions */
1322 #define DWT_LSUCNT_LSUCNT_Pos 0U /*!< DWT LSUCNT: LSUCNT Position */
1323 #define DWT_LSUCNT_LSUCNT_Msk (0xFFUL /*<< DWT_LSUCNT_LSUCNT_Pos*/) /*!< DWT LSUCNT: LSUCNT Mask */
1325 /* DWT Folded-instruction Count Register Definitions */
1326 #define DWT_FOLDCNT_FOLDCNT_Pos 0U /*!< DWT FOLDCNT: FOLDCNT Position */
1327 #define DWT_FOLDCNT_FOLDCNT_Msk (0xFFUL /*<< DWT_FOLDCNT_FOLDCNT_Pos*/) /*!< DWT FOLDCNT: FOLDCNT Mask */
1329 /* DWT Comparator Function Register Definitions */
1330 #define DWT_FUNCTION_ID_Pos 27U /*!< DWT FUNCTION: ID Position */
1331 #define DWT_FUNCTION_ID_Msk (0x1FUL << DWT_FUNCTION_ID_Pos) /*!< DWT FUNCTION: ID Mask */
1333 #define DWT_FUNCTION_MATCHED_Pos 24U /*!< DWT FUNCTION: MATCHED Position */
1334 #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */
1336 #define DWT_FUNCTION_DATAVSIZE_Pos 10U /*!< DWT FUNCTION: DATAVSIZE Position */
1337 #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */
1339 #define DWT_FUNCTION_ACTION_Pos 4U /*!< DWT FUNCTION: ACTION Position */
1340 #define DWT_FUNCTION_ACTION_Msk (0x1UL << DWT_FUNCTION_ACTION_Pos) /*!< DWT FUNCTION: ACTION Mask */
1342 #define DWT_FUNCTION_MATCH_Pos 0U /*!< DWT FUNCTION: MATCH Position */
1343 #define DWT_FUNCTION_MATCH_Msk (0xFUL /*<< DWT_FUNCTION_MATCH_Pos*/) /*!< DWT FUNCTION: MATCH Mask */
1345 /*@}*/ /* end of group CMSIS_DWT */
1349 \ingroup CMSIS_core_register
1350 \defgroup CMSIS_TPI Trace Port Interface (TPI)
1351 \brief Type definitions for the Trace Port Interface (TPI)
1356 \brief Structure type to access the Trace Port Interface Register (TPI).
1360 __IM uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Size Register */
1361 __IOM uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Size Register */
1362 uint32_t RESERVED0[2U];
1363 __IOM uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */
1364 uint32_t RESERVED1[55U];
1365 __IOM uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */
1366 uint32_t RESERVED2[131U];
1367 __IM uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */
1368 __IOM uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */
1369 __IOM uint32_t PSCR; /*!< Offset: 0x308 (R/W) Periodic Synchronization Control Register */
1370 uint32_t RESERVED3[759U];
1371 __IM uint32_t TRIGGER; /*!< Offset: 0xEE8 (R/ ) TRIGGER Register */
1372 __IM uint32_t ITFTTD0; /*!< Offset: 0xEEC (R/ ) Integration Test FIFO Test Data 0 Register */
1373 __IOM uint32_t ITATBCTR2; /*!< Offset: 0xEF0 (R/W) Integration Test ATB Control Register 2 */
1374 uint32_t RESERVED4[1U];
1375 __IM uint32_t ITATBCTR0; /*!< Offset: 0xEF8 (R/ ) Integration Test ATB Control Register 0 */
1376 __IM uint32_t ITFTTD1; /*!< Offset: 0xEFC (R/ ) Integration Test FIFO Test Data 1 Register */
1377 __IOM uint32_t ITCTRL; /*!< Offset: 0xF00 (R/W) Integration Mode Control */
1378 uint32_t RESERVED5[39U];
1379 __IOM uint32_t CLAIMSET; /*!< Offset: 0xFA0 (R/W) Claim tag set */
1380 __IOM uint32_t CLAIMCLR; /*!< Offset: 0xFA4 (R/W) Claim tag clear */
1381 uint32_t RESERVED7[8U];
1382 __IM uint32_t DEVID; /*!< Offset: 0xFC8 (R/ ) Device Configuration Register */
1383 __IM uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) Device Type Identifier Register */
1386 /* TPI Asynchronous Clock Prescaler Register Definitions */
1387 #define TPI_ACPR_PRESCALER_Pos 0U /*!< TPI ACPR: PRESCALER Position */
1388 #define TPI_ACPR_PRESCALER_Msk (0x1FFFUL /*<< TPI_ACPR_PRESCALER_Pos*/) /*!< TPI ACPR: PRESCALER Mask */
1390 /* TPI Selected Pin Protocol Register Definitions */
1391 #define TPI_SPPR_TXMODE_Pos 0U /*!< TPI SPPR: TXMODE Position */
1392 #define TPI_SPPR_TXMODE_Msk (0x3UL /*<< TPI_SPPR_TXMODE_Pos*/) /*!< TPI SPPR: TXMODE Mask */
1394 /* TPI Formatter and Flush Status Register Definitions */
1395 #define TPI_FFSR_FtNonStop_Pos 3U /*!< TPI FFSR: FtNonStop Position */
1396 #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */
1398 #define TPI_FFSR_TCPresent_Pos 2U /*!< TPI FFSR: TCPresent Position */
1399 #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */
1401 #define TPI_FFSR_FtStopped_Pos 1U /*!< TPI FFSR: FtStopped Position */
1402 #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */
1404 #define TPI_FFSR_FlInProg_Pos 0U /*!< TPI FFSR: FlInProg Position */
1405 #define TPI_FFSR_FlInProg_Msk (0x1UL /*<< TPI_FFSR_FlInProg_Pos*/) /*!< TPI FFSR: FlInProg Mask */
1407 /* TPI Formatter and Flush Control Register Definitions */
1408 #define TPI_FFCR_TrigIn_Pos 8U /*!< TPI FFCR: TrigIn Position */
1409 #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */
1411 #define TPI_FFCR_FOnMan_Pos 6U /*!< TPI FFCR: FOnMan Position */
1412 #define TPI_FFCR_FOnMan_Msk (0x1UL << TPI_FFCR_FOnMan_Pos) /*!< TPI FFCR: FOnMan Mask */
1414 #define TPI_FFCR_EnFCont_Pos 1U /*!< TPI FFCR: EnFCont Position */
1415 #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */
1417 /* TPI TRIGGER Register Definitions */
1418 #define TPI_TRIGGER_TRIGGER_Pos 0U /*!< TPI TRIGGER: TRIGGER Position */
1419 #define TPI_TRIGGER_TRIGGER_Msk (0x1UL /*<< TPI_TRIGGER_TRIGGER_Pos*/) /*!< TPI TRIGGER: TRIGGER Mask */
1421 /* TPI Integration Test FIFO Test Data 0 Register Definitions */
1422 #define TPI_ITFTTD0_ATB_IF2_ATVALID_Pos 29U /*!< TPI ITFTTD0: ATB Interface 2 ATVALIDPosition */
1423 #define TPI_ITFTTD0_ATB_IF2_ATVALID_Msk (0x3UL << TPI_ITFTTD0_ATB_IF2_ATVALID_Pos) /*!< TPI ITFTTD0: ATB Interface 2 ATVALID Mask */
1425 #define TPI_ITFTTD0_ATB_IF2_bytecount_Pos 27U /*!< TPI ITFTTD0: ATB Interface 2 byte count Position */
1426 #define TPI_ITFTTD0_ATB_IF2_bytecount_Msk (0x3UL << TPI_ITFTTD0_ATB_IF2_bytecount_Pos) /*!< TPI ITFTTD0: ATB Interface 2 byte count Mask */
1428 #define TPI_ITFTTD0_ATB_IF1_ATVALID_Pos 26U /*!< TPI ITFTTD0: ATB Interface 1 ATVALID Position */
1429 #define TPI_ITFTTD0_ATB_IF1_ATVALID_Msk (0x3UL << TPI_ITFTTD0_ATB_IF1_ATVALID_Pos) /*!< TPI ITFTTD0: ATB Interface 1 ATVALID Mask */
1431 #define TPI_ITFTTD0_ATB_IF1_bytecount_Pos 24U /*!< TPI ITFTTD0: ATB Interface 1 byte count Position */
1432 #define TPI_ITFTTD0_ATB_IF1_bytecount_Msk (0x3UL << TPI_ITFTTD0_ATB_IF1_bytecount_Pos) /*!< TPI ITFTTD0: ATB Interface 1 byte countt Mask */
1434 #define TPI_ITFTTD0_ATB_IF1_data2_Pos 16U /*!< TPI ITFTTD0: ATB Interface 1 data2 Position */
1435 #define TPI_ITFTTD0_ATB_IF1_data2_Msk (0xFFUL << TPI_ITFTTD0_ATB_IF1_data1_Pos) /*!< TPI ITFTTD0: ATB Interface 1 data2 Mask */
1437 #define TPI_ITFTTD0_ATB_IF1_data1_Pos 8U /*!< TPI ITFTTD0: ATB Interface 1 data1 Position */
1438 #define TPI_ITFTTD0_ATB_IF1_data1_Msk (0xFFUL << TPI_ITFTTD0_ATB_IF1_data1_Pos) /*!< TPI ITFTTD0: ATB Interface 1 data1 Mask */
1440 #define TPI_ITFTTD0_ATB_IF1_data0_Pos 0U /*!< TPI ITFTTD0: ATB Interface 1 data0 Position */
1441 #define TPI_ITFTTD0_ATB_IF1_data0_Msk (0xFFUL /*<< TPI_ITFTTD0_ATB_IF1_data0_Pos*/) /*!< TPI ITFTTD0: ATB Interface 1 data0 Mask */
1443 /* TPI Integration Test ATB Control Register 2 Register Definitions */
1444 #define TPI_ITATBCTR2_AFVALID2S_Pos 1U /*!< TPI ITATBCTR2: AFVALID2S Position */
1445 #define TPI_ITATBCTR2_AFVALID2S_Msk (0x1UL << TPI_ITATBCTR2_AFVALID2S_Pos) /*!< TPI ITATBCTR2: AFVALID2SS Mask */
1447 #define TPI_ITATBCTR2_AFVALID1S_Pos 1U /*!< TPI ITATBCTR2: AFVALID1S Position */
1448 #define TPI_ITATBCTR2_AFVALID1S_Msk (0x1UL << TPI_ITATBCTR2_AFVALID1S_Pos) /*!< TPI ITATBCTR2: AFVALID1SS Mask */
1450 #define TPI_ITATBCTR2_ATREADY2S_Pos 0U /*!< TPI ITATBCTR2: ATREADY2S Position */
1451 #define TPI_ITATBCTR2_ATREADY2S_Msk (0x1UL /*<< TPI_ITATBCTR2_ATREADY2S_Pos*/) /*!< TPI ITATBCTR2: ATREADY2S Mask */
1453 #define TPI_ITATBCTR2_ATREADY1S_Pos 0U /*!< TPI ITATBCTR2: ATREADY1S Position */
1454 #define TPI_ITATBCTR2_ATREADY1S_Msk (0x1UL /*<< TPI_ITATBCTR2_ATREADY1S_Pos*/) /*!< TPI ITATBCTR2: ATREADY1S Mask */
1456 /* TPI Integration Test FIFO Test Data 1 Register Definitions */
1457 #define TPI_ITFTTD1_ATB_IF2_ATVALID_Pos 29U /*!< TPI ITFTTD1: ATB Interface 2 ATVALID Position */
1458 #define TPI_ITFTTD1_ATB_IF2_ATVALID_Msk (0x3UL << TPI_ITFTTD1_ATB_IF2_ATVALID_Pos) /*!< TPI ITFTTD1: ATB Interface 2 ATVALID Mask */
1460 #define TPI_ITFTTD1_ATB_IF2_bytecount_Pos 27U /*!< TPI ITFTTD1: ATB Interface 2 byte count Position */
1461 #define TPI_ITFTTD1_ATB_IF2_bytecount_Msk (0x3UL << TPI_ITFTTD1_ATB_IF2_bytecount_Pos) /*!< TPI ITFTTD1: ATB Interface 2 byte count Mask */
1463 #define TPI_ITFTTD1_ATB_IF1_ATVALID_Pos 26U /*!< TPI ITFTTD1: ATB Interface 1 ATVALID Position */
1464 #define TPI_ITFTTD1_ATB_IF1_ATVALID_Msk (0x3UL << TPI_ITFTTD1_ATB_IF1_ATVALID_Pos) /*!< TPI ITFTTD1: ATB Interface 1 ATVALID Mask */
1466 #define TPI_ITFTTD1_ATB_IF1_bytecount_Pos 24U /*!< TPI ITFTTD1: ATB Interface 1 byte count Position */
1467 #define TPI_ITFTTD1_ATB_IF1_bytecount_Msk (0x3UL << TPI_ITFTTD1_ATB_IF1_bytecount_Pos) /*!< TPI ITFTTD1: ATB Interface 1 byte countt Mask */
1469 #define TPI_ITFTTD1_ATB_IF2_data2_Pos 16U /*!< TPI ITFTTD1: ATB Interface 2 data2 Position */
1470 #define TPI_ITFTTD1_ATB_IF2_data2_Msk (0xFFUL << TPI_ITFTTD1_ATB_IF2_data1_Pos) /*!< TPI ITFTTD1: ATB Interface 2 data2 Mask */
1472 #define TPI_ITFTTD1_ATB_IF2_data1_Pos 8U /*!< TPI ITFTTD1: ATB Interface 2 data1 Position */
1473 #define TPI_ITFTTD1_ATB_IF2_data1_Msk (0xFFUL << TPI_ITFTTD1_ATB_IF2_data1_Pos) /*!< TPI ITFTTD1: ATB Interface 2 data1 Mask */
1475 #define TPI_ITFTTD1_ATB_IF2_data0_Pos 0U /*!< TPI ITFTTD1: ATB Interface 2 data0 Position */
1476 #define TPI_ITFTTD1_ATB_IF2_data0_Msk (0xFFUL /*<< TPI_ITFTTD1_ATB_IF2_data0_Pos*/) /*!< TPI ITFTTD1: ATB Interface 2 data0 Mask */
1478 /* TPI Integration Test ATB Control Register 0 Definitions */
1479 #define TPI_ITATBCTR0_AFVALID2S_Pos 1U /*!< TPI ITATBCTR0: AFVALID2S Position */
1480 #define TPI_ITATBCTR0_AFVALID2S_Msk (0x1UL << TPI_ITATBCTR0_AFVALID2S_Pos) /*!< TPI ITATBCTR0: AFVALID2SS Mask */
1482 #define TPI_ITATBCTR0_AFVALID1S_Pos 1U /*!< TPI ITATBCTR0: AFVALID1S Position */
1483 #define TPI_ITATBCTR0_AFVALID1S_Msk (0x1UL << TPI_ITATBCTR0_AFVALID1S_Pos) /*!< TPI ITATBCTR0: AFVALID1SS Mask */
1485 #define TPI_ITATBCTR0_ATREADY2S_Pos 0U /*!< TPI ITATBCTR0: ATREADY2S Position */
1486 #define TPI_ITATBCTR0_ATREADY2S_Msk (0x1UL /*<< TPI_ITATBCTR0_ATREADY2S_Pos*/) /*!< TPI ITATBCTR0: ATREADY2S Mask */
1488 #define TPI_ITATBCTR0_ATREADY1S_Pos 0U /*!< TPI ITATBCTR0: ATREADY1S Position */
1489 #define TPI_ITATBCTR0_ATREADY1S_Msk (0x1UL /*<< TPI_ITATBCTR0_ATREADY1S_Pos*/) /*!< TPI ITATBCTR0: ATREADY1S Mask */
1491 /* TPI Integration Mode Control Register Definitions */
1492 #define TPI_ITCTRL_Mode_Pos 0U /*!< TPI ITCTRL: Mode Position */
1493 #define TPI_ITCTRL_Mode_Msk (0x3UL /*<< TPI_ITCTRL_Mode_Pos*/) /*!< TPI ITCTRL: Mode Mask */
1495 /* TPI DEVID Register Definitions */
1496 #define TPI_DEVID_NRZVALID_Pos 11U /*!< TPI DEVID: NRZVALID Position */
1497 #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */
1499 #define TPI_DEVID_MANCVALID_Pos 10U /*!< TPI DEVID: MANCVALID Position */
1500 #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */
1502 #define TPI_DEVID_PTINVALID_Pos 9U /*!< TPI DEVID: PTINVALID Position */
1503 #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */
1505 #define TPI_DEVID_FIFOSZ_Pos 6U /*!< TPI DEVID: FIFOSZ Position */
1506 #define TPI_DEVID_FIFOSZ_Msk (0x7UL << TPI_DEVID_FIFOSZ_Pos) /*!< TPI DEVID: FIFOSZ Mask */
1508 #define TPI_DEVID_NrTraceInput_Pos 0U /*!< TPI DEVID: NrTraceInput Position */
1509 #define TPI_DEVID_NrTraceInput_Msk (0x3FUL /*<< TPI_DEVID_NrTraceInput_Pos*/) /*!< TPI DEVID: NrTraceInput Mask */
1511 /* TPI DEVTYPE Register Definitions */
1512 #define TPI_DEVTYPE_SubType_Pos 4U /*!< TPI DEVTYPE: SubType Position */
1513 #define TPI_DEVTYPE_SubType_Msk (0xFUL /*<< TPI_DEVTYPE_SubType_Pos*/) /*!< TPI DEVTYPE: SubType Mask */
1515 #define TPI_DEVTYPE_MajorType_Pos 0U /*!< TPI DEVTYPE: MajorType Position */
1516 #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */
1518 /*@}*/ /* end of group CMSIS_TPI */
1521 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
1523 \ingroup CMSIS_core_register
1524 \defgroup CMSIS_MPU Memory Protection Unit (MPU)
1525 \brief Type definitions for the Memory Protection Unit (MPU)
1530 \brief Structure type to access the Memory Protection Unit (MPU).
1534 __IM uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
1535 __IOM uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
1536 __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region Number Register */
1537 __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
1538 __IOM uint32_t RLAR; /*!< Offset: 0x010 (R/W) MPU Region Limit Address Register */
1539 __IOM uint32_t RBAR_A1; /*!< Offset: 0x014 (R/W) MPU Region Base Address Register Alias 1 */
1540 __IOM uint32_t RLAR_A1; /*!< Offset: 0x018 (R/W) MPU Region Limit Address Register Alias 1 */
1541 __IOM uint32_t RBAR_A2; /*!< Offset: 0x01C (R/W) MPU Region Base Address Register Alias 2 */
1542 __IOM uint32_t RLAR_A2; /*!< Offset: 0x020 (R/W) MPU Region Limit Address Register Alias 2 */
1543 __IOM uint32_t RBAR_A3; /*!< Offset: 0x024 (R/W) MPU Region Base Address Register Alias 3 */
1544 __IOM uint32_t RLAR_A3; /*!< Offset: 0x028 (R/W) MPU Region Limit Address Register Alias 3 */
1545 uint32_t RESERVED0[1];
1547 __IOM uint32_t MAIR[2];
1549 __IOM uint32_t MAIR0; /*!< Offset: 0x030 (R/W) MPU Memory Attribute Indirection Register 0 */
1550 __IOM uint32_t MAIR1; /*!< Offset: 0x034 (R/W) MPU Memory Attribute Indirection Register 1 */
1555 #define MPU_TYPE_RALIASES 4U
1557 /* MPU Type Register Definitions */
1558 #define MPU_TYPE_IREGION_Pos 16U /*!< MPU TYPE: IREGION Position */
1559 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
1561 #define MPU_TYPE_DREGION_Pos 8U /*!< MPU TYPE: DREGION Position */
1562 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
1564 #define MPU_TYPE_SEPARATE_Pos 0U /*!< MPU TYPE: SEPARATE Position */
1565 #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */
1567 /* MPU Control Register Definitions */
1568 #define MPU_CTRL_PRIVDEFENA_Pos 2U /*!< MPU CTRL: PRIVDEFENA Position */
1569 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
1571 #define MPU_CTRL_HFNMIENA_Pos 1U /*!< MPU CTRL: HFNMIENA Position */
1572 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
1574 #define MPU_CTRL_ENABLE_Pos 0U /*!< MPU CTRL: ENABLE Position */
1575 #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */
1577 /* MPU Region Number Register Definitions */
1578 #define MPU_RNR_REGION_Pos 0U /*!< MPU RNR: REGION Position */
1579 #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */
1581 /* MPU Region Base Address Register Definitions */
1582 #define MPU_RBAR_BASE_Pos 5U /*!< MPU RBAR: BASE Position */
1583 #define MPU_RBAR_BASE_Msk (0x7FFFFFFUL << MPU_RBAR_BASE_Pos) /*!< MPU RBAR: BASE Mask */
1585 #define MPU_RBAR_SH_Pos 3U /*!< MPU RBAR: SH Position */
1586 #define MPU_RBAR_SH_Msk (0x3UL << MPU_RBAR_SH_Pos) /*!< MPU RBAR: SH Mask */
1588 #define MPU_RBAR_AP_Pos 1U /*!< MPU RBAR: AP Position */
1589 #define MPU_RBAR_AP_Msk (0x3UL << MPU_RBAR_AP_Pos) /*!< MPU RBAR: AP Mask */
1591 #define MPU_RBAR_XN_Pos 0U /*!< MPU RBAR: XN Position */
1592 #define MPU_RBAR_XN_Msk (01UL /*<< MPU_RBAR_XN_Pos*/) /*!< MPU RBAR: XN Mask */
1594 /* MPU Region Limit Address Register Definitions */
1595 #define MPU_RLAR_LIMIT_Pos 5U /*!< MPU RLAR: LIMIT Position */
1596 #define MPU_RLAR_LIMIT_Msk (0x7FFFFFFUL << MPU_RLAR_LIMIT_Pos) /*!< MPU RLAR: LIMIT Mask */
1598 #define MPU_RLAR_AttrIndx_Pos 1U /*!< MPU RLAR: AttrIndx Position */
1599 #define MPU_RLAR_AttrIndx_Msk (0x7UL << MPU_RLAR_AttrIndx_Pos) /*!< MPU RLAR: AttrIndx Mask */
1601 #define MPU_RLAR_EN_Pos 0U /*!< MPU RLAR: Region enable bit Position */
1602 #define MPU_RLAR_EN_Msk (1UL /*<< MPU_RLAR_EN_Pos*/) /*!< MPU RLAR: Region enable bit Disable Mask */
1604 /* MPU Memory Attribute Indirection Register 0 Definitions */
1605 #define MPU_MAIR0_Attr3_Pos 24U /*!< MPU MAIR0: Attr3 Position */
1606 #define MPU_MAIR0_Attr3_Msk (0xFFUL << MPU_MAIR0_Attr3_Pos) /*!< MPU MAIR0: Attr3 Mask */
1608 #define MPU_MAIR0_Attr2_Pos 16U /*!< MPU MAIR0: Attr2 Position */
1609 #define MPU_MAIR0_Attr2_Msk (0xFFUL << MPU_MAIR0_Attr2_Pos) /*!< MPU MAIR0: Attr2 Mask */
1611 #define MPU_MAIR0_Attr1_Pos 8U /*!< MPU MAIR0: Attr1 Position */
1612 #define MPU_MAIR0_Attr1_Msk (0xFFUL << MPU_MAIR0_Attr1_Pos) /*!< MPU MAIR0: Attr1 Mask */
1614 #define MPU_MAIR0_Attr0_Pos 0U /*!< MPU MAIR0: Attr0 Position */
1615 #define MPU_MAIR0_Attr0_Msk (0xFFUL /*<< MPU_MAIR0_Attr0_Pos*/) /*!< MPU MAIR0: Attr0 Mask */
1617 /* MPU Memory Attribute Indirection Register 1 Definitions */
1618 #define MPU_MAIR1_Attr7_Pos 24U /*!< MPU MAIR1: Attr7 Position */
1619 #define MPU_MAIR1_Attr7_Msk (0xFFUL << MPU_MAIR1_Attr7_Pos) /*!< MPU MAIR1: Attr7 Mask */
1621 #define MPU_MAIR1_Attr6_Pos 16U /*!< MPU MAIR1: Attr6 Position */
1622 #define MPU_MAIR1_Attr6_Msk (0xFFUL << MPU_MAIR1_Attr6_Pos) /*!< MPU MAIR1: Attr6 Mask */
1624 #define MPU_MAIR1_Attr5_Pos 8U /*!< MPU MAIR1: Attr5 Position */
1625 #define MPU_MAIR1_Attr5_Msk (0xFFUL << MPU_MAIR1_Attr5_Pos) /*!< MPU MAIR1: Attr5 Mask */
1627 #define MPU_MAIR1_Attr4_Pos 0U /*!< MPU MAIR1: Attr4 Position */
1628 #define MPU_MAIR1_Attr4_Msk (0xFFUL /*<< MPU_MAIR1_Attr4_Pos*/) /*!< MPU MAIR1: Attr4 Mask */
1630 /*@} end of group CMSIS_MPU */
1634 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
1636 \ingroup CMSIS_core_register
1637 \defgroup CMSIS_SAU Security Attribution Unit (SAU)
1638 \brief Type definitions for the Security Attribution Unit (SAU)
1643 \brief Structure type to access the Security Attribution Unit (SAU).
1647 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SAU Control Register */
1648 __IM uint32_t TYPE; /*!< Offset: 0x004 (R/ ) SAU Type Register */
1649 #if defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U)
1650 __IOM uint32_t RNR; /*!< Offset: 0x008 (R/W) SAU Region Number Register */
1651 __IOM uint32_t RBAR; /*!< Offset: 0x00C (R/W) SAU Region Base Address Register */
1652 __IOM uint32_t RLAR; /*!< Offset: 0x010 (R/W) SAU Region Limit Address Register */
1654 uint32_t RESERVED0[3];
1656 __IOM uint32_t SFSR; /*!< Offset: 0x014 (R/W) Secure Fault Status Register */
1657 __IOM uint32_t SFAR; /*!< Offset: 0x018 (R/W) Secure Fault Address Register */
1660 /* SAU Control Register Definitions */
1661 #define SAU_CTRL_ALLNS_Pos 1U /*!< SAU CTRL: ALLNS Position */
1662 #define SAU_CTRL_ALLNS_Msk (1UL << SAU_CTRL_ALLNS_Pos) /*!< SAU CTRL: ALLNS Mask */
1664 #define SAU_CTRL_ENABLE_Pos 0U /*!< SAU CTRL: ENABLE Position */
1665 #define SAU_CTRL_ENABLE_Msk (1UL /*<< SAU_CTRL_ENABLE_Pos*/) /*!< SAU CTRL: ENABLE Mask */
1667 /* SAU Type Register Definitions */
1668 #define SAU_TYPE_SREGION_Pos 0U /*!< SAU TYPE: SREGION Position */
1669 #define SAU_TYPE_SREGION_Msk (0xFFUL /*<< SAU_TYPE_SREGION_Pos*/) /*!< SAU TYPE: SREGION Mask */
1671 #if defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U)
1672 /* SAU Region Number Register Definitions */
1673 #define SAU_RNR_REGION_Pos 0U /*!< SAU RNR: REGION Position */
1674 #define SAU_RNR_REGION_Msk (0xFFUL /*<< SAU_RNR_REGION_Pos*/) /*!< SAU RNR: REGION Mask */
1676 /* SAU Region Base Address Register Definitions */
1677 #define SAU_RBAR_BADDR_Pos 5U /*!< SAU RBAR: BADDR Position */
1678 #define SAU_RBAR_BADDR_Msk (0x7FFFFFFUL << SAU_RBAR_BADDR_Pos) /*!< SAU RBAR: BADDR Mask */
1680 /* SAU Region Limit Address Register Definitions */
1681 #define SAU_RLAR_LADDR_Pos 5U /*!< SAU RLAR: LADDR Position */
1682 #define SAU_RLAR_LADDR_Msk (0x7FFFFFFUL << SAU_RLAR_LADDR_Pos) /*!< SAU RLAR: LADDR Mask */
1684 #define SAU_RLAR_NSC_Pos 1U /*!< SAU RLAR: NSC Position */
1685 #define SAU_RLAR_NSC_Msk (1UL << SAU_RLAR_NSC_Pos) /*!< SAU RLAR: NSC Mask */
1687 #define SAU_RLAR_ENABLE_Pos 0U /*!< SAU RLAR: ENABLE Position */
1688 #define SAU_RLAR_ENABLE_Msk (1UL /*<< SAU_RLAR_ENABLE_Pos*/) /*!< SAU RLAR: ENABLE Mask */
1690 #endif /* defined (__SAUREGION_PRESENT) && (__SAUREGION_PRESENT == 1U) */
1692 /* Secure Fault Status Register Definitions */
1693 #define SAU_SFSR_LSERR_Pos 7U /*!< SAU SFSR: LSERR Position */
1694 #define SAU_SFSR_LSERR_Msk (1UL << SAU_SFSR_LSERR_Pos) /*!< SAU SFSR: LSERR Mask */
1696 #define SAU_SFSR_SFARVALID_Pos 6U /*!< SAU SFSR: SFARVALID Position */
1697 #define SAU_SFSR_SFARVALID_Msk (1UL << SAU_SFSR_SFARVALID_Pos) /*!< SAU SFSR: SFARVALID Mask */
1699 #define SAU_SFSR_LSPERR_Pos 5U /*!< SAU SFSR: LSPERR Position */
1700 #define SAU_SFSR_LSPERR_Msk (1UL << SAU_SFSR_LSPERR_Pos) /*!< SAU SFSR: LSPERR Mask */
1702 #define SAU_SFSR_INVTRAN_Pos 4U /*!< SAU SFSR: INVTRAN Position */
1703 #define SAU_SFSR_INVTRAN_Msk (1UL << SAU_SFSR_INVTRAN_Pos) /*!< SAU SFSR: INVTRAN Mask */
1705 #define SAU_SFSR_AUVIOL_Pos 3U /*!< SAU SFSR: AUVIOL Position */
1706 #define SAU_SFSR_AUVIOL_Msk (1UL << SAU_SFSR_AUVIOL_Pos) /*!< SAU SFSR: AUVIOL Mask */
1708 #define SAU_SFSR_INVER_Pos 2U /*!< SAU SFSR: INVER Position */
1709 #define SAU_SFSR_INVER_Msk (1UL << SAU_SFSR_INVER_Pos) /*!< SAU SFSR: INVER Mask */
1711 #define SAU_SFSR_INVIS_Pos 1U /*!< SAU SFSR: INVIS Position */
1712 #define SAU_SFSR_INVIS_Msk (1UL << SAU_SFSR_INVIS_Pos) /*!< SAU SFSR: INVIS Mask */
1714 #define SAU_SFSR_INVEP_Pos 0U /*!< SAU SFSR: INVEP Position */
1715 #define SAU_SFSR_INVEP_Msk (1UL /*<< SAU_SFSR_INVEP_Pos*/) /*!< SAU SFSR: INVEP Mask */
1717 /*@} end of group CMSIS_SAU */
1718 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
1722 \ingroup CMSIS_core_register
1723 \defgroup CMSIS_FPU Floating Point Unit (FPU)
1724 \brief Type definitions for the Floating Point Unit (FPU)
1729 \brief Structure type to access the Floating Point Unit (FPU).
1733 uint32_t RESERVED0[1U];
1734 __IOM uint32_t FPCCR; /*!< Offset: 0x004 (R/W) Floating-Point Context Control Register */
1735 __IOM uint32_t FPCAR; /*!< Offset: 0x008 (R/W) Floating-Point Context Address Register */
1736 __IOM uint32_t FPDSCR; /*!< Offset: 0x00C (R/W) Floating-Point Default Status Control Register */
1737 __IM uint32_t MVFR0; /*!< Offset: 0x010 (R/ ) Media and VFP Feature Register 0 */
1738 __IM uint32_t MVFR1; /*!< Offset: 0x014 (R/ ) Media and VFP Feature Register 1 */
1739 __IM uint32_t MVFR2; /*!< Offset: 0x018 (R/ ) Media and VFP Feature Register 2 */
1742 /* Floating-Point Context Control Register Definitions */
1743 #define FPU_FPCCR_ASPEN_Pos 31U /*!< FPCCR: ASPEN bit Position */
1744 #define FPU_FPCCR_ASPEN_Msk (1UL << FPU_FPCCR_ASPEN_Pos) /*!< FPCCR: ASPEN bit Mask */
1746 #define FPU_FPCCR_LSPEN_Pos 30U /*!< FPCCR: LSPEN Position */
1747 #define FPU_FPCCR_LSPEN_Msk (1UL << FPU_FPCCR_LSPEN_Pos) /*!< FPCCR: LSPEN bit Mask */
1749 #define FPU_FPCCR_LSPENS_Pos 29U /*!< FPCCR: LSPENS Position */
1750 #define FPU_FPCCR_LSPENS_Msk (1UL << FPU_FPCCR_LSPENS_Pos) /*!< FPCCR: LSPENS bit Mask */
1752 #define FPU_FPCCR_CLRONRET_Pos 28U /*!< FPCCR: CLRONRET Position */
1753 #define FPU_FPCCR_CLRONRET_Msk (1UL << FPU_FPCCR_CLRONRET_Pos) /*!< FPCCR: CLRONRET bit Mask */
1755 #define FPU_FPCCR_CLRONRETS_Pos 27U /*!< FPCCR: CLRONRETS Position */
1756 #define FPU_FPCCR_CLRONRETS_Msk (1UL << FPU_FPCCR_CLRONRETS_Pos) /*!< FPCCR: CLRONRETS bit Mask */
1758 #define FPU_FPCCR_TS_Pos 26U /*!< FPCCR: TS Position */
1759 #define FPU_FPCCR_TS_Msk (1UL << FPU_FPCCR_TS_Pos) /*!< FPCCR: TS bit Mask */
1761 #define FPU_FPCCR_UFRDY_Pos 10U /*!< FPCCR: UFRDY Position */
1762 #define FPU_FPCCR_UFRDY_Msk (1UL << FPU_FPCCR_UFRDY_Pos) /*!< FPCCR: UFRDY bit Mask */
1764 #define FPU_FPCCR_SPLIMVIOL_Pos 9U /*!< FPCCR: SPLIMVIOL Position */
1765 #define FPU_FPCCR_SPLIMVIOL_Msk (1UL << FPU_FPCCR_SPLIMVIOL_Pos) /*!< FPCCR: SPLIMVIOL bit Mask */
1767 #define FPU_FPCCR_MONRDY_Pos 8U /*!< FPCCR: MONRDY Position */
1768 #define FPU_FPCCR_MONRDY_Msk (1UL << FPU_FPCCR_MONRDY_Pos) /*!< FPCCR: MONRDY bit Mask */
1770 #define FPU_FPCCR_SFRDY_Pos 7U /*!< FPCCR: SFRDY Position */
1771 #define FPU_FPCCR_SFRDY_Msk (1UL << FPU_FPCCR_SFRDY_Pos) /*!< FPCCR: SFRDY bit Mask */
1773 #define FPU_FPCCR_BFRDY_Pos 6U /*!< FPCCR: BFRDY Position */
1774 #define FPU_FPCCR_BFRDY_Msk (1UL << FPU_FPCCR_BFRDY_Pos) /*!< FPCCR: BFRDY bit Mask */
1776 #define FPU_FPCCR_MMRDY_Pos 5U /*!< FPCCR: MMRDY Position */
1777 #define FPU_FPCCR_MMRDY_Msk (1UL << FPU_FPCCR_MMRDY_Pos) /*!< FPCCR: MMRDY bit Mask */
1779 #define FPU_FPCCR_HFRDY_Pos 4U /*!< FPCCR: HFRDY Position */
1780 #define FPU_FPCCR_HFRDY_Msk (1UL << FPU_FPCCR_HFRDY_Pos) /*!< FPCCR: HFRDY bit Mask */
1782 #define FPU_FPCCR_THREAD_Pos 3U /*!< FPCCR: processor mode bit Position */
1783 #define FPU_FPCCR_THREAD_Msk (1UL << FPU_FPCCR_THREAD_Pos) /*!< FPCCR: processor mode active bit Mask */
1785 #define FPU_FPCCR_S_Pos 2U /*!< FPCCR: Security status of the FP context bit Position */
1786 #define FPU_FPCCR_S_Msk (1UL << FPU_FPCCR_S_Pos) /*!< FPCCR: Security status of the FP context bit Mask */
1788 #define FPU_FPCCR_USER_Pos 1U /*!< FPCCR: privilege level bit Position */
1789 #define FPU_FPCCR_USER_Msk (1UL << FPU_FPCCR_USER_Pos) /*!< FPCCR: privilege level bit Mask */
1791 #define FPU_FPCCR_LSPACT_Pos 0U /*!< FPCCR: Lazy state preservation active bit Position */
1792 #define FPU_FPCCR_LSPACT_Msk (1UL /*<< FPU_FPCCR_LSPACT_Pos*/) /*!< FPCCR: Lazy state preservation active bit Mask */
1794 /* Floating-Point Context Address Register Definitions */
1795 #define FPU_FPCAR_ADDRESS_Pos 3U /*!< FPCAR: ADDRESS bit Position */
1796 #define FPU_FPCAR_ADDRESS_Msk (0x1FFFFFFFUL << FPU_FPCAR_ADDRESS_Pos) /*!< FPCAR: ADDRESS bit Mask */
1798 /* Floating-Point Default Status Control Register Definitions */
1799 #define FPU_FPDSCR_AHP_Pos 26U /*!< FPDSCR: AHP bit Position */
1800 #define FPU_FPDSCR_AHP_Msk (1UL << FPU_FPDSCR_AHP_Pos) /*!< FPDSCR: AHP bit Mask */
1802 #define FPU_FPDSCR_DN_Pos 25U /*!< FPDSCR: DN bit Position */
1803 #define FPU_FPDSCR_DN_Msk (1UL << FPU_FPDSCR_DN_Pos) /*!< FPDSCR: DN bit Mask */
1805 #define FPU_FPDSCR_FZ_Pos 24U /*!< FPDSCR: FZ bit Position */
1806 #define FPU_FPDSCR_FZ_Msk (1UL << FPU_FPDSCR_FZ_Pos) /*!< FPDSCR: FZ bit Mask */
1808 #define FPU_FPDSCR_RMode_Pos 22U /*!< FPDSCR: RMode bit Position */
1809 #define FPU_FPDSCR_RMode_Msk (3UL << FPU_FPDSCR_RMode_Pos) /*!< FPDSCR: RMode bit Mask */
1811 /* Media and VFP Feature Register 0 Definitions */
1812 #define FPU_MVFR0_FP_rounding_modes_Pos 28U /*!< MVFR0: FP rounding modes bits Position */
1813 #define FPU_MVFR0_FP_rounding_modes_Msk (0xFUL << FPU_MVFR0_FP_rounding_modes_Pos) /*!< MVFR0: FP rounding modes bits Mask */
1815 #define FPU_MVFR0_Short_vectors_Pos 24U /*!< MVFR0: Short vectors bits Position */
1816 #define FPU_MVFR0_Short_vectors_Msk (0xFUL << FPU_MVFR0_Short_vectors_Pos) /*!< MVFR0: Short vectors bits Mask */
1818 #define FPU_MVFR0_Square_root_Pos 20U /*!< MVFR0: Square root bits Position */
1819 #define FPU_MVFR0_Square_root_Msk (0xFUL << FPU_MVFR0_Square_root_Pos) /*!< MVFR0: Square root bits Mask */
1821 #define FPU_MVFR0_Divide_Pos 16U /*!< MVFR0: Divide bits Position */
1822 #define FPU_MVFR0_Divide_Msk (0xFUL << FPU_MVFR0_Divide_Pos) /*!< MVFR0: Divide bits Mask */
1824 #define FPU_MVFR0_FP_excep_trapping_Pos 12U /*!< MVFR0: FP exception trapping bits Position */
1825 #define FPU_MVFR0_FP_excep_trapping_Msk (0xFUL << FPU_MVFR0_FP_excep_trapping_Pos) /*!< MVFR0: FP exception trapping bits Mask */
1827 #define FPU_MVFR0_Double_precision_Pos 8U /*!< MVFR0: Double-precision bits Position */
1828 #define FPU_MVFR0_Double_precision_Msk (0xFUL << FPU_MVFR0_Double_precision_Pos) /*!< MVFR0: Double-precision bits Mask */
1830 #define FPU_MVFR0_Single_precision_Pos 4U /*!< MVFR0: Single-precision bits Position */
1831 #define FPU_MVFR0_Single_precision_Msk (0xFUL << FPU_MVFR0_Single_precision_Pos) /*!< MVFR0: Single-precision bits Mask */
1833 #define FPU_MVFR0_A_SIMD_registers_Pos 0U /*!< MVFR0: A_SIMD registers bits Position */
1834 #define FPU_MVFR0_A_SIMD_registers_Msk (0xFUL /*<< FPU_MVFR0_A_SIMD_registers_Pos*/) /*!< MVFR0: A_SIMD registers bits Mask */
1836 /* Media and VFP Feature Register 1 Definitions */
1837 #define FPU_MVFR1_FP_fused_MAC_Pos 28U /*!< MVFR1: FP fused MAC bits Position */
1838 #define FPU_MVFR1_FP_fused_MAC_Msk (0xFUL << FPU_MVFR1_FP_fused_MAC_Pos) /*!< MVFR1: FP fused MAC bits Mask */
1840 #define FPU_MVFR1_FP_HPFP_Pos 24U /*!< MVFR1: FP HPFP bits Position */
1841 #define FPU_MVFR1_FP_HPFP_Msk (0xFUL << FPU_MVFR1_FP_HPFP_Pos) /*!< MVFR1: FP HPFP bits Mask */
1843 #define FPU_MVFR1_D_NaN_mode_Pos 4U /*!< MVFR1: D_NaN mode bits Position */
1844 #define FPU_MVFR1_D_NaN_mode_Msk (0xFUL << FPU_MVFR1_D_NaN_mode_Pos) /*!< MVFR1: D_NaN mode bits Mask */
1846 #define FPU_MVFR1_FtZ_mode_Pos 0U /*!< MVFR1: FtZ mode bits Position */
1847 #define FPU_MVFR1_FtZ_mode_Msk (0xFUL /*<< FPU_MVFR1_FtZ_mode_Pos*/) /*!< MVFR1: FtZ mode bits Mask */
1849 /* Media and VFP Feature Register 2 Definitions */
1850 #define FPU_MVFR2_FPMisc_Pos 4U /*!< MVFR2: FPMisc bits Position */
1851 #define FPU_MVFR2_FPMisc_Msk (0xFUL << FPU_MVFR2_FPMisc_Pos) /*!< MVFR2: FPMisc bits Mask */
1853 /*@} end of group CMSIS_FPU */
1857 \ingroup CMSIS_core_register
1858 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
1859 \brief Type definitions for the Core Debug Registers
1864 \brief Structure type to access the Core Debug Register (CoreDebug).
1868 __IOM uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */
1869 __OM uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */
1870 __IOM uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */
1871 __IOM uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */
1872 uint32_t RESERVED4[1U];
1873 __IOM uint32_t DAUTHCTRL; /*!< Offset: 0x014 (R/W) Debug Authentication Control Register */
1874 __IOM uint32_t DSCSR; /*!< Offset: 0x018 (R/W) Debug Security Control and Status Register */
1877 /* Debug Halting Control and Status Register Definitions */
1878 #define CoreDebug_DHCSR_DBGKEY_Pos 16U /*!< CoreDebug DHCSR: DBGKEY Position */
1879 #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */
1881 #define CoreDebug_DHCSR_S_RESTART_ST_Pos 26U /*!< CoreDebug DHCSR: S_RESTART_ST Position */
1882 #define CoreDebug_DHCSR_S_RESTART_ST_Msk (1UL << CoreDebug_DHCSR_S_RESTART_ST_Pos) /*!< CoreDebug DHCSR: S_RESTART_ST Mask */
1884 #define CoreDebug_DHCSR_S_RESET_ST_Pos 25U /*!< CoreDebug DHCSR: S_RESET_ST Position */
1885 #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */
1887 #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24U /*!< CoreDebug DHCSR: S_RETIRE_ST Position */
1888 #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */
1890 #define CoreDebug_DHCSR_S_LOCKUP_Pos 19U /*!< CoreDebug DHCSR: S_LOCKUP Position */
1891 #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */
1893 #define CoreDebug_DHCSR_S_SLEEP_Pos 18U /*!< CoreDebug DHCSR: S_SLEEP Position */
1894 #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */
1896 #define CoreDebug_DHCSR_S_HALT_Pos 17U /*!< CoreDebug DHCSR: S_HALT Position */
1897 #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */
1899 #define CoreDebug_DHCSR_S_REGRDY_Pos 16U /*!< CoreDebug DHCSR: S_REGRDY Position */
1900 #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */
1902 #define CoreDebug_DHCSR_C_SNAPSTALL_Pos 5U /*!< CoreDebug DHCSR: C_SNAPSTALL Position */
1903 #define CoreDebug_DHCSR_C_SNAPSTALL_Msk (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos) /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */
1905 #define CoreDebug_DHCSR_C_MASKINTS_Pos 3U /*!< CoreDebug DHCSR: C_MASKINTS Position */
1906 #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */
1908 #define CoreDebug_DHCSR_C_STEP_Pos 2U /*!< CoreDebug DHCSR: C_STEP Position */
1909 #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */
1911 #define CoreDebug_DHCSR_C_HALT_Pos 1U /*!< CoreDebug DHCSR: C_HALT Position */
1912 #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */
1914 #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0U /*!< CoreDebug DHCSR: C_DEBUGEN Position */
1915 #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL /*<< CoreDebug_DHCSR_C_DEBUGEN_Pos*/) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */
1917 /* Debug Core Register Selector Register Definitions */
1918 #define CoreDebug_DCRSR_REGWnR_Pos 16U /*!< CoreDebug DCRSR: REGWnR Position */
1919 #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */
1921 #define CoreDebug_DCRSR_REGSEL_Pos 0U /*!< CoreDebug DCRSR: REGSEL Position */
1922 #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL /*<< CoreDebug_DCRSR_REGSEL_Pos*/) /*!< CoreDebug DCRSR: REGSEL Mask */
1924 /* Debug Exception and Monitor Control Register Definitions */
1925 #define CoreDebug_DEMCR_TRCENA_Pos 24U /*!< CoreDebug DEMCR: TRCENA Position */
1926 #define CoreDebug_DEMCR_TRCENA_Msk (1UL << CoreDebug_DEMCR_TRCENA_Pos) /*!< CoreDebug DEMCR: TRCENA Mask */
1928 #define CoreDebug_DEMCR_MON_REQ_Pos 19U /*!< CoreDebug DEMCR: MON_REQ Position */
1929 #define CoreDebug_DEMCR_MON_REQ_Msk (1UL << CoreDebug_DEMCR_MON_REQ_Pos) /*!< CoreDebug DEMCR: MON_REQ Mask */
1931 #define CoreDebug_DEMCR_MON_STEP_Pos 18U /*!< CoreDebug DEMCR: MON_STEP Position */
1932 #define CoreDebug_DEMCR_MON_STEP_Msk (1UL << CoreDebug_DEMCR_MON_STEP_Pos) /*!< CoreDebug DEMCR: MON_STEP Mask */
1934 #define CoreDebug_DEMCR_MON_PEND_Pos 17U /*!< CoreDebug DEMCR: MON_PEND Position */
1935 #define CoreDebug_DEMCR_MON_PEND_Msk (1UL << CoreDebug_DEMCR_MON_PEND_Pos) /*!< CoreDebug DEMCR: MON_PEND Mask */
1937 #define CoreDebug_DEMCR_MON_EN_Pos 16U /*!< CoreDebug DEMCR: MON_EN Position */
1938 #define CoreDebug_DEMCR_MON_EN_Msk (1UL << CoreDebug_DEMCR_MON_EN_Pos) /*!< CoreDebug DEMCR: MON_EN Mask */
1940 #define CoreDebug_DEMCR_VC_HARDERR_Pos 10U /*!< CoreDebug DEMCR: VC_HARDERR Position */
1941 #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */
1943 #define CoreDebug_DEMCR_VC_INTERR_Pos 9U /*!< CoreDebug DEMCR: VC_INTERR Position */
1944 #define CoreDebug_DEMCR_VC_INTERR_Msk (1UL << CoreDebug_DEMCR_VC_INTERR_Pos) /*!< CoreDebug DEMCR: VC_INTERR Mask */
1946 #define CoreDebug_DEMCR_VC_BUSERR_Pos 8U /*!< CoreDebug DEMCR: VC_BUSERR Position */
1947 #define CoreDebug_DEMCR_VC_BUSERR_Msk (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos) /*!< CoreDebug DEMCR: VC_BUSERR Mask */
1949 #define CoreDebug_DEMCR_VC_STATERR_Pos 7U /*!< CoreDebug DEMCR: VC_STATERR Position */
1950 #define CoreDebug_DEMCR_VC_STATERR_Msk (1UL << CoreDebug_DEMCR_VC_STATERR_Pos) /*!< CoreDebug DEMCR: VC_STATERR Mask */
1952 #define CoreDebug_DEMCR_VC_CHKERR_Pos 6U /*!< CoreDebug DEMCR: VC_CHKERR Position */
1953 #define CoreDebug_DEMCR_VC_CHKERR_Msk (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos) /*!< CoreDebug DEMCR: VC_CHKERR Mask */
1955 #define CoreDebug_DEMCR_VC_NOCPERR_Pos 5U /*!< CoreDebug DEMCR: VC_NOCPERR Position */
1956 #define CoreDebug_DEMCR_VC_NOCPERR_Msk (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos) /*!< CoreDebug DEMCR: VC_NOCPERR Mask */
1958 #define CoreDebug_DEMCR_VC_MMERR_Pos 4U /*!< CoreDebug DEMCR: VC_MMERR Position */
1959 #define CoreDebug_DEMCR_VC_MMERR_Msk (1UL << CoreDebug_DEMCR_VC_MMERR_Pos) /*!< CoreDebug DEMCR: VC_MMERR Mask */
1961 #define CoreDebug_DEMCR_VC_CORERESET_Pos 0U /*!< CoreDebug DEMCR: VC_CORERESET Position */
1962 #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL /*<< CoreDebug_DEMCR_VC_CORERESET_Pos*/) /*!< CoreDebug DEMCR: VC_CORERESET Mask */
1964 /* Debug Authentication Control Register Definitions */
1965 #define CoreDebug_DAUTHCTRL_INTSPNIDEN_Pos 3U /*!< CoreDebug DAUTHCTRL: INTSPNIDEN, Position */
1966 #define CoreDebug_DAUTHCTRL_INTSPNIDEN_Msk (1UL << CoreDebug_DAUTHCTRL_INTSPNIDEN_Pos) /*!< CoreDebug DAUTHCTRL: INTSPNIDEN, Mask */
1968 #define CoreDebug_DAUTHCTRL_SPNIDENSEL_Pos 2U /*!< CoreDebug DAUTHCTRL: SPNIDENSEL Position */
1969 #define CoreDebug_DAUTHCTRL_SPNIDENSEL_Msk (1UL << CoreDebug_DAUTHCTRL_SPNIDENSEL_Pos) /*!< CoreDebug DAUTHCTRL: SPNIDENSEL Mask */
1971 #define CoreDebug_DAUTHCTRL_INTSPIDEN_Pos 1U /*!< CoreDebug DAUTHCTRL: INTSPIDEN Position */
1972 #define CoreDebug_DAUTHCTRL_INTSPIDEN_Msk (1UL << CoreDebug_DAUTHCTRL_INTSPIDEN_Pos) /*!< CoreDebug DAUTHCTRL: INTSPIDEN Mask */
1974 #define CoreDebug_DAUTHCTRL_SPIDENSEL_Pos 0U /*!< CoreDebug DAUTHCTRL: SPIDENSEL Position */
1975 #define CoreDebug_DAUTHCTRL_SPIDENSEL_Msk (1UL /*<< CoreDebug_DAUTHCTRL_SPIDENSEL_Pos*/) /*!< CoreDebug DAUTHCTRL: SPIDENSEL Mask */
1977 /* Debug Security Control and Status Register Definitions */
1978 #define CoreDebug_DSCSR_CDS_Pos 16U /*!< CoreDebug DSCSR: CDS Position */
1979 #define CoreDebug_DSCSR_CDS_Msk (1UL << CoreDebug_DSCSR_CDS_Pos) /*!< CoreDebug DSCSR: CDS Mask */
1981 #define CoreDebug_DSCSR_SBRSEL_Pos 1U /*!< CoreDebug DSCSR: SBRSEL Position */
1982 #define CoreDebug_DSCSR_SBRSEL_Msk (1UL << CoreDebug_DSCSR_SBRSEL_Pos) /*!< CoreDebug DSCSR: SBRSEL Mask */
1984 #define CoreDebug_DSCSR_SBRSELEN_Pos 0U /*!< CoreDebug DSCSR: SBRSELEN Position */
1985 #define CoreDebug_DSCSR_SBRSELEN_Msk (1UL /*<< CoreDebug_DSCSR_SBRSELEN_Pos*/) /*!< CoreDebug DSCSR: SBRSELEN Mask */
1987 /*@} end of group CMSIS_CoreDebug */
1991 \ingroup CMSIS_core_register
1992 \defgroup CMSIS_core_bitfield Core register bit field macros
1993 \brief Macros for use with bit field definitions (xxx_Pos, xxx_Msk).
1998 \brief Mask and shift a bit field value for use in a register bit range.
1999 \param[in] field Name of the register bit field.
2000 \param[in] value Value of the bit field. This parameter is interpreted as an uint32_t type.
2001 \return Masked and shifted value.
2003 #define _VAL2FLD(field, value) (((uint32_t)(value) << field ## _Pos) & field ## _Msk)
2006 \brief Mask and shift a register value to extract a bit filed value.
2007 \param[in] field Name of the register bit field.
2008 \param[in] value Value of register. This parameter is interpreted as an uint32_t type.
2009 \return Masked and shifted bit field value.
2011 #define _FLD2VAL(field, value) (((uint32_t)(value) & field ## _Msk) >> field ## _Pos)
2013 /*@} end of group CMSIS_core_bitfield */
2017 \ingroup CMSIS_core_register
2018 \defgroup CMSIS_core_base Core Definitions
2019 \brief Definitions for base addresses, unions, and structures.
2023 /* Memory mapping of Core Hardware */
2024 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
2025 #define ITM_BASE (0xE0000000UL) /*!< ITM Base Address */
2026 #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */
2027 #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */
2028 #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */
2029 #define EMSS_BASE (0xE001E000UL) /*!<Enhanced Memory SubSystem Base Address */
2031 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
2032 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
2033 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
2035 #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */
2036 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
2037 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
2038 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
2039 #define ITM ((ITM_Type *) ITM_BASE ) /*!< ITM configuration struct */
2040 #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */
2041 #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */
2042 #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE ) /*!< Core Debug configuration struct */
2043 #define EMSS ((EMSS_Type *) EMSS_BASE ) /*!<Ehanced MSS Registers struct */
2045 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
2046 #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
2047 #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
2050 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
2051 #define SAU_BASE (SCS_BASE + 0x0DD0UL) /*!< Security Attribution Unit */
2052 #define SAU ((SAU_Type *) SAU_BASE ) /*!< Security Attribution Unit */
2055 #define FPU_BASE (SCS_BASE + 0x0F30UL) /*!< Floating Point Unit */
2056 #define FPU ((FPU_Type *) FPU_BASE ) /*!< Floating Point Unit */
2058 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
2059 #define SCS_BASE_NS (0xE002E000UL) /*!< System Control Space Base Address (non-secure address space) */
2060 #define CoreDebug_BASE_NS (0xE002EDF0UL) /*!< Core Debug Base Address (non-secure address space) */
2061 #define SysTick_BASE_NS (SCS_BASE_NS + 0x0010UL) /*!< SysTick Base Address (non-secure address space) */
2062 #define NVIC_BASE_NS (SCS_BASE_NS + 0x0100UL) /*!< NVIC Base Address (non-secure address space) */
2063 #define SCB_BASE_NS (SCS_BASE_NS + 0x0D00UL) /*!< System Control Block Base Address (non-secure address space) */
2065 #define SCnSCB_NS ((SCnSCB_Type *) SCS_BASE_NS ) /*!< System control Register not in SCB(non-secure address space) */
2066 #define SCB_NS ((SCB_Type *) SCB_BASE_NS ) /*!< SCB configuration struct (non-secure address space) */
2067 #define SysTick_NS ((SysTick_Type *) SysTick_BASE_NS ) /*!< SysTick configuration struct (non-secure address space) */
2068 #define NVIC_NS ((NVIC_Type *) NVIC_BASE_NS ) /*!< NVIC configuration struct (non-secure address space) */
2069 #define CoreDebug_NS ((CoreDebug_Type *) CoreDebug_BASE_NS) /*!< Core Debug configuration struct (non-secure address space) */
2071 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
2072 #define MPU_BASE_NS (SCS_BASE_NS + 0x0D90UL) /*!< Memory Protection Unit (non-secure address space) */
2073 #define MPU_NS ((MPU_Type *) MPU_BASE_NS ) /*!< Memory Protection Unit (non-secure address space) */
2076 #define FPU_BASE_NS (SCS_BASE_NS + 0x0F30UL) /*!< Floating Point Unit (non-secure address space) */
2077 #define FPU_NS ((FPU_Type *) FPU_BASE_NS ) /*!< Floating Point Unit (non-secure address space) */
2079 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
2084 /*******************************************************************************
2085 * Hardware Abstraction Layer
2086 Core Function Interface contains:
2087 - Core NVIC Functions
2088 - Core SysTick Functions
2089 - Core Debug Functions
2090 - Core Register Access Functions
2091 ******************************************************************************/
2093 \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
2098 /* ########################## NVIC functions #################################### */
2100 \ingroup CMSIS_Core_FunctionInterface
2101 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
2102 \brief Functions that manage interrupts and exceptions via the NVIC.
2106 #ifdef CMSIS_NVIC_VIRTUAL
2107 #ifndef CMSIS_NVIC_VIRTUAL_HEADER_FILE
2108 #define CMSIS_NVIC_VIRTUAL_HEADER_FILE "cmsis_nvic_virtual.h"
2110 #include CMSIS_NVIC_VIRTUAL_HEADER_FILE
2112 #define NVIC_SetPriorityGrouping __NVIC_SetPriorityGrouping
2113 #define NVIC_GetPriorityGrouping __NVIC_GetPriorityGrouping
2114 #define NVIC_EnableIRQ __NVIC_EnableIRQ
2115 #define NVIC_GetEnableIRQ __NVIC_GetEnableIRQ
2116 #define NVIC_DisableIRQ __NVIC_DisableIRQ
2117 #define NVIC_GetPendingIRQ __NVIC_GetPendingIRQ
2118 #define NVIC_SetPendingIRQ __NVIC_SetPendingIRQ
2119 #define NVIC_ClearPendingIRQ __NVIC_ClearPendingIRQ
2120 #define NVIC_GetActive __NVIC_GetActive
2121 #define NVIC_SetPriority __NVIC_SetPriority
2122 #define NVIC_GetPriority __NVIC_GetPriority
2123 #define NVIC_SystemReset __NVIC_SystemReset
2124 #define SW_SystemReset __SW_SystemReset
2125 #endif /* CMSIS_NVIC_VIRTUAL */
2127 #ifdef CMSIS_VECTAB_VIRTUAL
2128 #ifndef CMSIS_VECTAB_VIRTUAL_HEADER_FILE
2129 #define CMSIS_VECTAB_VIRTUAL_HEADER_FILE "cmsis_vectab_virtual.h"
2131 #include CMSIS_VECTAB_VIRTUAL_HEADER_FILE
2133 #define NVIC_SetVector __NVIC_SetVector
2134 #define NVIC_GetVector __NVIC_GetVector
2135 #endif /* (CMSIS_VECTAB_VIRTUAL) */
2137 #define NVIC_USER_IRQ_OFFSET 16
2140 /* Special LR values for Secure/Non-Secure call handling and exception handling */
2142 /* Function Return Payload (from ARMv8-M Architecture Reference Manual) LR value on entry from Secure BLXNS */
2143 #define FNC_RETURN (0xFEFFFFFFUL) /* bit [0] ignored when processing a branch */
2145 /* The following EXC_RETURN mask values are used to evaluate the LR on exception entry */
2146 #define EXC_RETURN_PREFIX (0xFF000000UL) /* bits [31:24] set to indicate an EXC_RETURN value */
2147 #define EXC_RETURN_S (0x00000040UL) /* bit [6] stack used to push registers: 0=Non-secure 1=Secure */
2148 #define EXC_RETURN_DCRS (0x00000020UL) /* bit [5] stacking rules for called registers: 0=skipped 1=saved */
2149 #define EXC_RETURN_FTYPE (0x00000010UL) /* bit [4] allocate stack for floating-point context: 0=done 1=skipped */
2150 #define EXC_RETURN_MODE (0x00000008UL) /* bit [3] processor mode for return: 0=Handler mode 1=Thread mode */
2151 #define EXC_RETURN_SPSEL (0x00000004UL) /* bit [2] stack pointer used to restore context: 0=MSP 1=PSP */
2152 #define EXC_RETURN_ES (0x00000001UL) /* bit [0] security state exception was taken to: 0=Non-secure 1=Secure */
2154 /* Integrity Signature (from ARMv8-M Architecture Reference Manual) for exception context stacking */
2155 #if defined (__FPU_PRESENT) && (__FPU_PRESENT == 1U) /* Value for processors with floating-point extension: */
2156 #define EXC_INTEGRITY_SIGNATURE (0xFEFA125AUL) /* bit [0] SFTC must match LR bit[4] EXC_RETURN_FTYPE */
2158 #define EXC_INTEGRITY_SIGNATURE (0xFEFA125BUL) /* Value for processors without floating-point extension */
2163 \brief Set Priority Grouping
2164 \details Sets the priority grouping field using the required unlock sequence.
2165 The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
2166 Only values from 0..7 are used.
2167 In case of a conflict between priority grouping and available
2168 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
2169 \param [in] PriorityGroup Priority grouping field.
2171 __STATIC_INLINE void __NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
2174 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
2176 reg_value = SCB->AIRCR; /* read old register configuration */
2177 reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
2178 reg_value = (reg_value |
2179 ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
2180 (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
2181 SCB->AIRCR = reg_value;
2186 \brief Get Priority Grouping
2187 \details Reads the priority grouping field from the NVIC Interrupt Controller.
2188 \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
2190 __STATIC_INLINE uint32_t __NVIC_GetPriorityGrouping(void)
2192 return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
2197 \brief Enable Interrupt
2198 \details Enables a device specific interrupt in the NVIC interrupt controller.
2199 \param [in] IRQn Device specific interrupt number.
2200 \note IRQn must not be negative.
2202 __STATIC_INLINE void __NVIC_EnableIRQ(IRQn_Type IRQn)
2204 if ((int32_t)(IRQn) >= 0)
2206 __COMPILER_BARRIER();
2207 NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
2208 __COMPILER_BARRIER();
2214 \brief Get Interrupt Enable status
2215 \details Returns a device specific interrupt enable status from the NVIC interrupt controller.
2216 \param [in] IRQn Device specific interrupt number.
2217 \return 0 Interrupt is not enabled.
2218 \return 1 Interrupt is enabled.
2219 \note IRQn must not be negative.
2221 __STATIC_INLINE uint32_t __NVIC_GetEnableIRQ(IRQn_Type IRQn)
2223 if ((int32_t)(IRQn) >= 0)
2225 return((uint32_t)(((NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2235 \brief Disable Interrupt
2236 \details Disables a device specific interrupt in the NVIC interrupt controller.
2237 \param [in] IRQn Device specific interrupt number.
2238 \note IRQn must not be negative.
2240 __STATIC_INLINE void __NVIC_DisableIRQ(IRQn_Type IRQn)
2242 if ((int32_t)(IRQn) >= 0)
2244 NVIC->ICER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
2252 \brief Get Pending Interrupt
2253 \details Reads the NVIC pending register and returns the pending bit for the specified device specific interrupt.
2254 \param [in] IRQn Device specific interrupt number.
2255 \return 0 Interrupt status is not pending.
2256 \return 1 Interrupt status is pending.
2257 \note IRQn must not be negative.
2259 __STATIC_INLINE uint32_t __NVIC_GetPendingIRQ(IRQn_Type IRQn)
2261 if ((int32_t)(IRQn) >= 0)
2263 return((uint32_t)(((NVIC->ISPR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2273 \brief Set Pending Interrupt
2274 \details Sets the pending bit of a device specific interrupt in the NVIC pending register.
2275 \param [in] IRQn Device specific interrupt number.
2276 \note IRQn must not be negative.
2278 __STATIC_INLINE void __NVIC_SetPendingIRQ(IRQn_Type IRQn)
2280 if ((int32_t)(IRQn) >= 0)
2282 NVIC->ISPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
2288 \brief Clear Pending Interrupt
2289 \details Clears the pending bit of a device specific interrupt in the NVIC pending register.
2290 \param [in] IRQn Device specific interrupt number.
2291 \note IRQn must not be negative.
2293 __STATIC_INLINE void __NVIC_ClearPendingIRQ(IRQn_Type IRQn)
2295 if ((int32_t)(IRQn) >= 0)
2297 NVIC->ICPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
2303 \brief Get Active Interrupt
2304 \details Reads the active register in the NVIC and returns the active bit for the device specific interrupt.
2305 \param [in] IRQn Device specific interrupt number.
2306 \return 0 Interrupt status is not active.
2307 \return 1 Interrupt status is active.
2308 \note IRQn must not be negative.
2310 __STATIC_INLINE uint32_t __NVIC_GetActive(IRQn_Type IRQn)
2312 if ((int32_t)(IRQn) >= 0)
2314 return((uint32_t)(((NVIC->IABR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2323 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
2325 \brief Get Interrupt Target State
2326 \details Reads the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
2327 \param [in] IRQn Device specific interrupt number.
2328 \return 0 if interrupt is assigned to Secure
2329 \return 1 if interrupt is assigned to Non Secure
2330 \note IRQn must not be negative.
2332 __STATIC_INLINE uint32_t NVIC_GetTargetState(IRQn_Type IRQn)
2334 if ((int32_t)(IRQn) >= 0)
2336 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2346 \brief Set Interrupt Target State
2347 \details Sets the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
2348 \param [in] IRQn Device specific interrupt number.
2349 \return 0 if interrupt is assigned to Secure
2350 1 if interrupt is assigned to Non Secure
2351 \note IRQn must not be negative.
2353 __STATIC_INLINE uint32_t NVIC_SetTargetState(IRQn_Type IRQn)
2355 if ((int32_t)(IRQn) >= 0)
2357 NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] |= ((uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL)));
2358 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2368 \brief Clear Interrupt Target State
2369 \details Clears the interrupt target field in the NVIC and returns the interrupt target bit for the device specific interrupt.
2370 \param [in] IRQn Device specific interrupt number.
2371 \return 0 if interrupt is assigned to Secure
2372 1 if interrupt is assigned to Non Secure
2373 \note IRQn must not be negative.
2375 __STATIC_INLINE uint32_t NVIC_ClearTargetState(IRQn_Type IRQn)
2377 if ((int32_t)(IRQn) >= 0)
2379 NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] &= ~((uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL)));
2380 return((uint32_t)(((NVIC->ITNS[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2387 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
2391 \brief Set Interrupt Priority
2392 \details Sets the priority of a device specific interrupt or a processor exception.
2393 The interrupt number can be positive to specify a device specific interrupt,
2394 or negative to specify a processor exception.
2395 \param [in] IRQn Interrupt number.
2396 \param [in] priority Priority to set.
2397 \note The priority cannot be set for every processor exception.
2399 __STATIC_INLINE void __NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
2401 if ((int32_t)(IRQn) >= 0)
2403 NVIC->IPR[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
2407 SCB->SHPR[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
2413 \brief Get Interrupt Priority
2414 \details Reads the priority of a device specific interrupt or a processor exception.
2415 The interrupt number can be positive to specify a device specific interrupt,
2416 or negative to specify a processor exception.
2417 \param [in] IRQn Interrupt number.
2418 \return Interrupt Priority.
2419 Value is aligned automatically to the implemented priority bits of the microcontroller.
2421 __STATIC_INLINE uint32_t __NVIC_GetPriority(IRQn_Type IRQn)
2424 if ((int32_t)(IRQn) >= 0)
2426 return(((uint32_t)NVIC->IPR[((uint32_t)IRQn)] >> (8U - __NVIC_PRIO_BITS)));
2430 return(((uint32_t)SCB->SHPR[(((uint32_t)IRQn) & 0xFUL)-4UL] >> (8U - __NVIC_PRIO_BITS)));
2436 \brief Encode Priority
2437 \details Encodes the priority for an interrupt with the given priority group,
2438 preemptive priority value, and subpriority value.
2439 In case of a conflict between priority grouping and available
2440 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
2441 \param [in] PriorityGroup Used priority group.
2442 \param [in] PreemptPriority Preemptive priority value (starting from 0).
2443 \param [in] SubPriority Subpriority value (starting from 0).
2444 \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
2446 __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
2448 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
2449 uint32_t PreemptPriorityBits;
2450 uint32_t SubPriorityBits;
2452 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
2453 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
2456 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
2457 ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
2463 \brief Decode Priority
2464 \details Decodes an interrupt priority value with a given priority group to
2465 preemptive priority value and subpriority value.
2466 In case of a conflict between priority grouping and available
2467 priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set.
2468 \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
2469 \param [in] PriorityGroup Used priority group.
2470 \param [out] pPreemptPriority Preemptive priority value (starting from 0).
2471 \param [out] pSubPriority Subpriority value (starting from 0).
2473 __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* const pPreemptPriority, uint32_t* const pSubPriority)
2475 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
2476 uint32_t PreemptPriorityBits;
2477 uint32_t SubPriorityBits;
2479 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
2480 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
2482 *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL);
2483 *pSubPriority = (Priority ) & (uint32_t)((1UL << (SubPriorityBits )) - 1UL);
2488 \brief Set Interrupt Vector
2489 \details Sets an interrupt vector in SRAM based interrupt vector table.
2490 The interrupt number can be positive to specify a device specific interrupt,
2491 or negative to specify a processor exception.
2492 VTOR must been relocated to SRAM before.
2493 \param [in] IRQn Interrupt number
2494 \param [in] vector Address of interrupt handler function
2496 __STATIC_INLINE void __NVIC_SetVector(IRQn_Type IRQn, uint32_t vector)
2498 uint32_t *vectors = (uint32_t *)SCB->VTOR;
2499 vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET] = vector;
2505 \brief Get Interrupt Vector
2506 \details Reads an interrupt vector from interrupt vector table.
2507 The interrupt number can be positive to specify a device specific interrupt,
2508 or negative to specify a processor exception.
2509 \param [in] IRQn Interrupt number.
2510 \return Address of interrupt handler function
2512 __STATIC_INLINE uint32_t __NVIC_GetVector(IRQn_Type IRQn)
2514 uint32_t *vectors = (uint32_t *)SCB->VTOR;
2515 return vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET];
2521 \details Initiates a system reset request to reset the MCU.
2523 __NO_RETURN __STATIC_INLINE void __NVIC_SystemReset(void)
2525 __DSB(); /* Ensure all outstanding memory accesses including
2526 buffered write are completed before reset */
2527 SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
2528 (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
2529 SCB_AIRCR_SYSRESETREQ_Msk ); /* Keep priority group unchanged */
2530 __DSB(); /* Ensure completion of memory access */
2532 for(;;) /* wait until reset */
2539 \brief Software Reset
2540 \details Initiates a system reset request to reset the CPU.
2542 __NO_RETURN __STATIC_INLINE void __SW_SystemReset(void)
2544 __DSB(); /* Ensure all outstanding memory accesses including
2545 buffered write are completed before reset */
2546 SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
2547 (SCB->AIRCR & SCB_AIRCR_BFHFNMINS_Msk) | /* Keep BFHFNMINS unchanged. Use this Reset function in case your case need to keep it */
2548 (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) | /* Keep priority group unchanged */
2549 SCB_AIRCR_SYSRESETREQ_Msk );
2550 __DSB(); /* Ensure completion of memory access */
2552 for(;;) /* wait until reset */
2559 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
2561 \brief Set Priority Grouping (non-secure)
2562 \details Sets the non-secure priority grouping field when in secure state using the required unlock sequence.
2563 The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
2564 Only values from 0..7 are used.
2565 In case of a conflict between priority grouping and available
2566 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
2567 \param [in] PriorityGroup Priority grouping field.
2569 __STATIC_INLINE void TZ_NVIC_SetPriorityGrouping_NS(uint32_t PriorityGroup)
2572 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
2574 reg_value = SCB_NS->AIRCR; /* read old register configuration */
2575 reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
2576 reg_value = (reg_value |
2577 ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
2578 (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
2579 SCB_NS->AIRCR = reg_value;
2584 \brief Get Priority Grouping (non-secure)
2585 \details Reads the priority grouping field from the non-secure NVIC when in secure state.
2586 \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
2588 __STATIC_INLINE uint32_t TZ_NVIC_GetPriorityGrouping_NS(void)
2590 return ((uint32_t)((SCB_NS->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
2595 \brief Enable Interrupt (non-secure)
2596 \details Enables a device specific interrupt in the non-secure NVIC interrupt controller when in secure state.
2597 \param [in] IRQn Device specific interrupt number.
2598 \note IRQn must not be negative.
2600 __STATIC_INLINE void TZ_NVIC_EnableIRQ_NS(IRQn_Type IRQn)
2602 if ((int32_t)(IRQn) >= 0)
2604 NVIC_NS->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
2610 \brief Get Interrupt Enable status (non-secure)
2611 \details Returns a device specific interrupt enable status from the non-secure NVIC interrupt controller when in secure state.
2612 \param [in] IRQn Device specific interrupt number.
2613 \return 0 Interrupt is not enabled.
2614 \return 1 Interrupt is enabled.
2615 \note IRQn must not be negative.
2617 __STATIC_INLINE uint32_t TZ_NVIC_GetEnableIRQ_NS(IRQn_Type IRQn)
2619 if ((int32_t)(IRQn) >= 0)
2621 return((uint32_t)(((NVIC_NS->ISER[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2631 \brief Disable Interrupt (non-secure)
2632 \details Disables a device specific interrupt in the non-secure NVIC interrupt controller when in secure state.
2633 \param [in] IRQn Device specific interrupt number.
2634 \note IRQn must not be negative.
2636 __STATIC_INLINE void TZ_NVIC_DisableIRQ_NS(IRQn_Type IRQn)
2638 if ((int32_t)(IRQn) >= 0)
2640 NVIC_NS->ICER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
2646 \brief Get Pending Interrupt (non-secure)
2647 \details Reads the NVIC pending register in the non-secure NVIC when in secure state and returns the pending bit for the specified device specific interrupt.
2648 \param [in] IRQn Device specific interrupt number.
2649 \return 0 Interrupt status is not pending.
2650 \return 1 Interrupt status is pending.
2651 \note IRQn must not be negative.
2653 __STATIC_INLINE uint32_t TZ_NVIC_GetPendingIRQ_NS(IRQn_Type IRQn)
2655 if ((int32_t)(IRQn) >= 0)
2657 return((uint32_t)(((NVIC_NS->ISPR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2667 \brief Set Pending Interrupt (non-secure)
2668 \details Sets the pending bit of a device specific interrupt in the non-secure NVIC pending register when in secure state.
2669 \param [in] IRQn Device specific interrupt number.
2670 \note IRQn must not be negative.
2672 __STATIC_INLINE void TZ_NVIC_SetPendingIRQ_NS(IRQn_Type IRQn)
2674 if ((int32_t)(IRQn) >= 0)
2676 NVIC_NS->ISPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
2682 \brief Clear Pending Interrupt (non-secure)
2683 \details Clears the pending bit of a device specific interrupt in the non-secure NVIC pending register when in secure state.
2684 \param [in] IRQn Device specific interrupt number.
2685 \note IRQn must not be negative.
2687 __STATIC_INLINE void TZ_NVIC_ClearPendingIRQ_NS(IRQn_Type IRQn)
2689 if ((int32_t)(IRQn) >= 0)
2691 NVIC_NS->ICPR[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
2697 \brief Get Active Interrupt (non-secure)
2698 \details Reads the active register in non-secure NVIC when in secure state and returns the active bit for the device specific interrupt.
2699 \param [in] IRQn Device specific interrupt number.
2700 \return 0 Interrupt status is not active.
2701 \return 1 Interrupt status is active.
2702 \note IRQn must not be negative.
2704 __STATIC_INLINE uint32_t TZ_NVIC_GetActive_NS(IRQn_Type IRQn)
2706 if ((int32_t)(IRQn) >= 0)
2708 return((uint32_t)(((NVIC_NS->IABR[(((uint32_t)IRQn) >> 5UL)] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
2718 \brief Set Interrupt Priority (non-secure)
2719 \details Sets the priority of a non-secure device specific interrupt or a non-secure processor exception when in secure state.
2720 The interrupt number can be positive to specify a device specific interrupt,
2721 or negative to specify a processor exception.
2722 \param [in] IRQn Interrupt number.
2723 \param [in] priority Priority to set.
2724 \note The priority cannot be set for every non-secure processor exception.
2726 __STATIC_INLINE void TZ_NVIC_SetPriority_NS(IRQn_Type IRQn, uint32_t priority)
2728 if ((int32_t)(IRQn) >= 0)
2730 NVIC_NS->IPR[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
2734 SCB_NS->SHPR[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
2740 \brief Get Interrupt Priority (non-secure)
2741 \details Reads the priority of a non-secure device specific interrupt or a non-secure processor exception when in secure state.
2742 The interrupt number can be positive to specify a device specific interrupt,
2743 or negative to specify a processor exception.
2744 \param [in] IRQn Interrupt number.
2745 \return Interrupt Priority. Value is aligned automatically to the implemented priority bits of the microcontroller.
2747 __STATIC_INLINE uint32_t TZ_NVIC_GetPriority_NS(IRQn_Type IRQn)
2750 if ((int32_t)(IRQn) >= 0)
2752 return(((uint32_t)NVIC_NS->IPR[((uint32_t)IRQn)] >> (8U - __NVIC_PRIO_BITS)));
2756 return(((uint32_t)SCB_NS->SHPR[(((uint32_t)IRQn) & 0xFUL)-4UL] >> (8U - __NVIC_PRIO_BITS)));
2759 #endif /* defined (__ARM_FEATURE_CMSE) &&(__ARM_FEATURE_CMSE == 3U) */
2761 /*@} end of CMSIS_Core_NVICFunctions */
2763 /* ########################## MPU functions #################################### */
2765 #if defined (__MPU_PRESENT) && (__MPU_PRESENT == 1U)
2767 #include "mpu_armv8.h"
2771 /* ########################## FPU functions #################################### */
2773 \ingroup CMSIS_Core_FunctionInterface
2774 \defgroup CMSIS_Core_FpuFunctions FPU Functions
2775 \brief Function that provides FPU type.
2781 \details returns the FPU type
2784 - \b 1: Single precision FPU
2785 - \b 2: Double + Single precision FPU
2787 __STATIC_INLINE uint32_t SCB_GetFPUType(void)
2792 if ((mvfr0 & (FPU_MVFR0_Single_precision_Msk | FPU_MVFR0_Double_precision_Msk)) == 0x220U)
2794 return 2U; /* Double + Single precision FPU */
2796 else if ((mvfr0 & (FPU_MVFR0_Single_precision_Msk | FPU_MVFR0_Double_precision_Msk)) == 0x020U)
2798 return 1U; /* Single precision FPU */
2802 return 0U; /* No FPU */
2807 /*@} end of CMSIS_Core_FpuFunctions */
2811 /* ########################## SAU functions #################################### */
2813 \ingroup CMSIS_Core_FunctionInterface
2814 \defgroup CMSIS_Core_SAUFunctions SAU Functions
2815 \brief Functions that configure the SAU.
2819 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
2823 \details Enables the Security Attribution Unit (SAU).
2825 __STATIC_INLINE void TZ_SAU_Enable(void)
2827 SAU->CTRL |= (SAU_CTRL_ENABLE_Msk);
2834 \details Disables the Security Attribution Unit (SAU).
2836 __STATIC_INLINE void TZ_SAU_Disable(void)
2838 SAU->CTRL &= ~(SAU_CTRL_ENABLE_Msk);
2841 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
2843 /*@} end of CMSIS_Core_SAUFunctions */
2846 /* ########################## Cache functions #################################### */
2848 \ingroup CMSIS_Core_FunctionInterface
2849 \defgroup CMSIS_Core_CacheFunctions Cache Functions
2850 \brief Functions that configure Instruction and Data cache.
2854 /* Cache Size ID Register Macros */
2855 #define CCSIDR_WAYS(x) (((x) & SCB_CCSIDR_ASSOCIATIVITY_Msk) >> SCB_CCSIDR_ASSOCIATIVITY_Pos)
2856 #define CCSIDR_SETS(x) (((x) & SCB_CCSIDR_NUMSETS_Msk ) >> SCB_CCSIDR_NUMSETS_Pos )
2858 #define __SCB_DCACHE_LINE_SIZE 32U /*!< STAR-MC1 cache line size is fixed to 32 bytes (8 words). See also register SCB_CCSIDR */
2859 #define __SCB_ICACHE_LINE_SIZE 32U /*!< STAR-MC1 cache line size is fixed to 32 bytes (8 words). See also register SCB_CCSIDR */
2862 \brief Enable I-Cache
2863 \details Turns on I-Cache
2865 __STATIC_FORCEINLINE void SCB_EnableICache (void)
2867 #if defined (__ICACHE_PRESENT) && (__ICACHE_PRESENT == 1U)
2868 if (SCB->CCR & SCB_CCR_IC_Msk) return; /* return if ICache is already enabled */
2872 SCB->ICIALLU = 0UL; /* invalidate I-Cache */
2875 SCB->CCR |= (uint32_t)SCB_CCR_IC_Msk; /* enable I-Cache */
2883 \brief Disable I-Cache
2884 \details Turns off I-Cache
2886 __STATIC_FORCEINLINE void SCB_DisableICache (void)
2888 #if defined (__ICACHE_PRESENT) && (__ICACHE_PRESENT == 1U)
2891 SCB->CCR &= ~(uint32_t)SCB_CCR_IC_Msk; /* disable I-Cache */
2892 SCB->ICIALLU = 0UL; /* invalidate I-Cache */
2900 \brief Invalidate I-Cache
2901 \details Invalidates I-Cache
2903 __STATIC_FORCEINLINE void SCB_InvalidateICache (void)
2905 #if defined (__ICACHE_PRESENT) && (__ICACHE_PRESENT == 1U)
2916 \brief I-Cache Invalidate by address
2917 \details Invalidates I-Cache for the given address.
2918 I-Cache is invalidated starting from a 32 byte aligned address in 32 byte granularity.
2919 I-Cache memory blocks which are part of given address + given size are invalidated.
2920 \param[in] addr address
2921 \param[in] isize size of memory block (in number of bytes)
2923 __STATIC_FORCEINLINE void SCB_InvalidateICache_by_Addr (void *addr, int32_t isize)
2925 #if defined (__ICACHE_PRESENT) && (__ICACHE_PRESENT == 1U)
2927 int32_t op_size = isize + (((uint32_t)addr) & (__SCB_ICACHE_LINE_SIZE - 1U));
2928 uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_ICACHE_LINE_SIZE - 1U) */;
2933 SCB->ICIMVAU = op_addr; /* register accepts only 32byte aligned values, only bits 31..5 are valid */
2934 op_addr += __SCB_ICACHE_LINE_SIZE;
2935 op_size -= __SCB_ICACHE_LINE_SIZE;
2936 } while ( op_size > 0 );
2946 \brief Enable D-Cache
2947 \details Turns on D-Cache
2949 __STATIC_FORCEINLINE void SCB_EnableDCache (void)
2951 #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
2956 if (SCB->CCR & SCB_CCR_DC_Msk) return; /* return if DCache is already enabled */
2958 SCB->CSSELR = 0U; /* select Level 1 data cache */
2961 ccsidr = SCB->CCSIDR;
2963 /* invalidate D-Cache */
2964 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
2966 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
2968 SCB->DCISW = (((sets << SCB_DCISW_SET_Pos) & SCB_DCISW_SET_Msk) |
2969 ((ways << SCB_DCISW_WAY_Pos) & SCB_DCISW_WAY_Msk) );
2970 #if defined ( __CC_ARM )
2971 __schedule_barrier();
2973 } while (ways-- != 0U);
2974 } while(sets-- != 0U);
2977 SCB->CCR |= (uint32_t)SCB_CCR_DC_Msk; /* enable D-Cache */
2986 \brief Disable D-Cache
2987 \details Turns off D-Cache
2989 __STATIC_FORCEINLINE void SCB_DisableDCache (void)
2991 #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
2996 SCB->CSSELR = 0U; /* select Level 1 data cache */
2999 SCB->CCR &= ~(uint32_t)SCB_CCR_DC_Msk; /* disable D-Cache */
3002 ccsidr = SCB->CCSIDR;
3004 /* clean & invalidate D-Cache */
3005 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
3007 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
3009 SCB->DCCISW = (((sets << SCB_DCCISW_SET_Pos) & SCB_DCCISW_SET_Msk) |
3010 ((ways << SCB_DCCISW_WAY_Pos) & SCB_DCCISW_WAY_Msk) );
3011 #if defined ( __CC_ARM )
3012 __schedule_barrier();
3014 } while (ways-- != 0U);
3015 } while(sets-- != 0U);
3024 \brief Invalidate D-Cache
3025 \details Invalidates D-Cache
3027 __STATIC_FORCEINLINE void SCB_InvalidateDCache (void)
3029 #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
3034 SCB->CSSELR = 0U; /* select Level 1 data cache */
3037 ccsidr = SCB->CCSIDR;
3039 /* invalidate D-Cache */
3040 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
3042 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
3044 SCB->DCISW = (((sets << SCB_DCISW_SET_Pos) & SCB_DCISW_SET_Msk) |
3045 ((ways << SCB_DCISW_WAY_Pos) & SCB_DCISW_WAY_Msk) );
3046 #if defined ( __CC_ARM )
3047 __schedule_barrier();
3049 } while (ways-- != 0U);
3050 } while(sets-- != 0U);
3059 \brief Clean D-Cache
3060 \details Cleans D-Cache
3062 __STATIC_FORCEINLINE void SCB_CleanDCache (void)
3064 #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
3069 SCB->CSSELR = 0U; /* select Level 1 data cache */
3072 ccsidr = SCB->CCSIDR;
3075 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
3077 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
3079 SCB->DCCSW = (((sets << SCB_DCCSW_SET_Pos) & SCB_DCCSW_SET_Msk) |
3080 ((ways << SCB_DCCSW_WAY_Pos) & SCB_DCCSW_WAY_Msk) );
3081 #if defined ( __CC_ARM )
3082 __schedule_barrier();
3084 } while (ways-- != 0U);
3085 } while(sets-- != 0U);
3094 \brief Clean & Invalidate D-Cache
3095 \details Cleans and Invalidates D-Cache
3097 __STATIC_FORCEINLINE void SCB_CleanInvalidateDCache (void)
3099 #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
3104 SCB->CSSELR = 0U; /* select Level 1 data cache */
3107 ccsidr = SCB->CCSIDR;
3109 /* clean & invalidate D-Cache */
3110 sets = (uint32_t)(CCSIDR_SETS(ccsidr));
3112 ways = (uint32_t)(CCSIDR_WAYS(ccsidr));
3114 SCB->DCCISW = (((sets << SCB_DCCISW_SET_Pos) & SCB_DCCISW_SET_Msk) |
3115 ((ways << SCB_DCCISW_WAY_Pos) & SCB_DCCISW_WAY_Msk) );
3116 #if defined ( __CC_ARM )
3117 __schedule_barrier();
3119 } while (ways-- != 0U);
3120 } while(sets-- != 0U);
3129 \brief D-Cache Invalidate by address
3130 \details Invalidates D-Cache for the given address.
3131 D-Cache is invalidated starting from a 32 byte aligned address in 32 byte granularity.
3132 D-Cache memory blocks which are part of given address + given size are invalidated.
3133 \param[in] addr address
3134 \param[in] dsize size of memory block (in number of bytes)
3136 __STATIC_FORCEINLINE void SCB_InvalidateDCache_by_Addr (void *addr, int32_t dsize)
3138 #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
3140 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
3141 uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
3146 SCB->DCIMVAC = op_addr; /* register accepts only 32byte aligned values, only bits 31..5 are valid */
3147 op_addr += __SCB_DCACHE_LINE_SIZE;
3148 op_size -= __SCB_DCACHE_LINE_SIZE;
3149 } while ( op_size > 0 );
3159 \brief D-Cache Clean by address
3160 \details Cleans D-Cache for the given address
3161 D-Cache is cleaned starting from a 32 byte aligned address in 32 byte granularity.
3162 D-Cache memory blocks which are part of given address + given size are cleaned.
3163 \param[in] addr address
3164 \param[in] dsize size of memory block (in number of bytes)
3166 __STATIC_FORCEINLINE void SCB_CleanDCache_by_Addr (uint32_t *addr, int32_t dsize)
3168 #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
3170 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
3171 uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
3176 SCB->DCCMVAC = op_addr; /* register accepts only 32byte aligned values, only bits 31..5 are valid */
3177 op_addr += __SCB_DCACHE_LINE_SIZE;
3178 op_size -= __SCB_DCACHE_LINE_SIZE;
3179 } while ( op_size > 0 );
3189 \brief D-Cache Clean and Invalidate by address
3190 \details Cleans and invalidates D_Cache for the given address
3191 D-Cache is cleaned and invalidated starting from a 32 byte aligned address in 32 byte granularity.
3192 D-Cache memory blocks which are part of given address + given size are cleaned and invalidated.
3193 \param[in] addr address (aligned to 32-byte boundary)
3194 \param[in] dsize size of memory block (in number of bytes)
3196 __STATIC_FORCEINLINE void SCB_CleanInvalidateDCache_by_Addr (uint32_t *addr, int32_t dsize)
3198 #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
3200 int32_t op_size = dsize + (((uint32_t)addr) & (__SCB_DCACHE_LINE_SIZE - 1U));
3201 uint32_t op_addr = (uint32_t)addr /* & ~(__SCB_DCACHE_LINE_SIZE - 1U) */;
3206 SCB->DCCIMVAC = op_addr; /* register accepts only 32byte aligned values, only bits 31..5 are valid */
3207 op_addr += __SCB_DCACHE_LINE_SIZE;
3208 op_size -= __SCB_DCACHE_LINE_SIZE;
3209 } while ( op_size > 0 );
3217 /*@} end of CMSIS_Core_CacheFunctions */
3220 /* ################################## SysTick function ############################################ */
3222 \ingroup CMSIS_Core_FunctionInterface
3223 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
3224 \brief Functions that configure the System.
3228 #if defined (__Vendor_SysTickConfig) && (__Vendor_SysTickConfig == 0U)
3231 \brief System Tick Configuration
3232 \details Initializes the System Timer and its interrupt, and starts the System Tick Timer.
3233 Counter is in free running mode to generate periodic interrupts.
3234 \param [in] ticks Number of ticks between two interrupts.
3235 \return 0 Function succeeded.
3236 \return 1 Function failed.
3237 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
3238 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
3239 must contain a vendor-specific implementation of this function.
3241 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
3243 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
3245 return (1UL); /* Reload value impossible */
3248 SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
3249 NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
3250 SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
3251 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
3252 SysTick_CTRL_TICKINT_Msk |
3253 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
3254 return (0UL); /* Function successful */
3257 #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
3259 \brief System Tick Configuration (non-secure)
3260 \details Initializes the non-secure System Timer and its interrupt when in secure state, and starts the System Tick Timer.
3261 Counter is in free running mode to generate periodic interrupts.
3262 \param [in] ticks Number of ticks between two interrupts.
3263 \return 0 Function succeeded.
3264 \return 1 Function failed.
3265 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
3266 function <b>TZ_SysTick_Config_NS</b> is not included. In this case, the file <b><i>device</i>.h</b>
3267 must contain a vendor-specific implementation of this function.
3270 __STATIC_INLINE uint32_t TZ_SysTick_Config_NS(uint32_t ticks)
3272 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
3274 return (1UL); /* Reload value impossible */
3277 SysTick_NS->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
3278 TZ_NVIC_SetPriority_NS (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
3279 SysTick_NS->VAL = 0UL; /* Load the SysTick Counter Value */
3280 SysTick_NS->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
3281 SysTick_CTRL_TICKINT_Msk |
3282 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
3283 return (0UL); /* Function successful */
3285 #endif /* defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U) */
3289 /*@} end of CMSIS_Core_SysTickFunctions */
3293 /* ##################################### Debug In/Output function ########################################### */
3295 \ingroup CMSIS_Core_FunctionInterface
3296 \defgroup CMSIS_core_DebugFunctions ITM Functions
3297 \brief Functions that access the ITM debug interface.
3301 extern volatile int32_t ITM_RxBuffer; /*!< External variable to receive characters. */
3302 #define ITM_RXBUFFER_EMPTY ((int32_t)0x5AA55AA5U) /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */
3306 \brief ITM Send Character
3307 \details Transmits a character via the ITM channel 0, and
3308 \li Just returns when no debugger is connected that has booked the output.
3309 \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted.
3310 \param [in] ch Character to transmit.
3311 \returns Character to transmit.
3313 __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch)
3315 if (((ITM->TCR & ITM_TCR_ITMENA_Msk) != 0UL) && /* ITM enabled */
3316 ((ITM->TER & 1UL ) != 0UL) ) /* ITM Port #0 enabled */
3318 while (ITM->PORT[0U].u32 == 0UL)
3322 ITM->PORT[0U].u8 = (uint8_t)ch;
3329 \brief ITM Receive Character
3330 \details Inputs a character via the external variable \ref ITM_RxBuffer.
3331 \return Received character.
3332 \return -1 No character pending.
3334 __STATIC_INLINE int32_t ITM_ReceiveChar (void)
3336 int32_t ch = -1; /* no character available */
3338 if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY)
3341 ITM_RxBuffer = ITM_RXBUFFER_EMPTY; /* ready for next character */
3349 \brief ITM Check Character
3350 \details Checks whether a character is pending for reading in the variable \ref ITM_RxBuffer.
3351 \return 0 No character available.
3352 \return 1 Character available.
3354 __STATIC_INLINE int32_t ITM_CheckChar (void)
3357 if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY)
3359 return (0); /* no character available */
3363 return (1); /* character available */
3367 /*@} end of CMSIS_core_DebugFunctions */
3376 #endif /* __CORE_STAR_H_DEPENDANT */
3378 #endif /* __CMSIS_GENERIC */