1 Documentation and download available at https://www.FreeRTOS.org/
\r
3 Changes between FreeRTOS V10.4.3 and FreeRTOS V10.4.3 LTS Patch 1
\r
5 + ARMv8-M secure-side port: Tasks that call secure functions from the
\r
6 non-secure side of an ARMv8-M MCU (ARM Cortex-M23 and Cortex-M33) have two
\r
7 contexts – one on the non-secure side and one on the secure-side. Previous
\r
8 versions of the FreeRTOS ARMv8-M secure-side ports allocated the structures
\r
9 that reference secure-side contexts at run time. Now the structures are
\r
10 allocated statically at compile time. The change necessitates the
\r
11 introduction of the secureconfigMAX_SECURE_CONTEXTS configuration constant,
\r
12 which sets the number of statically allocated secure contexts.
\r
13 secureconfigMAX_SECURE_CONTEXTS defaults to 8 if left undefined.
\r
14 Applications that only use FreeRTOS code on the non-secure side, such as
\r
15 those running third-party code on the secure side, are not affected by
\r
19 Changes between FreeRTOS V10.4.2 and FreeRTOS V10.4.3 released December 14 2020
\r
21 V10.4.3 is included in the 202012.00 LTS release. Learn more at https:/freertos.org/lts-libraries.html
\r
23 See https://www.FreeRTOS.org/FreeRTOS-V10.4.x.html
\r
25 + Changes to improve robustness and consistency for buffer allocation in
\r
26 the heap, queue and stream buffer.
\r
27 + The following functions can no longer be called from unprivileged code.
\r
28 - xTaskCreateRestricted
\r
29 - xTaskCreateRestrictedStatic
\r
30 - vTaskAllocateMPURegions
\r
33 Changes between FreeRTOS V10.4.1 and FreeRTOS V10.4.2 released November 10 2020
\r
35 See https://www.FreeRTOS.org/FreeRTOS-V10.4.x.html
\r
37 + Fix an issue in the ARMv8-M ports that caused BASEPRI to be masked
\r
38 between the first task starting to execute and that task making
\r
39 a FreeRTOS API call.
\r
40 + Introduced xTaskDelayUntil(), which is functionally equivalent to
\r
41 vTaskDelayUntil(), with the addition of returning a value to
\r
42 indicating whether or not the function placed the calling task into
\r
43 the Blocked state or not.
\r
44 + Update WolfSSL to 4.5.0 and add the FIPS ready demo.
\r
45 + Add support for ESP IDF 4.2 to ThirdParty Xtensa port.
\r
46 + Re-introduce uxTopUsedPriority to support OpenOCD debugging.
\r
47 + Convert most dependent libraries in FreeRTOS/FreeRTOS to submodules.
\r
48 + Various general maintenance and improvements to MISRA compliance.
\r
51 Changes between FreeRTOS V10.4.0 and FreeRTOS V10.4.1 released September 17 2020
\r
53 See https://www.FreeRTOS.org/FreeRTOS-V10.4.x.html
\r
55 + Fixed an incorrectly named parameter that prevented the
\r
56 ulTaskNotifyTakeIndexed macro compiling, and the name space clash in the
\r
57 test code that prevented this error causing test failures.
\r
60 Changes between FreeRTOS V10.3.1 and FreeRTOS V10.4.0 released September 10 2020
\r
62 See https://www.FreeRTOS.org/FreeRTOS-V10.4.x.html
\r
66 + Task notifications: Prior to FreeRTOS V10.4.0 each created task had a
\r
67 single direct to task notification. From FreeRTOS V10.4.0 each task has
\r
68 an array of notifications. The direct to task notification API has been
\r
69 extended with API functions postfixed with "Indexed" to enable the API to
\r
70 operate on a task notification at any array index. See
\r
71 https://www.freertos.org/RTOS-task-notifications.html for more information.
\r
72 + Kernel ports that support memory protection units (MPUs): The ARMv7-M and
\r
73 ARMv8-M MPU ports now support a privilege access only heap. The ARMv7-M
\r
74 MPU ports now support devices that have 16 MPU regions, have the ability
\r
75 to override default memory attributes for privileged code and data
\r
76 regions, and have the ability to place the FreeRTOS kernel code outside of
\r
77 the Flash memory. The ARMv8-M MPU ports now support tickless idle mode.
\r
78 See https://www.freertos.org/FreeRTOS-MPU-memory-protection-unit.html
\r
79 for more information.
\r
81 Additional noteworthy updates:
\r
83 + Code formatting is now automated to facilitate the increase in
\r
84 collaborative development in Git. The auto-formated code is not identical
\r
85 to the original formatting conventions. Most notably spaces are now used
\r
87 + The prototypes for callback functions (those that start with "Application",
\r
88 such as vApplicationStackOverflowHook()) are now in the FreeRTOS header
\r
89 files, removing the need for application writers to add prototypes into
\r
90 the C files in which they define the functions.
\r
91 + New Renesas RXv3 port layer.
\r
92 + Updates to the Synopsys ARC code, including support for EM and HS cores,
\r
94 + Added new POSIX port layer that allows FreeRTOS to run on Linux hosts in
\r
95 the same way the Windows port layer enables FreeRTOS to run on Windows
\r
97 + Many other minor optimisations and enhancements. For full details
\r
98 see https://github.com/FreeRTOS/FreeRTOS-Kernel/commits/master
\r
101 Changes between FreeRTOS V10.3.0 and FreeRTOS V10.3.1 released February 18 2020
\r
103 See https://www.FreeRTOS.org/FreeRTOS-V10.3.x.html
\r
105 + ./FreeRTOS-Labs directory was removed from this file. The libraries it
\r
106 contained are now available as a separate download.
\r
108 Changes between FreeRTOS V10.2.1 and FreeRTOS V10.3.0 released February 7 2020
\r
110 See https://www.FreeRTOS.org/FreeRTOS-V10.3.x.html
\r
112 New and updated kernel ports:
\r
114 + Added RISC-V port for the IAR compiler.
\r
115 + Update the Windows simulator port to use a synchronous object to prevent
\r
116 a user reported error whereby a task continues to run for a short time
\r
117 after being moved to the Blocked state. Note we were not able to
\r
118 replicate the reported issue and it likely depends on your CPU model.
\r
119 + Correct alignment of stack top in RISC-V port when
\r
120 configISR_STACK_SIZE_WORDS is defined to a non zero value, which causes
\r
121 the interrupt stack to be statically allocated.
\r
122 + The RISC-V machine timer compare register can now be for any HART, whereas
\r
123 previously it was always assumed FreeRTOS was running on HART 0.
\r
124 + Update the sequence used to update the 64-bit machine timer
\r
125 compare register on 32-bit cores to match that suggested in RISC-V
\r
127 + Added tickless low power modes into the ARM, IAR and GCC Cortex-M0 compiler
\r
129 + Updated the behaviour of the ARMv7-M MPU (Memory Protection Unit) ports to
\r
130 match that of the ARMv8-M ports whereby privilege escalations can only
\r
131 originate from within the kernel's own memory segment. Added
\r
132 configENFORCE_SYSTEM_CALLS_FROM_KERNEL_ONLY configuration constant.
\r
133 + Update existing MPU ports to correctly disable the MPU before it is
\r
135 + Added contributed port and demo application for a T-Head (formally C-SKY)
\r
140 + Added the vPortGetHeapStats() API function which returns information on
\r
141 the heap_4 and heap_5 state.
\r
142 + Added xTaskCatchUpTicks(), which corrects the tick count value after the
\r
143 application code has held interrupts disabled for an extended period.
\r
144 + Added xTaskNotifyValueClear() API function.
\r
145 + Added uxTimerGetReloadMode() API function.
\r
147 Other miscellaneous changes:
\r
148 + Change type of uxPendedTicks from UBaseType_t to TickType_t to ensure it
\r
149 has the same type as variables with which it is compared to, and therefore
\r
150 also renamed the variable xPendingTicks.
\r
151 + Update Keil projects that use the MPU so memory regions come from linker
\r
152 script (scatter file) variables instead of being hard coded.
\r
153 + Added LPC51U68 Cortex-M0+ demos for GCC (MCUXpresso), Keil and IAR
\r
155 + Added CORTEX_MPU_STM32L4_Discovery_Keil_STM32Cube demo.
\r
156 + Added LPC54018 MPU demo.
\r
157 + Rename xTaskGetIdleRunTimeCounter() to ulTaskGetIdleRunTimeCounter().
\r
160 Changes between FreeRTOS V10.2.1 and FreeRTOS V10.2.0 released May 13 2019:
\r
162 + Added ARM Cortex-M23 port layer to complement the pre-existing ARM
\r
163 Cortex-M33 port layer.
\r
164 + The RISC-V port now automatically switches between 32-bit and 64-bit
\r
166 + Introduced the portMEMORY_BARRIER macro to prevent instruction re-ordering
\r
167 when GCC link time optimisation is used.
\r
168 + Introduced the portDONT_DISCARD macro to the ARMv8-M ports to try and
\r
169 prevent the secure side builds from removing symbols required by the
\r
170 non secure side build.
\r
171 + Introduced the portARCH_NAME to provide additional data to select semi-
\r
172 automated build environments.
\r
173 + Cortex-M33 and Cortex-M23 ports now correctly disable the MPU before
\r
174 updating the MPU registers.
\r
176 + Added Nuvoton NuMaker-PFM-M2351 ARM Cortex-M23 demo.
\r
177 + Added LPC55S69 ARM Cortex-M33 demo.
\r
178 + Added an STM32 dual core AMP stress test demo.
\r
181 Changes between FreeRTOS V10.1.1 and FreeRTOS V10.2.0 released February 25 2019:
\r
183 + Added GCC RISC-V MCU port with three separate demo applications.
\r
184 + Included pre-existing ARM Cortex-M33 (ARMv8-M) GCC/ARMclang and IAR ports
\r
185 with Keil simulator demo.
\r
186 + Update the method used to detect if a timer is active. Previously the
\r
187 timer was deemed to be inactive if it was not referenced from a list.
\r
188 However, when a timer is updated it is temporarily removed from, then
\r
189 re-added to a list, so now the timer's active status is stored separately.
\r
190 + Add vTimerSetReloadMode(), xTaskGetIdleRunTimeCounter(), and
\r
191 xTaskGetApplicationTaskTagFromISR() API functions.
\r
192 + Updated third party Xtensa port so it is MIT licensed.
\r
193 + Added configINCLUDE_PLATFORM_H_INSTEAD_OF_IODEFINE_H to the Renesas
\r
194 compiler RX600v2 port to enable switching between platform.h and
\r
195 iodefine.h includes within that port's port.c file.
\r
196 + Removed the 'FromISR' functions from the MPU ports as ISRs run privileged
\r
198 + Added uxTaskGetStackHighWaterMark2() function to enable the return type to
\r
199 be changed without breaking backward compatibility.
\r
200 uxTaskGetStackHighWaterMark() returns a UBaseType_t as always,
\r
201 uxTaskGetStackHighWaterMark2() returns configSTACK_DEPTH_TYPE to allow the
\r
202 user to determine the return type.
\r
203 + Fixed issues in memory protected ports related to different combinations
\r
204 of static memory only and dynamic memory only builds. As a result the
\r
205 definition of tskSTATIC_AND_DYNAMIC_ALLOCATION_POSSIBLE became more
\r
206 complex and was moved to FreeRTOS.h with a table explaining its definition.
\r
207 + Added a 'get task tag from ISR' function.
\r
208 + Change the method used to determine if a timer is active or not from just
\r
209 seeing if it is referenced from the active timer list to storing its
\r
210 active state explicitly. The change prevents the timer reporting that it
\r
211 is inactive while it is being moved from one list to another.
\r
212 + The pcName parameter passed into the task create functions can be NULL,
\r
213 previously a name had to be provided.
\r
214 + When using tickless idle, prvResetNextTaskUnblockTime() is now only called
\r
215 in xTaskRemoveFromEventList() if the scheduler is not suspended.
\r
216 + Introduced portHAS_STACK_OVERFLOW_CHECKING, which should be set to 1 for
\r
217 FreeRTOS ports that run on architectures that have stack limit registers.
\r
220 Changes between FreeRTOS V10.1.0 and FreeRTOS V10.1.1 released 7 September 2018
\r
222 + Reverted a few structure name changes that broke several kernel aware
\r
224 + Updated to the latest trace recorder code.
\r
225 + Fixed some formatting in the FreeRTOS+TCP TCP/IP stack code.
\r
226 + Reverted moving some variables from file to function scope as doing so
\r
227 broke debug scenarios that require the static qualifier to be removed.
\r
229 Changes between FreeRTOS V10.0.1 and FreeRTOS V10.1.0 released 22 August 2018
\r
231 FreeRTOS Kernel Changes:
\r
233 + Update lint checked MISRA compliance to use the latest MISRA standard, was
\r
234 previously using the original MISRA standard.
\r
235 + Updated all object handles (TaskHandle_t, QueueHandle_t, etc.) to be
\r
236 unique types instead of void pointers, improving type safety. (this was
\r
237 attempted some years back but had to be backed out due to bugs in some
\r
238 debuggers). Note this required the pvContainer member of a ListItem_t
\r
239 struct to be renamed - set configENABLE_BACKWARD_COMPATIBILITY to 1 if
\r
240 this causes an issue.
\r
241 + Added configUSE_POSIX_ERRNO to enable per task POSIX style errno
\r
242 functionality in a more user friendly way - previously the generic thread
\r
243 local storage feature was used for this purpose.
\r
244 + Added Xtensa port and demo application for the XCC compiler.
\r
245 + Changed the implementation of vPortEndScheduler() for the Win32 port to
\r
246 simply call exit( 0 ).
\r
247 + Bug fix in vPortEnableInterrupt() for the GCC Microblaze port to protect
\r
248 the read modify write access to an internal Microblaze register.
\r
249 + Fix minor niggles when the MPU is used with regards to prototype
\r
250 differences, static struct size differences, etc.
\r
251 + The usStackHighWaterMark member of the TaskStatus_t structure now has type
\r
252 configSTACK_DEPTH_TYPE in place of uint16_t - that change should have been
\r
253 made when the configSTACK_DEPTH_TYPE type (which gets around the previous
\r
254 16-bit limit on stack size specifications) was introduced.
\r
255 + Added the xMessageBufferNextLengthBytes() API function and likewise stream
\r
257 + Introduce configMESSAGE_BUFFER_LENGTH_TYPE to allow the number of bytes
\r
258 used to hold the length of a message in the message buffer to be reduced.
\r
259 configMESSAGE_BUFFER_LENGTH_TYPE default to size_t, but if, for example,
\r
260 messages can never be more than 255 bytes it could be set to uint8_t,
\r
261 saving 3 bytes each time a message is written into the message buffer
\r
262 (assuming sizeof( size_t ) is 4).
\r
263 + Updated the StaticTimer_t structure to ensure it matches the size of the
\r
264 Timer_t structure when the size of TaskFunction_t does not equal the size
\r
266 + Update various Xilinx demos to use 2018.1 version of the SDK tools.
\r
267 + Various updates to demo tasks to maintain test coverage.
\r
268 + FreeRTOS+UDP was removed in FreeRTOS V10.1.0 as it was replaced by
\r
269 FreeRTOS+TCP, which was brought into the main download in FreeRTOS
\r
270 V10.0.0. FreeRTOS+TCP can be configured as a UDP only stack, and
\r
271 FreeRTOS+UDP does not contain the patches applied to FreeRTOS+TCP.
\r
273 FreeRTOS+TCP Changes:
\r
275 + Multiple security improvements and fixes in packet parsing routines, DNS
\r
276 caching, and TCP sequence number and ID generation.
\r
277 + Disable NBNS and LLMNR by default.
\r
278 + Add TCP hang protection by default.
\r
280 We thank Ori Karliner of Zimperium zLabs Team for reporting these issues.
\r
283 Changes between FreeRTOS V10.0.0 and FreeRTOS V10.0.1, released December 20 2017
\r
285 + Fix position of "#if defined( __cplusplus )" in stream_buffer.h.
\r
286 + Correct declarations of MPU_xQueuePeek() and MPU_xQueueSemaphoreTake() in
\r
288 + Correct formatting in vTaskList() helper function when it prints the state
\r
289 of the currently executing task.
\r
290 + Introduce #error if stream_buffer.c is built without
\r
291 configUSE_TASK_NOTIFICATIONS set to 1.
\r
292 + Update FreeRTOS+TCP to V2.0.0
\r
293 - Improve the formatting of text that displays the available netword
\r
294 interfaces when FreeRTOS+TCP is used on Windows with WinPCap.
\r
295 - Introduce ipconfigSOCKET_HAS_USER_WAKE_CALLBACK option to enable a user
\r
296 definable callback to execute when data arrives on a socket.
\r
298 Changes between FreeRTOS V9.0.1 and FreeRTOS V10.0.0:
\r
300 The FreeRTOS kernel is now MIT licensed: https://www.FreeRTOS.org/license
\r
302 New Features and components:
\r
304 + Stream Buffers - see https://www.FreeRTOS.org/RTOS-stream-buffer-example.html
\r
305 + Message Buffers - see https://www.FreeRTOS.org//RTOS-message-buffer-example.html
\r
306 + Move FreeRTOS+TCP into the main repository, along with the basic Win32
\r
307 TCP demo FreeRTOS_Plus_TCP_Minimal_Windows_Simulator.
\r
309 New ports or demos:
\r
311 + Added demo for TI SimpleLink CC3220 MCU.
\r
312 + Added MPU and non MPU projects for Microchip CEC and MEC 17xx and 51xx
\r
314 + Added CORTEX_MPU_Static_Simulator_Keil_GCC demo to test static allocation
\r
317 Fixes or enhancements:
\r
319 + Cortex-M ports push additional register prior to calling
\r
320 vTaskSwitchContext to ensure 8-byte alignment is maintained. Only
\r
321 important if a user defined tick hook function performs an operation that
\r
322 requires 8-byte alignment.
\r
323 + Optimisations to the implementation of the standard tickless idle mode on
\r
325 + Improvements to the Win32 port including using higher priority threads.
\r
326 + Ensure interrupt stack alignment on PIC32 ports.
\r
327 + Updated GCC TriCore port to build with later compiler versions.
\r
328 + Update mpu_wrappers.c to support static allocation.
\r
329 + The uxNumberOfItems member of List_t is now volatile - solving an issue
\r
330 when the IAR compiler was used with maximum optimization.
\r
331 + Introduced configRECORD_STACK_HIGH_ADDRESS. When set to 1 the stack start
\r
332 address is saved into each task's TCB (assuming stack grows down).
\r
333 + Introduced configINCLUDE_FREERTOS_TASK_C_ADDITIONS_H to allow user defined
\r
334 functionality, and user defined initialisation, to be added to FreeRTOS's
\r
335 tasks.c source file. When configINCLUDE_FREERTOS_TASK_C_ADDITIONS_H is
\r
336 set to 1 a user provided header file called freertos_task_c_additions.h
\r
337 will be included at the bottom of tasks.c. Functions defined in that
\r
338 header file can call freertos_tasks_c_additions_init(), which in turn
\r
339 calls a macro called FREERTOS_TASKS_C_ADDITIONS_INIT(), if it is defined.
\r
340 FREERTOS_TASKS_C_ADDITIONS_INIT() can be defined in FreeRTOSConfig.h.
\r
341 + Introduced configPRE_SUPPRESS_TICKS_AND_SLEEP_PROCESSING( x ) which can be
\r
342 defined by a user in FreeRTOSConfig.h. The macro is called before
\r
343 assessing whether to enter tickless idle mode or not. If the macro sets
\r
344 x to zero then tickless idle mode will not be entered. This allows users
\r
345 to abort tickless idle mode entry before the tickless idle function is
\r
346 even called - previously it was only possible to abort from within the
\r
347 tickless idle function itself.
\r
348 + Added configPRINTF(), which can be defined by users to allow all libraries
\r
349 to use the same print formatter.
\r
350 + Introduced configMAX() and configMIN() macros which default to standard
\r
351 max( x, y ) and min( x, y ) macro behaviour, but can be overridden if the
\r
352 application writer defines the same macros in FreeRTOSConfig.h.
\r
353 + Corrected the definition of StaticTask_t in the case where
\r
354 INCLUDE_xTaskAbortDelay is set to 1.
\r
355 + Introduced configTIMER_SERVICE_TASK_NAME and configIDLE_TASK_NAME, both of
\r
356 which can be defined to strings in FreeRTOSConfig.h to change the default
\r
357 names of the timer service and idle tasks respectively.
\r
358 + Only fill the stack of a newly created task with a known value if stack
\r
359 checking, or high water mark checking/viewing, is in use - removing the
\r
360 dependency on memset() in other cases.
\r
361 + Introduced xTaskCreateRestrictedStatic() so static allocation can be used
\r
363 + Ensure suspended tasks cannot be unsuspended by a received task
\r
365 + Fix race condition in vTaskSetTimeOutState().
\r
366 + Updated trace recorder files to the latest version.
\r
368 Changes since FreeRTOS V9.0.0:
\r
370 + Priority dis-inheritance behaviour has been enhanced in the case where a
\r
371 task that attempted to take a mutex that was held by a lower priority task
\r
372 timed out before it was able to obtain the mutex (causing the task that
\r
373 holds the mutex to have its priority raised, then lowered again, in
\r
374 accordance with the priority inheritance protocol).
\r
375 + Split the overloaded xQueueGenericReceive() function into three separate
\r
376 dedicated functions.
\r
377 + Allow the default human readable text names given to the Idle and Timer
\r
378 tasks to be overridden by defining the configIDLE_TASK_NAME and
\r
379 configTIMER_SERVICE_TASK_NAME definitions respectively in FreeRTOSConfig.h.
\r
380 + Introduced configINITIAL_TICK_COUNT to allow the tick count to take a
\r
381 value of than than 0 when the system boots. This can be useful for
\r
382 testing purposes - although setting configUSE_16_BIT_TICKS to 1 can also
\r
383 be used to test frequent tick overflows.
\r
384 + Ensure the Cortex-M SysTick count is cleared to zero before starting the
\r
386 + Add configASSERT() into ARM Cortex-M ports to check the number of priority
\r
388 + Clear the 'control' register before starting ARM Cortex-M4F ports in case
\r
389 the FPU is used before the scheduler is started. This just saves a few
\r
390 bytes on the main stack as it prevents space being left for a later save
\r
392 + Added xSemaphoreGetMutexHolderFromISR().
\r
393 + Corrected use of portNVIC_PENDSVSET to portNVIC_PENDSVSET_BIT in MPU ports.
\r
394 + Introduced configSTACK_DEPTH_TYPE to allow users to change the type used
\r
395 to specify the stack size when using xTaskCreate(). For historic reasons,
\r
396 when FreeRTOS was only used on small MCUs, the type was set to uint16_t,
\r
397 but that can be too restrictive when FreeRTOS is used on larger
\r
398 processors. configSTACK_DEPTH_TYPE defaults to uint16_t.
\r
399 xTaskCreateStatic(), being a newer function, used a uint32_t.
\r
400 + Increase the priority of the Windows threads used by the Win32 port. As
\r
401 all the threads run on the same core, and the threads run with very high
\r
402 priority, there is a risk that the host will become unresponsive, so also
\r
403 prevent the Windows port executing on single core hosts.
\r
405 Changes between FreeRTOS V9.0.0 and FreeRTOS V9.0.0rc2 released May 25 2016:
\r
407 See https://www.FreeRTOS.org/FreeRTOS-V9.html
\r
409 RTOS kernel updates:
\r
411 + The prototype of the new xTaskCreateStatic() API function was modified to
\r
412 remove a parameter and improve compatibility with other new
\r
413 "CreateStatic()" API functions. The stack size parameter in
\r
414 xTaskCreateStatic() is now uint32_t, which changes the prototype of the
\r
415 callback functions. See the following URL:
\r
416 https://www.FreeRTOS.org/xTaskCreateStatic.html
\r
417 + GCC ARM Cortex-A port: Introduced the configUSE_TASK_FPU_SUPPORT
\r
418 constant. When configUSE_TASK_FPU_SUPPORT is set to 2 every task is
\r
419 automatically given a floating point (FPU) context.
\r
420 + GCC ARM Cortex-A port: It is now possible to automatically save and
\r
421 restore all floating point (FPU) registers on entry to each potentially
\r
422 nested interrupt by defining vApplicationFPUSafeIRQHandler() instead of
\r
423 vApplicationIRQHandler().
\r
424 + All ARM Cortex-M3/4F/7 ports: Clear the least significant bit of the task
\r
425 entry address placed onto the stack of a task when the task is created for
\r
426 strict compliance with the ARM Cortex-M3/4/7 architecture documentation
\r
427 (no noticeable effect unless using the QMEU emulator).
\r
428 + Added GCC and Keil ARM Cortex-M4F MPU ports - previously the MPU was only
\r
429 supported on ARM Cortex-M3.
\r
430 + ARM Cortex-M3/4F MPU ports: Update to fully support the FreeRTOS V9.0.0
\r
431 API (other than static object creation) and added the
\r
432 FreeRTOS/Demo/CORTEX_MPU_Simulator_Keil_GCC demo application to
\r
433 demonstrate how to use the updated MPU port.
\r
434 + All ARM Cortex-M3/4F/7 ports: Add additional barrier instructions to the
\r
435 default low power tickless implementation.
\r
436 + All ARM Cortex-M0 ports: Prevent an item being left on the stack of the
\r
437 first task that executes.
\r
438 + Win32 ports: Reduce the amount of stack used and change the way Windows
\r
439 threads are deleted to increase the maximum execution time.
\r
440 + Add an ARM Cortex-M4F port for the MikroC compiler. Ensure to read the
\r
441 documentation page for this port before use.
\r
442 + MPS430X IAR port: Update to be compatible with the latest EW430 tools
\r
444 + IAR32 GCC port: Correct vPortExitCritical() when
\r
445 configMAX_API_CALL_INTERRUPT_PRIORITY == portMAX_PRIORITY.
\r
446 + For consistency vTaskGetTaskInfo() now has the alias vTaskGetInfo(),
\r
447 xTaskGetTaskHandle() now has the alias xTaskGetHandle() and
\r
448 pcQueueGetQueueName() now has an alias pcQueueGetName().
\r
449 + Fix various errors in comments and compiler warnings.
\r
451 Demo application updates:
\r
453 + Update Atmel Studio projects to use Atmel Studio 7.
\r
454 + Update Xilinx SDK projects to use the 2016.1 version of the SDK.
\r
455 + Remove dependency on legacy IO libraries from the PIC32 demos.
\r
456 + Move the Xilinx UltraScale Cortex-R5 demo into the main distribution.
\r
457 + Update the MSP432 libraries to the latest version.
\r
458 + Add Microchip CEC1302 (ARM Cortex-M4F) demos for GCC, Keil and MikroC
\r
460 + Move the Atmel SAMA5D2 demo into the main distribution.
\r
462 Changes between FreeRTOS V9.0.0rc1 and FreeRTOS V9.0.0rc2 (release candidate 2)
\r
463 released March 30 2016:
\r
465 NOTE - See https://www.FreeRTOS.org/FreeRTOS-V9.html for details
\r
467 + The functions that create RTOS objects using static memory allocation have
\r
468 been simplified and will not revert to using dynamic allocation if a
\r
469 buffer is passed into a function as NULL.
\r
470 + Introduced the configSUPPORT_DYNAMIC_ALLOCATION configuration constant to
\r
471 allow a FreeRTOS application to be built without a heap even being being
\r
472 defined. The Win32 example located in the
\r
473 /FreeRTOS/demo/WIN32-MSVC-Static-Allocation-Only directory is provided as
\r
474 a reference for projects that do not include a FreeRTOS heap.
\r
475 + Minor run-time optimisations.
\r
476 + Two new low power tickless implementations that target Silicon Labs EFM32
\r
478 + Addition of the xTimerGetPeriod() and xTimerGetExpireTime() API functions.
\r
480 Changes between FreeRTOS V8.2.3 and FreeRTOS V9.0.0rc1 (release candidate 1)
\r
481 released February 19 2016:
\r
483 RTOS Kernel Updates:
\r
485 + Major new feature - tasks, semaphores, queues, timers and event groups can
\r
486 now be created using statically allocated memory, so without any calls to
\r
488 + Major new features - Added the xTaskAbortDelay() API function which allows
\r
489 one task to force another task to immediately leave the Blocked state,
\r
490 even if the event the blocked task is waiting for has not occurred, or the
\r
491 blocked task's timeout has not expired.
\r
492 + Updates necessary to allow FreeRTOS to run on 64-bit architectures.
\r
493 + Added vApplicationDaemonTaskStartupHook() which executes when the RTOS
\r
494 daemon task (which used to be called the timer service task) starts
\r
495 running. This is useful if the application includes initialisation code
\r
496 that would benefit from executing after the scheduler has been started.
\r
497 + Added the xTaskGetTaskHandle() API function, which obtains a task handle
\r
498 from the task's name. xTaskGetTaskHandle() uses multiple string compare
\r
499 operations, so it is recommended that it is called only once per task.
\r
500 The handle returned by xTaskGetTaskHandle() can then be stored locally for
\r
502 + Added the pcQueueGetQueueName() API function, which obtains the name of
\r
503 a queue from the queue's handle.
\r
504 + Tickless idling (for low power applications) can now also be used when
\r
505 configUSE_PREEMPTION is 0.
\r
506 + If one task deletes another task, then the stack and TCB of the deleted
\r
507 task is now freed immediately. If a task deletes itself, then the stack
\r
508 and TCB of the deleted task are freed by the Idle task as before.
\r
509 + If a task notification is used to unblock a task from an ISR, but the
\r
510 xHigherPriorityTaskWoken parameter is not used, then pend a context switch
\r
511 that will then occur during the next tick interrupt.
\r
512 + Heap_1.c and Heap_2.c now use the configAPPLICATION_ALLOCATED_HEAP
\r
513 settings, which previously was only used by heap_4.c.
\r
514 configAPPLICATION_ALLOCATED_HEAP allows the application writer to declare
\r
515 the array that will be used as the FreeRTOS heap, and in-so-doing, place
\r
516 the heap at a specific memory location.
\r
517 + TaskStatus_t structures are used to obtain details of a task.
\r
518 TaskStatus_t now includes the bae address of the task's stack.
\r
519 + Added the vTaskGetTaskInfo() API function, which returns a TaskStatus_t
\r
520 structure that contains information about a single task. Previously this
\r
521 information could only be obtained for all the tasks at once, as an array
\r
522 of TaskStatus_t structures.
\r
523 + Added the uxSemaphoreGetCount() API function.
\r
524 + Replicate previous Cortex-M4F and Cortex-M7 optimisations in some
\r
525 Cortex-M3 port layers.
\r
527 Demo Application Updates:
\r
529 Further demo applications will be added prior to the final FreeRTOS V9
\r
532 + Updated SAM4L Atmel Studio project to use Atmel Studio 7.
\r
533 + Added ARM Cortex-A53 64-bit port.
\r
534 + Added a port and demo for the ARM Cortex-A53 64-bit cores on the Xilinx
\r
536 + Added Cortex-M7 SAME70 GCC demo.
\r
537 + Added EFM32 Giant and Wonder Gecko demos.
\r
540 Changes between V8.2.2 and V8.2.3 released October 16, 2015
\r
542 RTOS kernel updates:
\r
544 + Fix bug identified in a modification made in V8.2.2 to the software timer
\r
545 code that allows tickless low power applications to sleep indefinitely
\r
546 when software timers are used.
\r
547 + Simplify and improve efficiency of stack overflow checking.
\r
548 + Add xTaskNotifyStateClear() API function.
\r
549 + New IAR and GCC Cortex-R ports for microprocessors that do not use an ARM
\r
550 generic interrupt controller (GIC).
\r
551 + New PIC32MEC14xx port.
\r
552 + Add support for PIC32MZ EF parts (with floating point) into the PIC32MZ
\r
554 + Zynq7000 port layer now declares the functions that setup and clear the
\r
555 tick interrupt as weak symbols so they can be overridden by the
\r
556 application, and uses a global XScuGic object so the same object can be
\r
557 used by the application code.
\r
558 + Introduced configUSE_TASK_FPU_SUPPORT, although the PIC32MZ EF port is
\r
559 currently the only port that uses it.
\r
560 + Updates to RL78 and 78K0 IAR port layers to improve support for
\r
561 combinations of memory models.
\r
562 + Minor updates to heap_5.c to remove compiler warnings generated by some
\r
564 + License simplifications. See /FreeRTOS/License/license.txt in the
\r
565 official distribution.
\r
569 + Update directory names to use WolfSSL instead of CyaSSL, inline with
\r
570 WolfSSL's re-branding.
\r
571 + Update to latest WolfSSL code.
\r
572 + Update to latest FreeRTOS+Trace recorder code.
\r
573 + Add in the FreeRTOS+Trace recorder library required for streaming trace.
\r
575 Demo application changes:
\r
577 + Add demo applications for Renesas RZ/T (Cortex-R), PIC32MZ EF (PIC32 with
\r
578 floating point hardware), PIC32MEC14xx, RX71M, RX113 and RX231.
\r
579 + General tidy up of spelling and compiler warnings.
\r
582 Changes between V8.2.1 and V8.2.2 released August 12, 2015
\r
584 RTOS kernel updates:
\r
586 + Added Intel IA32/x86 32-bit port.
\r
587 + General maintenance.
\r
588 + PRIVILEGED_FUNCTION and PRIVILEGED_DATA macros, which are used in memory
\r
589 protected systems, have been added to the newer event group and software
\r
591 + Add the errno definitions used by FreeRTOS+ components into projdefs.h.
\r
592 + Remove the restriction that prevented tick-less idle implementations
\r
593 waiting indefinitely when software timers were used in the same
\r
595 + Introduce xTaskNotifyAndQueryFromISR() as the interrupt safe version of
\r
596 xTaskNotifyAndQuery().
\r
597 + Add additional NOPs to the MSP430X port layers to ensure strict compliance
\r
598 with the hardware documentation.
\r
599 + Microblaze port: Added option for port optimised task selection.
\r
600 + Microblaze port: Previously tasks inherited the exception enable state
\r
601 at the time the task was created. Now all tasks are created with
\r
602 exceptions enabled if the Microblaze design supports exceptions.
\r
603 + Windows port: Add additional safe guards to ensure the correct start up
\r
604 sequence and thread switching timing.
\r
605 + Windows port: Improve the implementation of the port optimised task
\r
606 selection assembly code.
\r
607 + Update heap_4 and heap_5 to allow use on 64-bit processors.
\r
608 + Simplify the code that creates a queue.
\r
609 + General improved tick-less idle behaviour.
\r
610 + Ensure none of the variables in the common kernel files are initialised to
\r
611 anything other than zero.
\r
612 + Correct calculation of xHeapStructSize in heap_4 and heap_5.
\r
614 Demo application updates:
\r
616 + Added demo project for the new IA32/x86 port that targets the Galileo
\r
618 + Added MSP430FR5969 demos (previously provided as a separate download).
\r
619 + Added FreeRTOS BSP repository for automatic creation of FreeRTOS
\r
620 applications in the Xilinx SDK.
\r
621 + Added Atmel Studio / GCC project for the SAMV71 (ARM Cortex-M7)
\r
622 + Update Xilinx SDK projects to use version 2015.2 of the SDK.
\r
623 + Remove Microblaze demos that were using obsolete tools.
\r
624 + Add MSP43FR5969 IAR and CCS demos.
\r
628 + Updated FreeRTOS+Trace recorder library, which requires an update to the
\r
629 FreeRTOS+Trace application.
\r
630 + Added Reliance Edge source code and demo application. Reliance edge is
\r
631 a fail safe transactional file system ideal for applications that require
\r
632 file storage, and especially when high reliability is essential.
\r
633 + Introduce configAPPLICATION_PROVIDES_cOutputBuffer to allow FreeRTOS+CLI
\r
634 users to place the output buffer at a fixed memory address.
\r
635 + Improve the NetworkInterface.c file provided for the Windows port of
\r
638 Changes between V8.2.0 and V8.2.1 released 24th March 2015.
\r
640 RTOS kernel updates:
\r
642 + Added user definable and flexible thread local storage facility.
\r
643 + Added vTimerSetTimerID() API function to complement the pvTimerGetTimerID()
\r
644 function to allow the timer's ID to be used as timer local storage.
\r
645 + Fixed a potential issue related to the use of queue sets from an ISR.
\r
646 + Some updates to the Xilinx Microblaze GCC port.
\r
647 + Added ARM Cortex-M4F port for Texas Instruments Code Composer Studio.
\r
648 + Added ARM Cortex-M7 r0p1 port layer for IAR, GCC and Keil which contains a
\r
649 minor errata work around. All other ARM Cortex-M7 core revisions should
\r
650 use the ARM Cortex-M4F port.
\r
651 + Exclude the whole of croutine.c if configUSE_CO_ROUTINES is set to 0.
\r
652 + Change some data types from uint32_t to size_t in preparation for 64-bit
\r
654 + Update the PIC32 port to remove deprecation warnings output by the latest
\r
656 + Fix bug when xQueueOverwrite() and xQueueOverwrite() from ISR are used to
\r
657 overwrite items in two queues that are part of the same set.
\r
659 Demo application updates:
\r
661 + Added demo application for TI's ARM Cortex-M4F based MSP432
\r
662 microcontroller using IAR, Keil and CCS compilers.
\r
663 + Added demo application for STM32F ARM Cortex-M7 based microcontroller
\r
664 using IAR and Keil.
\r
665 + Added demo application for Atmel SAMV71 ARM Cortex-M7 based
\r
666 microcontroller using IAR and Keil.
\r
667 + Added Microblaze demo that uses the 2014.4 version of the Xilinx SDK and
\r
668 runs on the KC705 evaluation board (Kintex FPGA).
\r
670 Changes between V8.1.2 and V8.2.0 released 16th January 2015
\r
672 Changes between release candidate 1 and the official release are restricted
\r
673 to maintenance only.
\r
675 Significant RTOS kernel updates:
\r
677 + MAJOR NEW FEATURE! Task notifications. Please see the following URL for
\r
678 details: https://www.FreeRTOS.org/RTOS-task-notifications.html
\r
679 + NEW HEADER FILE REQUIRED! Obsolete definitions have been separated into
\r
680 a new header file called FreeRTOS/Source/include/deprecated_definitions.h.
\r
681 This header file must be present to build. Note some of the obsolete
\r
682 definitions are still used by very old demo application projects.
\r
684 Other RTOS kernel updates:
\r
686 + Made xSemaphoreGiveFromISR() a function rather than a macro that calls
\r
687 xQueueGenericSendFromISR(). This allows for major performance
\r
688 enhancements at the expense of some additional code size if both functions
\r
689 are used in the same application. NOTE: In most uses cases such use of
\r
690 a semaphore can now be replaced with a task notification which is smaller
\r
692 + The TCB is now always allocated such that the task's stack grows away from
\r
693 the TCB (improves debugging of stack overflows as the overflow will not
\r
694 overwrite the task's name).
\r
695 + GCC, IAR and Keil Cortex-M4F ports now use more inlining (performance
\r
696 enhancements at the cost of a little additional code space).
\r
697 + Queues are now allocated with a single call to pvPortMalloc() which
\r
698 allocates both the queue structure and the queue storage area.
\r
699 + Introduced a new critical section macro for reading the tick count that
\r
700 defines away to nothing in cases where the width of the tick allows the
\r
701 tick count to be read atomically (performance benefits - especially when
\r
702 optimisation is on).
\r
703 + Introduced configAPPLICATION_ALLOCATED_HEAP in heap_4.c to allow the
\r
704 application writer to provide their own heap array - and in so doing
\r
705 control the location of the heap.
\r
706 + Introduced configUSE_LIST_DATA_INTEGRITY_CHECK_BYTES which, when set, will
\r
707 include known values in both list and list item structures. The values
\r
708 are intended to assist debugging. If the values get overwritten then it
\r
709 is likely application code has written over RAM used by the kernel.
\r
710 + configASSERT()s in all Cortex-M ports used to test the lowest 5 bits of
\r
711 the interrupt control register to detect taskENTER_CRITICAL() being called
\r
712 from an interrupt. This has been changed to test all 8 bits.
\r
713 + Introduced uxTaskPriorityGetFromISR().
\r
714 + Microblze V8 port now tests XPAR_MICROBLAZE_0_USE_FPU for inequality to 0
\r
715 rather than equality to 1, and 2 and 3 are also valid values.
\r
716 + Cortex-A5 GIC-less port no longer passes the address of the interrupting
\r
717 peripheral into the interrupt handler.
\r
718 + Fix an issue in FreeRTOS-MPU where an attempt was made to free the stack
\r
719 belonging to a task when the task was deleted, even when the stack was
\r
720 allocated statically.
\r
721 + Utility (helper) functions that format task statistic information into
\r
722 human readable tables now pad task names with spaces to ensure columns
\r
723 line up correctly even where task name lengths vary greatly.
\r
724 + Update FreeRTOS+Trace recorder library to version 2.7.0.
\r
726 Demo application updates:
\r
728 + Added two new standard demo task sets: IntSemTest and TaskNotify.
\r
729 + Added port and demo application for Atmel SAMA5D4 Cortex-A5 MPU.
\r
730 + Added demo application for Altera Cyclone V Cortex-A9 MPU.
\r
731 + Updated Zynq demo to use version 2014.4 of Xilinx's SDK and added in
\r
732 demo tasks for new RTOS features.
\r
733 + Updated Atmel SAM4E and SAM4S demos to include a lot of additional test
\r
735 + Fixed a corner case issue in Atmel SAM4L low power tickless
\r
736 implementation, and added button interrupt handling.
\r
737 + Make the interrupt queue tests more tolerant to heave CPU loads.
\r
738 + Updated MSVC FreeRTOS simulator demo to include the latest standard test
\r
740 + Updated MingW/Eclipse FreeRTOS simulator demo to match the FreeRTOS MSVC
\r
742 + Updated all demos that use FreeRTOS+Trace to work with the latest trace
\r
746 Changes between V8.1.1 and V8.1.2 released September 2nd 2014
\r
748 Move the defaulting of configUSE_PORT_OPTIMISED_TASK_SELECTION into the
\r
749 individual port layers where necessary so it does not affect ports that do
\r
750 not support the definition.
\r
752 Changes between V8.1.0 and V8.1.1 released August 29th 2014
\r
754 By popular requests - a minor patch to V8.1.0 to re-instate the ability to
\r
755 give a mutex type semaphore (with priority inheritance) from an interrupt
\r
758 Changes between V8.0.1 and V8.1.0 released August 26th 2014
\r
760 FreeRTOS scheduler, kernel, demo and test updates:
\r
762 + Improved the priority inheritance algorithms to assist integration with
\r
763 off the shelf middleware that may hold multiple mutexes simultaneously.
\r
764 + Introduce heap_5.c, which is similar to heap_4.c but allows the heap to
\r
765 span multiple non-contiguous memory regions.
\r
766 + Updated all Cortex-A9 ports to help trap a couple of common usage errors -
\r
767 the first being when a task incorrectly attempts to exit its implementing
\r
768 function and the second being when a non interrupt safe API function is
\r
769 called from an interrupt.
\r
770 + Update all Cortex-A9 ports to remove obsolete mode switches prior to
\r
771 restoring a task context.
\r
772 + configUSE_PORT_OPTIMISED_TASK_SELECTION now defaults to 1 instead of 0.
\r
773 + Update all Cortex-M3/4F ports to trap a non interrupt safe API function
\r
774 being called from an interrupt handler.
\r
775 + Simplify the alignment checks in heap_4.c.
\r
776 + Update the MSVC Windows simulator demo to use heap_5.c in place of
\r
777 heap_4.c to ensure end users have an example to refer to.
\r
778 + Updated standard demo test code to test the new priority inheritance
\r
780 + Updated the standard demo tasks to make use of stdint and the FreeRTOS
\r
781 specific typedefs that were introduced in FreeRTOS V8.0.0.
\r
782 + Introduce the pdMS_TO_TICKS() macro as a more user friendly and intuitive
\r
783 alternative to pdTICKS_PER_MS - both of which can be used to convert a
\r
784 time specified in milliseconds to a time specified in RTOS ticks.
\r
785 + Fix a bug in the Tasking compiler's Cortex-M port that resulted in an
\r
786 incorrect value being written to the basepri register. This only effects
\r
787 users of the Tasking compiler.
\r
788 + Update the Zynq demo to use version 2014.2 of the SDK and add in an lwIP
\r
789 example that demonstrates lwIP being used with both its raw and sockets
\r
791 + Updated the CCS Cortex-R4 port to enable it to be built with the latest
\r
794 New ports and demo applications:
\r
796 + Two Renesas RX64M ports (RXv2 core) and demos introduced, one for the GCC
\r
797 compiler and one for the Renesas compiler. Both demos use e2 studio.
\r
798 + Generic IAR Cortex-A5 port (without any reliance on a GIC) introduced.
\r
799 The new port is demonstrated on an Atmel SAMA5D3 XPlained board.
\r
801 FreeRTOS+ component updates:
\r
803 + Update CyaSSL to the latest version.
\r
804 + Updated the FreeRTOS+ components supplied directly by Real Time Engineers
\r
805 Ltd. to make use of stdint and the FreeRTOS specific typedefs that were
\r
806 introduced in FreeRTOS V8.0.0.
\r
807 + Rework and simplify the FreeRTOS+FAT SL RAM disk driver.
\r
809 Miscellaneous updates and maintenance:
\r
811 + Update the IAR and DS-5/ARM RZ demos to target the official RZ RSK
\r
812 hardware in place of the previously targeted Renesas internal (not
\r
813 publicly available) hardware.
\r
814 + Various other maintenance tasks.
\r
817 Changes between V8.0.0 and V8.0.1 released 2nd May 2014
\r
819 + Minor fixes to the event group functionality that was released in V8.0.0.
\r
820 The 'clear bits from ISR' functionality is now implemented using a
\r
821 deferred interrupt callback instead of a function, and the 'wait bits' and
\r
822 'task sync' functions now correctly clear internal control bits before
\r
823 returning a value in every possible path through the respective functions.
\r
824 + Ensure the updating of internal control data is protected by a critical
\r
825 section after a task is deleted or suspended.
\r
826 + Minor fixes to FreeRTOS+FAT SL - namely seeking beyond the end of a file
\r
827 when the offset was not a multiple of the sector size.
\r
828 + Ensure Cortex-A9 system registers are only ever accessed as 32-bit values,
\r
829 even when only the lest significant byte of the register is implemented.
\r
833 + Updated the XMC4200 IAR project so it links with version 7.x of the IAR
\r
835 + Add RL78L1C demo.
\r
836 + Add pcTimerGetName() API function.
\r
837 + Call _reclaim_reent() when a task is deleted if configUSE_NEWLIB_REENTRANT
\r
840 Changes between V7.6.0 and V8.0.0 released 19th Feb 2014
\r
842 https://www.FreeRTOS.org/upgrading-to-FreeRTOS-V8.html
\r
844 FreeRTOS V8.x.x is a drop-in compatible replacement for FreeRTOS V7.x.x,
\r
845 although a change to the type used to reference character strings may result
\r
846 in application code generating a few (easily clearable) compiler warnings
\r
847 after the upgrade, and an updated typedef naming convention means use of the
\r
848 old typedef names is now discouraged.
\r
849 See https://www.FreeRTOS.org/upgrading-to-FreeRTOS-V8.html for full
\r
852 New features and functionality:
\r
854 + Event groups - see https://www.FreeRTOS.org/FreeRTOS-Event-Groups.html
\r
855 + Centralised deferred interrupt processing - see
\r
856 https://www.FreeRTOS.org/xTimerPendFunctionCallFromISR.html
\r
860 + Previously, when a task left the Blocked state, a context switch was
\r
861 performed if the priority of the unblocked task was greater than or equal
\r
862 to the priority of the Running task. Now a context switch is only
\r
863 performed if the priority of the unblocked task is greater than the
\r
864 priority of the Running task.
\r
865 + New low power tickless demonstration project that targets the ST STM32L
\r
866 microcontroller - see
\r
867 https://www.FreeRTOS.org/STM32L-discovery-low-power-tickless-RTOS-demo.html
\r
868 + Add xPortGetMinimumEverFreeHeapSize() to heap_4.c.
\r
869 + Small change to the tickless low power implementation on the SAM4L to
\r
870 ensure the alarm value (compare match value) cannot be set to zero when a
\r
871 tickless period is exited due to an interrupt originating from a source
\r
872 other than the RTOS tick.
\r
873 + Update the GCC/Eclipse Win32 simulator demo to make better use of Eclipse
\r
874 resource filters and match the functionality of the MSVC equivalent.
\r
875 + xTaskIsTaskSuspended() is no longer a public function. Use
\r
876 eTaskGetState() in its place.
\r
877 + Improved trace macros, including tracing of heap usage.
\r
878 + Remove one level of indirection when accepting interrupts on the PIC32MZ.
\r
879 + Add Cortex-A9 GCC port layer.
\r
880 + Add Xilinx Zynq demo application.
\r
883 Changes between V7.5.3 and V7.6.0 released 18th November 2013
\r
885 V7.6.0 changes some behaviour when the co-operative scheduler is used (when
\r
886 configUSE_PREEMPTION is set to 0). It is important to note that the
\r
887 behaviour of the pre-emptive scheduler is unchanged - the following
\r
888 description only applies when configUSE_PREEMPTION is set to 0:
\r
890 WHEN configUSE_PREEMPTION IS SET TO 0 (which is in a small minority of
\r
891 cases) a context switch will now only occur when a task places itself into
\r
892 the Blocked state, or explicitly calls taskYIELD(). This differs from
\r
893 previous versions, where a context switch would also occur when implicitly
\r
894 moving a higher priority task out of the Blocked state. For example,
\r
895 previously, WHEN PREEMPTION WAS TURNED OFF, if task A unblocks task B by
\r
896 writing to a queue, then the scheduler would switch to the higher priority
\r
897 task. Now, WHEN PREEMPTION IS TURNED OFF, if task A unblocks task B by
\r
898 writing to a queue, task B will not start running until task A enters the
\r
899 Blocked state or task A calls taskYIELD(). [If configUSE_PREEMPTION is not
\r
900 set to 0, so the normal pre-emptive scheduler is being used, then task B
\r
901 will start running immediately that it is moved out of the Blocked state].
\r
905 + Added a port layer and a demo project for the new PIC32MZ architecture.
\r
906 + Update the PIC32MX port layer to re-introduce some ehb instructions that
\r
907 were previously removed, add the ability to catch interrupt stack
\r
908 overflows (previously only task stack overflows were trapped), and also
\r
909 add the ability to catch an application task incorrectly attempting to
\r
910 return from its implementing function.
\r
911 + Make dramatic improvements to the performance of the Win32 simulator port
\r
913 + Ensure tasks that are blocked indefinitely report their state as Blocked
\r
914 instead of Suspended.
\r
915 + Slight improvement to the Cortex-M4F port layers where previously one
\r
916 register was inadvertently being saved twice.
\r
917 + Introduce the xSemaphoreCreateBinary() API function to ensure consistency
\r
918 in the semantics of how each semaphore type is created. It is no longer
\r
919 recommended to use vSemaphoreCreateBinary() (the version prefixed with a
\r
920 'v'), although it will remain in the code for backward compatibility.
\r
921 + Update the Cortex-M0 port layers to allow the scheduler to be started
\r
922 without using the SVC handler.
\r
923 + Added a build configuration to the PIC32MX MPLAB X demo project that
\r
924 targets the PIC32 USB II starter kit. Previously all the build
\r
925 configurations required the Explorer 16 hardware.
\r
926 + Some of the standard demo tasks have been updated to ensure they execute
\r
927 correctly with the updated co-operative scheduling behaviour.
\r
928 + Added comprehensive demo for the Atmel SAM4E, including use of
\r
929 FreeRTOS+UDP, FreeRTOS+FAT SL and FreeRTOS+CLI.
\r
933 + Minor maintenance on FreeRTOS+UDP.
\r
935 Changes between V7.5.2 and V7.5.3 released October 14 2013
\r
939 + Prior to V7.5.x yields requested from the tick hook would occur in the
\r
940 same tick interrupt - revert to that original behaviour.
\r
941 + New API function uxQueueSpacesAvailable().
\r
942 + Introduced the prvTaskExitError() function to Cortex-M0, Cortex-M3/4
\r
943 and Cortex-M4F ports. prvTaskExitError() is used to trap tasks that
\r
944 attempt to return from their implementing functions (tasks should call
\r
945 vTaskDelete( NULL ); if they want to exit).
\r
946 + The Cortex-M0 version of portSET_INTERRUPT_MASK_FROM_ISR and
\r
947 portCLEAR_INTERRUPT_MASK_FROM_ISR are now fully nestable.
\r
948 + Improved behaviour and robustness of the default Cortex-M tickless idle
\r
950 + Add workaround for silicon errata PMU_CM001 in Infineon XMC4000 devices to
\r
951 all Cortex-M4F ports.
\r
952 + Add Cortex-M0 port for Keil.
\r
953 + Updated Cortus port.
\r
954 + Ensure _impure_ptr is initialised before the scheduler is started.
\r
955 Previously it was not set until the first context switch.
\r
959 + Update FreeRTOS+UDP to V1.0.1 - including direct integration of the
\r
960 FreeRTOS+Nabto task, improvements to the DHCP behaviour, and a correction
\r
961 to the test that prevents the network event hook being called on the first
\r
962 network down event. The FreeRTOS+UDP change history is maintained
\r
964 + Correct the __NVIC_PRIO_BITS setting in the LPC18xx.h header files
\r
965 provided in the NXP CMSIS library, then update the interrupts used by the
\r
966 LPC18xx demos accordingly.
\r
967 + Replace double quotes (") with single quotes (') in FreeRTOS+CLI help
\r
968 strings to ensure the strings can be used with the JSON descriptions used
\r
969 in the FreeRTOS+Nabto demos.
\r
971 Demo and miscellaneous changes:
\r
973 + Added demo for the Atmel SAMD20 Cortex-M0+. The demo includes
\r
975 + Added a demo for the Infineon Cortex-M0 that can be built with the IAR
\r
976 Keil and GCC tools.
\r
977 + Updated the Infineon XMC4000 demos for IAR, Keil, GCC and Tasking tools,
\r
978 with additional build configurations to directly support the XMC4200 and
\r
979 XMC4400 devices, in addition to the previously supported XMC4500.
\r
980 + Updated the demo application.
\r
981 + Added additional trace macros traceMALLOC and traceFREE to track heap
\r
984 Changes between V7.5.0 and V7.5.2 released July 24 2013
\r
986 V7.5.2 makes the new Cortex-M vPortCheckInterruptPriority() function
\r
987 compatible with the STM32 standard peripheral driver library, and adds
\r
988 an extra critical section to the default low power tickless mode
\r
989 implementation. Only users of the STM32 peripheral library or the default
\r
990 tickless implementation need update from version 7.5.0.
\r
992 Changes between V7.4.2 and V7.5.0 released July 19 2013
\r
994 V7.5.0 is a major upgrade that includes multiple scheduling and efficiency
\r
995 improvements, and some new API functions.
\r
997 Compatibility information for FreeRTOS users:
\r
998 FreeRTOS V7.5.0 is backward compatible with FreeRTOS V7.4.0 with one
\r
999 exception; the vTaskList() and vTaskGetRunTimeStats() functions are now
\r
1000 considered legacy, having been replaced by the single uxTaskGetSystemState()
\r
1001 function. configUSE_STATS_FORMATTING_FUNCTIONS must be set to 1 in
\r
1002 FreeRTOSConfig.h for vTaskList() and vTaskGetRunTimeStats() to be
\r
1005 Compatibility information for FreeRTOS port writers:
\r
1006 vTaskIncrementTick() is now called xTaskIncrementTick() (because it now
\r
1011 + Multiple scheduling and efficiency improvements.
\r
1012 + Core kernel files now pass PC-Lint V8 static checking without outputting
\r
1013 any warnings (information on the test conditions will follow).
\r
1015 New API functions:
\r
1017 + uxTaskGetSystemState() https://www.FreeRTOS.org/uxTaskGetSystemState.html
\r
1018 + xQueueOverwrite() https://www.FreeRTOS.org/xQueueOverwrite.html
\r
1019 + xQueueOverwriteFromISR()
\r
1020 + xQueuePeekFromISR()
\r
1022 The following ports and demos, which were previously available separately,
\r
1023 are now incorporated into the main FreeRTOS zip file download:
\r
1025 + ARM Cortex-A9 IAR
\r
1026 + ARM Cortex-A9 ARM compiler
\r
1028 + Microsemi SmartFusion2
\r
1030 New FreeRTOSConfig.h settings
\r
1031 https://freertos.org/a00110.html
\r
1033 + configUSE_TIME_SLICING
\r
1034 + configUSE_NEWLIB_REENTRANT
\r
1035 + configUSE_STATS_FORMATTING_FUNCTIONS
\r
1036 + configINCLUDE_APPLICATION_DEFINED_PRIVILEGED_FUNCTIONS
\r
1040 + (MPU port only) The configINCLUDE_APPLICATION_DEFINED_PRIVILEGED_FUNCTIONS
\r
1041 options provides a mechanism that allows application writers to execute
\r
1042 certain functions in privileged mode even when a task is running in user
\r
1044 + Ports that support interrupt nesting now include a configASSERT() that
\r
1045 will trigger if an interrupt safe FreeRTOS function is called from an
\r
1046 interrupt that has a priority designated as above the maximum system/API
\r
1047 call interrupt priority.
\r
1048 + The included FreeRTOS+Trace recorder code has been updated to the latest
\r
1049 version, and the demo applications that use the trace recorder code have
\r
1050 been updated accordingly.
\r
1051 + The FreeRTOS Windows Simulator (MSVC version only) has been updated to
\r
1052 include a new basic 'blinky' build option in addition to the original
\r
1053 comprehensive build option.
\r
1054 + Improve RAM usage efficiency of heap_4.c and heap_2.c.
\r
1055 + Prevent heap_4.c from attempting to free memory blocks that were not
\r
1056 allocated by heap_4.c, or have already been freed.
\r
1057 + As FreeRTOS now comes with FreeRTOS+FAT SL (donated by HCC) the Chan FATfs
\r
1058 files have been removed from FreeRTOS/Demo/Common.
\r
1059 + Fix build error when R4 port is build in co-operative mode.
\r
1060 + Multiple port and demo application maintenance activities.
\r
1062 Changes between V7.4.1 and V7.4.2 released May 1 2013
\r
1064 NOTE: There are no changes in the FreeRTOS kernel between V7.4.1 and V7.4.2
\r
1066 + Added FreeRTOS+FAT SL source code and demo project. The demo project
\r
1067 runs in the FreeRTOS Windows simulator for easy and hardware independent
\r
1068 experimentation and evaluation. See https://www.FreeRTOS.org/fat_sl
\r
1070 Changes between V7.4.0 and V7.4.1 released April 18 2013
\r
1072 + To ensure strict conformance with the spec and ensure compatibility with
\r
1073 future chips data and instruction barrier instructions have been added to
\r
1074 the yield macros of Cortex-M and Cortex-R port layers. For efficiency
\r
1075 the Cortex-M port layer "yield" and "yield" from ISR are now implemented
\r
1076 separately as the barrier instructions are not required in the ISR case.
\r
1077 + Added FreeRTOS+UDP into main download.
\r
1078 + Reorganised the FreeRTOS+ directory so it now matches the FreeRTOS
\r
1079 directory with Source and Demo subdirectories.
\r
1080 + Implemented the Berkeley sockets select() function in FreeRTOS+UDP.
\r
1081 + Changed (unsigned) casting in calls to standard library functions with
\r
1083 + Added the Atmel SAM4L and Renesas RX100 demos that demonstrates the
\r
1084 tickless (tick suppression) low power FreeRTOS features.
\r
1085 + Add a new RL78 IAR demo that targets numerous new RL78 chips and
\r
1086 evaluation boards.
\r
1087 + Adjusted stack alignment on RX200 ports to ensure an assert was not
\r
1088 falsely triggered when configASSERT() is defined.
\r
1089 + Updated the Cortex_M4F_Infineon_XMC4500_IAR demo to build with the latest
\r
1091 + Corrected header comments in the het.c and het.h files (RM48/TMS570 demo).
\r
1094 Changes between V7.3.0 and V7.4.0 released February 20 2013
\r
1096 + New feature: Queue sets. See:
\r
1097 https://www.FreeRTOS.org/Pend-on-multiple-rtos-objects.html
\r
1098 + Overhauled the default tickless idle mode implementation provided with the
\r
1099 ARM Cortex-M3 port layers.
\r
1100 + Enhanced tickless support in the core kernel code with the introduction of
\r
1101 the configEXPECTED_IDLE_TIME_BEFORE_SLEEP macro and the
\r
1102 eTaskConfirmSleepModeStatus() function.
\r
1103 + Added the QueueSet.c common demo/test file. Several demo applications
\r
1104 have been updated to use the new demo/test tasks.
\r
1105 + Removed reliance on the PLIB libraries from the MPLAB PIC32 port layer and
\r
1106 demo applications.
\r
1107 + Added the FreeRTOS+Trace recorder code to the MSVC Win32 demo.
\r
1108 + Renamed eTaskStateGet() to eTaskGetState() for consistency, and added a
\r
1109 pre-processor macro for backward compatibility with the previous name.
\r
1110 + Updated functions implemented in the core queue.c source file to allow
\r
1111 queue.h to be included from the .c file directly (this prevents compiler
\r
1112 warnings that were generated by some compilers).
\r
1113 + Updated the CCS Cortex-R4 port layer to replace the CLZ assembler function
\r
1114 with the CLZ compiler intrinsic that is provided by the latest versions of
\r
1115 the CCS ARM compiler.
\r
1116 + Updated all heap_x.c implementations to replace the structure that was
\r
1117 used to ensure the start of the heap was aligned with a more portable
\r
1118 direct C code implementation.
\r
1119 + Added support for PIC24 devices that include EDS.
\r
1120 + Minor optimisations to the PIC32 port layer.
\r
1121 + Minor changes to tasks.c that allow the state viewer plug-ins to display
\r
1122 additional information.
\r
1123 + Bug fix: Update prvProcessReceivedCommands() in timers.c to remove an
\r
1124 issue that could occur if the priority of the timer daemon task was set
\r
1125 below the priority of tasks that used timer services.
\r
1126 + Update the FreeRTOS+Trace recorder code to the latest version.
\r
1128 Changes between V7.2.0 and V7.3.0 released October 31 2012
\r
1130 + Added ability to override the default scheduler task selection mechanism
\r
1131 with implementations that make use of architecture specific instructions.
\r
1132 + Added ability to suppress tick interrupts during idle time, and in so
\r
1133 doing, provide the ability to make use of architecture specific low power
\r
1135 + Added the portSUPPRESS_TICKS_AND_SLEEP() macro and vTaskStepTick() helper
\r
1137 + Added the configSYSTICK_CLOCK_HZ configuration constant.
\r
1138 + Reworked the Cortex-M3 and Cortex-M4F port layers for GCC, Keil and IAR to
\r
1139 directly support basic power saving functionality.
\r
1140 + Added hooks to allow basic power saving to be augmented in the application
\r
1141 by making use of chip specific functionality.
\r
1142 + Minor change to allow mutex type semaphores to be used from interrupts
\r
1143 (which would not be a normal usage model for a mutex).
\r
1144 + Change the behaviour of the interrupt safe interrupt mask save and restore
\r
1145 macros in the Cortex-M ports. The save macro now returns the previous
\r
1146 mask value. The restore macro now uses the previous mask value. These
\r
1147 changes are not necessary for the kernel's own implementation, and are
\r
1148 made purely because the macros were being used by application writers.
\r
1149 + Added eTaskStateGet() API function.
\r
1150 + Added port specific optimisations to the PIC32 port layer, and updated the
\r
1151 PIC32 demo applications to make use of this new feature.
\r
1152 + Added port specific optimisations to the Win32 simulator port.
\r
1153 + Added new ports and demo applications for the TI Hercules RM48 and TMS570
\r
1154 safety microcontrollers.
\r
1155 + Added SAM3 demos targeting the ATSAM3S-EK2 and ATSAM3X-EK evaluation
\r
1157 + Updated the PIC32 MPLAB X project to manually set the compiler include
\r
1158 paths instead of using the IDE entry box following reports that the
\r
1159 include paths were somehow being deleted.
\r
1160 + Improved character handling in FreeRTOS+CLI.
\r
1162 Changes between V7.1.1 and V7.2.0 released 14 August 2012
\r
1164 FreeRTOS V7.2.0 is backward compatible with FreeRTOS V7.1.2.
\r
1166 + Added a FreeRTOS+ sub-directory. The directory contains some FreeRTOS+
\r
1167 source code, and example projects that use the FreeRTOS Win32 simulator.
\r
1168 + Added a new example heap allocation implementation (heap_4.c) that
\r
1169 includes memory block coalescence.
\r
1170 + Added a demo that targets the Atmel SAM4S Cortex-M4 based microcontroller.
\r
1171 The demo is preconfigured to build using the free Atmel Studio 6 IDE and
\r
1173 + Added xSemaphoreTakeFromISR() implementation.
\r
1174 + The last parameter in ISR safe FreeRTOS queue and semaphore functions
\r
1175 (xHigherPriorityTaskWoken) is now optional and can be set to NULL if it
\r
1177 + Update the IAR and MSP430X ports to clear all lower power mode bits before
\r
1178 exiting the tick interrupt [bug fix].
\r
1179 + Allow xQueueReset() to be used, even when the queues event lists are not
\r
1181 + Added a vQueueDelete() handler for the FreeRTOS MPU port (this was
\r
1182 previously missing).
\r
1183 + Updated the vPortSVCHandler() functions in the FreeRTOS MPU port layer to
\r
1184 ensure it compiles with the latest ARM GCC compilers from Linaro.
\r
1185 + Updated the prvReadGP() function in the NIOS II port to ensure the compiler
\r
1186 can choose any register for the functions parameter (required at high
\r
1187 compiler optimisation levels).
\r
1188 + Add #error macros into the Keil and IAR Cortex-M ports to ensure they
\r
1189 cannot be built if the user has set configMAX_SYSCALL_INTERRUPT_PRIORITY
\r
1191 + Added comments in the FreeRTOSConfig.h files associated with Cortex-M3 and
\r
1192 Cortex-M4 demos stating that the configMAX_SYSCALL_INTERRUPT_PRIORITY
\r
1193 parameter must not be set to 0.
\r
1194 + Introduce new INCLUDE_xQueueGetMutexHolder configuration constant
\r
1196 + Added two new list handling macros - for internal use only in upcoming new
\r
1198 + Removed all mention of the legacy vTaskStartTrace and ulTaskEndTrace
\r
1199 macros. FreeRTOS+Trace supersedes the legacy trace.
\r
1200 + Added a configASSERT() into the vPortFree() function in heap_1.c as it is
\r
1201 invalid for the function to be called.
\r
1202 + Made the xRxLock and xTxLock members of the queue structure volatile.
\r
1203 This is probably not necessary, and is included as a precautionary
\r
1205 + Modify the assert() that checks to see if the priority passed into an
\r
1206 xTaskCreate() function is within valid bounds to permit the assert to be
\r
1207 used in the FreeRTOS MPU port.
\r
1208 + The software timer service (daemon) task is now created in a way that
\r
1209 to ensure compatibility with FreeRTOS MPU.
\r
1211 Changes between V7.1.0 and V7.1.1 released May 1 2012
\r
1215 The following ports are brand new:
\r
1216 + Cortex-M3 Tasking
\r
1218 The following ports have been available as separate downloads for a number
\r
1219 of months, but are now included in the main FreeRTOS download.
\r
1222 + Cortex-M4F GCC (with full floating point support)
\r
1227 The following demos are brand new:
\r
1228 + Renesas RX63N RDK (Renesas compiler)
\r
1230 The following demos have been available as separate downloads for a number
\r
1231 of months, but are now included in the main FreeRTOS download.
\r
1232 + NXP LPC1114 GCC/LPCXpresso
\r
1233 + ST STM32F0518 IAR
\r
1234 + Infineon XMC4500 GCC/Atollic
\r
1235 + Infineon XMC4500 IAR
\r
1236 + Infineon XMC4500 Keil
\r
1237 + Infineon XMC4500 Tasking
\r
1240 Kernel miscellaneous / maintenance:
\r
1242 + Introduced the portSETUP_TCB() macro to remove the requirement for the
\r
1243 Windows simulator to use the traceTASK_CREATE() macro, leaving the trace
\r
1244 macro available for use by FreeRTOS+Trace (https://www.FreeRTOS.org/trace).
\r
1245 + Added a new trace macro, traceMOVE_TASK_TO_READY_STATE(), to allow future
\r
1246 FreeRTOS+Trace versions to provide even more information to users.
\r
1247 + Updated the FreeRTOS MPU port to be correct for changes that were
\r
1248 introduced in FreeRTOS V7.1.0.
\r
1249 + Introduced the xQueueReset() API function.
\r
1250 + Introduced the xSemaphoreGetMutexHolder() API function.
\r
1251 + Tidy up various port implementations to add the static key word where
\r
1252 appropriate, and remove obsolete code.
\r
1253 + Slight change to the initial stack frame given to the RX600 ports to allow
\r
1254 them to be used in the Eclipse based E2Studio IDE without confusing GDB.
\r
1255 + Correct the alignment given to the initial stack of Cortex-M4F tasks.
\r
1256 + Added a NOP following each DINT instruction on MSP430 devices for strict
\r
1257 conformance with the instructions on using DINT.
\r
1258 + Changed the implementation of thread deletes in the Win32 port to prevent
\r
1259 the port making use of the traceTASK_DELETE() trace macros - leaving this
\r
1260 macro free for use by FreeRTOS+Trace.
\r
1261 + Made some benign changes to the RX600 Renesas compiler port layer to
\r
1262 ensure the code can be built to a library without essential code being
\r
1263 removed by the linker.
\r
1264 + Reverted the change in the name of the uxTaskNumber variable made in
\r
1265 V7.1.0 as it broke the IAR plug-in.
\r
1268 Demo miscellaneous / maintenance:
\r
1270 + The command interpreter has now been formally released as FreeRTOS+CLI,
\r
1271 and been moved out of the main FreeRTOS download, to instead be available
\r
1272 from the FreeRTOS+ Ecosystem site https://www.FreeRTOS.org/plus.
\r
1273 + flash_timer.c/h has been added to the list of standard demo tasks. This
\r
1274 performs the same functionality as the flash.c tasks, but using software
\r
1275 timers in place of tasks.
\r
1276 + Upgraded the PIC32 demo as follows: Changes to how the library functions
\r
1277 are called necessitated by the new compiler version, addition of MPLAB X
\r
1278 project with PIC32MX360, PIC32MX460 and PIC32MX795 configurations,
\r
1279 addition of simply blinky demo, updated FreeRTOSConfig.h to include more
\r
1280 parameters, addition of hook function stubs.
\r
1281 + The MSP430X IAR and CCS demos have been updated to ensure the power
\r
1282 settings are correct for the configured CPU frequency.
\r
1283 + Rowley CrossWorks projects have been updated to correct the "multiple
\r
1284 definition of ..." warnings introduced when the toolchain was updated.
\r
1285 + Updated various FreeRTOSConfig.h header files associated with projects
\r
1286 that build with Eclipse to include a #error statement informing the user
\r
1287 that the CreateProjectDirectoryStructure.bat batch file needs to be
\r
1288 executed before the projects can be opened.
\r
1289 + Renamed directories that included "CCS4" in their name to remove the '4'
\r
1290 and instead just be "CCS". This is because the demo was updated and
\r
1291 tested to also work with later Code Composer Studio versions.
\r
1292 + Updated the TCP/IP periodic timer frequency in numerous uIP demos to be
\r
1293 50ms instead of 500ms.
\r
1295 Changes between V7.0.2 and V7.1.0 released December 13 2011
\r
1299 + Cortex-M4F IAR port.
\r
1300 + Cortex-M4F Keil/RVDS port.
\r
1301 + TriCore GCC port.
\r
1305 + NXP LPC4350 using the Keil MDK, and demonstrated on a Hitex development
\r
1307 + ST STM32F407 using the IAR Embedded Workbench for ARM, and demonstrated on
\r
1308 the IAR STM32F407ZG-SK starter kit.
\r
1309 + Infineon TriCore TC1782, using the GCC compiler, demonstrated on the
\r
1310 TriBoard TC1782 evaluation board.
\r
1311 + Renesas RX630, using the Renesas compiler and HEW, demonstrated on an
\r
1312 RX630 RSK (Renesas Starter Kit).
\r
1314 Miscellaneous / maintenance:
\r
1316 + Removed all calls to printf() from the K60/IAR Kinetis demo so the project
\r
1317 can execute stand alone - without being connected to the debugger.
\r
1318 + Completed the command interpreter framework. Command handlers now receive
\r
1319 the entire command string, giving them direct access to parameters.
\r
1320 Utility functions are provided to check the number of parameters, and
\r
1321 return parameter sub-strings.
\r
1322 + The previously documented fix for the bug in xTaskResumeFromISR() that
\r
1323 effected (only) ports supporting interrupt nesting has now been
\r
1324 incorporated into the main release.
\r
1325 + The portALIGNMENT_ASSERT_pxCurrentTCB() definition has been added to allow
\r
1326 specific ports to skip the second stack alignment check when a task is
\r
1327 created. This is because the second check is not appropriate for some
\r
1328 ports - including the new TriCore port where the checked pointer does not
\r
1329 actually point to a stack.
\r
1330 + The portCLEAN_UP_TCB() macro has been added to allow port specific clean
\r
1331 up when a task is deleted - again this is required by the TriCore port.
\r
1332 + Various other minor changes to ensure warning free builds on a growing
\r
1333 number of microcontroller and toolchain platforms. This includes a
\r
1334 (benign) correction to the prototype of the
\r
1335 vApplicationStackOverflowHook() definition found in lots of recent demos.
\r
1339 + The legacy trace mechanism has been completely removed - it has been
\r
1340 obsolete for the years since the trace macros were introduced. The
\r
1341 configuration constant configUSE_TRACE_FACILITY is now used to optionally
\r
1342 include additional queue and task information. The additional information
\r
1343 is intended to make the trace mechanism more generic, and allow the trace
\r
1344 output to provide more information. When configUSE_TRACE_FACILITY is set
\r
1346 - the queue structure includes an additional member to hold the queue
\r
1347 type, which can be base, mutex, counting semaphore, binary semaphore
\r
1348 or recursive mutex.
\r
1349 - the queue structure includes an additional member to hold a queue
\r
1350 number. A trace tool can set and query the queue number for its own
\r
1351 purposes. The kernel does not use the queue number itself.
\r
1352 - the TCB structure includes an additional member to hold a task number
\r
1353 number. A trace tool can set and query the task number for its own
\r
1354 purposes. The kernel does not use the task number itself.
\r
1355 + Queues and all types of semaphores are now automatically allocated their
\r
1356 type as they are created.
\r
1357 + Added two new trace macros - traceTASK_PRIORITY_INHERIT() and
\r
1358 traskTASK_PRIORITY_DISINHERIT().
\r
1359 + Updated the traceQUEUE_CREATE_FAILED() macro to take a parameter that
\r
1360 indicates the type of queue, mutex, or semaphore that failed to be
\r
1362 + The position from which traceCREATE_MUTEX() is called has been moved from
\r
1363 after the call to xQueueGenericSend() [within the same function] to before
\r
1364 the call. This ensures the trace events occur in the correct order.
\r
1365 + The value passed into tracePRIORITY_SET() has been corrected for the case
\r
1366 where vTaskPrioritySet() is called with a null parameter.
\r
1368 Changes between V7.0.1 and V7.0.2 released September 20 2011
\r
1372 + The official FreeRTOS Renesas RX200 port and demo application have been
\r
1373 incorporated into the main FreeRTOS zip file download.
\r
1374 + The official FreeRTOS Renesas RL78 port and demo application have been
\r
1375 incorporated into the main FreeRTOS zip file download.
\r
1376 + The official FreeRTOS Freescale Kinetis K60 tower demo application has
\r
1377 been incorporated into the main FreeRTOS zip file download. This includes
\r
1378 an embedded web server example.
\r
1379 + A new Microblaze V8 port layer has been created to replace the older, now
\r
1380 deprecated, port layer. The V8 port supports V8.x of the Microblaze IP,
\r
1381 including exceptions, caches, and the floating point unit. A new
\r
1382 Microblaze demo has also been added to demonstrate the new Microblaze V8
\r
1383 port layer. The demo application was created using V13.1 of the Xilinx
\r
1384 EDK, and includes a basic embedded web server that uses lwIP V1.4.0.
\r
1385 + The official FreeRTOS Fujitsu FM3 MB9A310 demo application has been
\r
1386 incorporated into the main FreeRTOS zip file download. Projects are
\r
1387 provided for both the IAR and Keil toolchains.
\r
1392 + xTaskGetIdleTaskHandle() has been added.
\r
1393 + xTaskGetTimerDaemonTaskHandle() has been added.
\r
1394 + pcTaskGetTaskName() has been added.
\r
1395 + vSemaphoreDelete() macro has been added to make it obvious how to delete
\r
1396 a semaphore. In previous versions vQueueDelete() had to be used.
\r
1397 + vTaskCleanUpResources() has been removed. It has been obsolete for a
\r
1399 + portPOINTER_SIZE_TYPE has been introduced to prevent compiler warnings
\r
1400 being generated when the size of a pointer does not match the size of
\r
1401 the stack type. This will (has already) be used in new ports, but will
\r
1402 not be retrofitted to existing ports until the existing port itself is
\r
1405 Other updates and news:
\r
1407 + The core files have all been modified to tighten the coding standard even
\r
1408 further. These are style, not functional changes.
\r
1409 + All ARM7 port layers have been slightly modified to prevent erroneous
\r
1410 assert() failures when tasks are created and configASSERT() is defined.
\r
1411 + All ARM IAR projects have been updated to build with the latest V6.2.x
\r
1412 versions of the IAR Embedded Workbench for ARM tools (EWARM). This was
\r
1413 necessary due to a change in the way EWARM uses the CMSIS libraries.
\r
1414 + The PIC32 port layer has been updated in preparation for V2 of the C32
\r
1416 + The old Virtex-4 Microblaze demo has been marked as deprecated. Please
\r
1417 use the brand new Spartan-6 port and demo in its place.
\r
1418 + The bones of a new generic command interpreter is located in
\r
1419 FreeRTOS/Demo/Common/Utils/CommandInterpreter.c. This is still a work in
\r
1420 progress, and not documented. It is however already in use. It will be
\r
1421 documented in full when the projects that are already using it are
\r
1423 + A couple of new standard demos have been included. First, a version of
\r
1424 flop.c called sp_flop.c. This is similar to flop.c, but uses single
\r
1425 precision floats in place of double precision doubles. This allows the
\r
1426 for testing ports to processors that have only single precision floating
\r
1427 point units, and revert to using emulated calculations whenever a double
\r
1428 is used. Second, comtest_strings.c has been included to allow the test
\r
1429 of UART drivers when an entire string is transmitted at once. The
\r
1430 previous comtest.c only used single character transmission and reception.
\r
1431 + lwIP V1.4.0 is now included in the FreeRTOS/Demo/Common directory, and
\r
1432 used by a couple of new demos.
\r
1434 Changes between V7.0.0 and V7.0.1 released May 13 2011
\r
1436 + Added a Fujitsu FM3 demo application for both the IAR and Keil tool
\r
1438 + Added a SmartFusion demo application for all of the IAR, Keil and
\r
1439 SoftConsole (GCC/Eclipse) tool chains.
\r
1440 + Updated the RX600 port and demo applications to take into account the
\r
1441 different semantics required when using the latest (V1.0.2.0) version of
\r
1442 the Renesas compiler.
\r
1443 + Modified the RX600 Ethernet driver slightly to make it more robust under
\r
1444 heavy load, and updated the uIP handling task to make use of the FreeRTOS
\r
1446 + Slightly changed the PIC32 port layer to move an ehb instruction in line
\r
1447 with the recommendations of the MIPS core manual, and ensure 8 byte stack
\r
1448 alignment is truly always obtained.
\r
1449 + Changed the behaviour when tasks are suspended before the scheduler has
\r
1450 been started. Before, there needed to be at least one task that was not
\r
1451 in the suspended state. This is no longer the case.
\r
1453 Changes between V6.1.1 and V7.0.0 released April 8 2011
\r
1455 FreeRTOS V7.0.0 is backward compatible with FreeRTOS V6.x.x
\r
1459 + Introduced a new software timer implementation.
\r
1460 + Introduced a new common demo application file to exercise the new timer
\r
1462 + Updated the Win32/MSVC simulator project to include the new software timer
\r
1463 demo tasks and software timer tick hook test. Much simpler software timer
\r
1464 demonstrations are included in the demo projects for both of the new ports
\r
1465 (MSP430X with CCS4 and STM32 with TrueStudio).
\r
1466 + Various enhancements to the kernel implementation in tasks.c. These are
\r
1467 transparent to users and do not effect the pre-existing API.
\r
1468 + Added calls to configASSERT() within the kernel code. configASSERT() is
\r
1469 functionally equivalent to the standard C assert() macro, but does not
\r
1470 rely on the compiler providing assert.h.
\r
1474 + Updated the MSP430X IAR port and demo project to include support for the
\r
1475 medium memory model.
\r
1476 + Added a demo project for the MSP430X that targets the MSP430X Discovery
\r
1477 board and uses the Code Composer Studio 4 tools. This demo includes use
\r
1478 of the new software timer implementation.
\r
1479 + Added an STM32F100RB demo project that targets the STM32 Discovery Board
\r
1480 and uses the TrueStudio Eclipse based IDE from Atollic.
\r
1481 + Removed some compiler warnings from the PSoC demo application.
\r
1482 + Updated the PIC32 port layer to ensure the
\r
1483 configMAX_SYSCALL_INTERRUPT_PRIORITY constant works as expected no matter
\r
1484 what its value is (within the valid range set by the microcontroller
\r
1486 + Updated the PIC24, dsPIC and PIC32 projects so they work with the latest
\r
1487 MPLAB compiler versions from Microchip.
\r
1488 + Various cosmetic changes to prepare for a standards compliance statement
\r
1489 that will be published after the software release.
\r
1492 Changes between V6.1.0 and V6.1.1 released January 14 2011
\r
1494 + Added two new Windows simulator ports. One uses the free Microsoft Visual
\r
1495 Studio 2010 express edition, and the other the free MingW/Eclipse
\r
1496 environment. Demo projects are provided for both.
\r
1497 + Added three demo projects for the PSoC 5 (CYAC5588). These are for the
\r
1498 GCC, Keil, and RVDS build tools, and all use the PSoC Creator IDE.
\r
1499 + Added a demo for the low power STM32L152 microcontroller using the IAR
\r
1500 Embedded Workbench.
\r
1501 + Added a new port for the MSP430X core using the IAR Embedded Workbench.
\r
1502 + Updated all the RX62N demo projects that target the Renesas Demonstration
\r
1503 Kit (RDK) to take into account the revered LED wiring on later hardware
\r
1504 revisions, and the new J-Link debug interface DLL.
\r
1505 + Updated all the RX62N demo projects so the IO page served by the example
\r
1506 embedded web server works with all web browsers.
\r
1507 + Updated the Red Suite projects to work with the up coming Red Suite
\r
1508 release, and to use a more recent version of the CMSIS libraries.
\r
1509 + Added the traceTAKE_MUTEX_RECURSIVE_FAILED() trace macro.
\r
1510 + Removed the (pointless) parameter from the traceTASK_CREATE_FAILED()
\r
1512 + Introduced the portALT_GET_RUN_TIME_COUNTER_VALUE() macro to compliment
\r
1513 the already existing portGET_RUN_TIME_COUNTER_VALUE(). This allows for
\r
1514 more flexibility in how the time base for the run time statistics feature
\r
1515 can be implemented.
\r
1516 + Added a "cpsie i" instruction before the "svc 0" instruction used to start
\r
1517 the scheduler in each of the Cortex M3 ports. This is to ensure that
\r
1518 interrupts are globally enabled prior to the "svc 0" instruction being
\r
1519 executed in cases where interrupts are left disabled by the C start up
\r
1521 + Slight optimisation in the run time stats calculation.
\r
1523 Changes between V6.0.5 and V6.1.0 released October 6 2010
\r
1525 + Added xTaskGetTickCountFromISR() function.
\r
1526 + Modified vTaskSuspend() to allow tasks that have just been created to be
\r
1527 immediately suspended even when the kernel has not been started. This
\r
1528 allows them to effectively start in the Suspended state - a feature that
\r
1529 has been asked for on numerous occasions to assist with initialisation
\r
1531 + Added ports for the Renesas RX62N using IAR, GCC and Renesas tool suites.
\r
1532 + Added a STM32F103 demo application that uses the Rowley tools.
\r
1533 + Under specific conditions xFreeBytesRemaining within heap_2.c could end up
\r
1534 with an incorrect value. This has been fixed.
\r
1535 + xTaskCreateGeneric() has a parameter that can be used to pass the handle
\r
1536 of the task just created out to the calling task. The assignment to this
\r
1537 parameter has been moved to ensure it is assigned prior to the newly
\r
1538 created having any possibility of executing. This takes into account the
\r
1539 case where the assignment is made to a global variable that is accessed by
\r
1540 the newly created task.
\r
1541 + Fixed some build time compiler warnings in various FreeTCPIP (based on
\r
1543 + Fixed some build time compiler warnings in Demo/Common/Minimal/IntQueue.c.
\r
1545 Changes between V6.0.4 and V6.0.5 released May 17 2010
\r
1547 + Added port and demo application for the Cortus APS3 processor.
\r
1549 Changes between V6.0.3 and V6.0.4 released March 14 2010
\r
1551 + All the contributed files that were located in the Demo/Unsupported_Demos
\r
1552 directory have been removed. These files are instead now available in the
\r
1553 new Community Contributions section of the FreeRTOS website. See
\r
1554 https://www.FreeRTOS.org/RTOS-contributed-ports.html
\r
1555 + The project file located in the Demo/CORTEX_STM32F107_GCC_Rowley directory
\r
1556 has been upgraded to use V2.x of the Rowley Crossworks STM32 support
\r
1558 + An initial Energy Micro EFM32 demo has been included. This will be
\r
1559 updated over the coming months to make better use of the low power modes
\r
1560 the EFM32 provides.
\r
1562 Changes between V6.0.2 and V6.0.3 released February 26 2010
\r
1564 + SuperH SH7216 (SH2A-FPU) port and demo application added.
\r
1565 + Slight modification made to the default implementation of
\r
1566 pvPortMallocAligned() and vPortFreeAligned() macros so by default they
\r
1567 just call pvPortMalloc() and vPortFree(). The macros are only needed to
\r
1568 be defined when a memory protection unit (MPU) is being used - and then
\r
1569 only depending on other configuration settings.
\r
1571 Changes between V6.0.1 and V6.0.2 released January 9th 2010
\r
1573 + Changed all GCC ARM 7 ports to use 0 as the SWI instruction parameter.
\r
1574 Previously the parameter was blank and therefore only an implicit 0 but
\r
1575 newer GCC releases do not permit this.
\r
1576 + Updated IAR SAM7S and SAM7X ports to work with IAR V5.40.
\r
1577 + Changed the stack alignment requirement for PIC32 from 4 bytes to 8 bytes.
\r
1578 + Updated prvListTaskWithinSingleList() is it works on processors where the
\r
1579 stack grows up from low memory.
\r
1580 + Corrected some comments.
\r
1581 + Updated the startup file for the RVDS LPC21xx demo.
\r
1583 Changes between V6.0.0 and V6.0.1 released November 15th 2009
\r
1585 + Altered pxPortInitialiseStack() for all Cortex-M3 ports to ensure the
\r
1586 stack pointer is where the compiler expects it to be when a task first
\r
1589 The following minor changes only effect the Cortex-M3 MPU port:
\r
1591 + portRESET_PRIVILEGE() assembly macro updated to include a clobber list.
\r
1592 + Added prototypes for all the privileged function wrappers to ensure no
\r
1593 compile time warnings are generated no matter what the warning level
\r
1595 + Corrected the name of portSVC_prvRaisePrivilege to
\r
1596 portSVC_RAISE_PRIVILEGE.
\r
1597 + Added conditional compilation into xTaskGenericCreate() to prevent some
\r
1598 compilers issuing warnings when portPRIVILEGE_BIT is defined as zero.
\r
1601 Changes between V5.4.2 and V6.0.0 released October 16th 2009
\r
1603 FreeRTOS V6 is backward compatible with FreeRTOS V5.x.
\r
1607 + FreeRTOS V6 is the first version to include memory protection unit (MPU)
\r
1608 support. Two ports now exist for the Cortex M3, the standard FreeRTOS
\r
1609 which does not include MPU support, and FreeRTOS-MPU which does.
\r
1610 + xTaskCreateRestricted() and vTaskAllocateMPURegions() API functions added
\r
1611 in support of FreeRTOS-MPU.
\r
1612 + Wording for the GPL exception has been (hopefully) clarified. Also the
\r
1613 license.txt file included in the download has been fixed (the previous
\r
1614 version contained some corruption).
\r
1618 + New API function xPortGetFreeHeapSize() added to heap_1.c and heap_2.c.
\r
1619 + ARM7 GCC demo interrupt service routines wrappers have been modified to
\r
1620 call the C portion using an __asm statement. This prevents the function
\r
1621 call being inlined at higher optimisation levels.
\r
1622 + ARM7 ports now automatically set the THUMB bit if necessary when
\r
1623 setting up the initial stack of a task - removing the need for
\r
1624 THUMB_INTERWORK to be defined. This also allows THUMB mode and ARM mode
\r
1625 tasks to be mixed more easily.
\r
1626 + All ARM7/9 ports now have portBYTE_ALIGNMENT set to 8 by default.
\r
1627 + Various demo application project files have been updated to be up to date
\r
1628 with the latest IDE versions.
\r
1629 + The linker scripts used with command line GCC demos have been updated to
\r
1630 include an eh_frame section to allow their use with the latest Yagarto
\r
1631 release. Likewise the demo makefiles have been updated to include
\r
1632 command line options to reduce or eliminate the eh_frame section all
\r
1634 + The definition of portBYTE_ALIGNMENT_MASK has been moved out of the
\r
1635 various memory allocation files and into the common portable.h header
\r
1637 + Removed unnecessary use of portLONG, portSHORT and portCHAR.
\r
1638 + Added LM3Sxxxx demo for Rowley CrossWorks.
\r
1639 + Posix simulator has been upgraded - see the corresponding WEB page on the
\r
1640 FreeRTOS.org site.
\r
1643 Changes between V5.4.1 and V5.4.2 released August 9th 2009
\r
1645 + Added a new port and demo app for the Altera Nios2 soft core.
\r
1646 + Added LPC1768 demo for IAR.
\r
1647 + Added a USB CDC demo to all LPC1768 demos (Code Red, CrossWorks and IAR).
\r
1648 + Changed clock frequency of LPC1768 demos to 99MHz.
\r
1650 Changes between V5.4.0 and V5.4.1 released July 25th 2009
\r
1652 + New hook function added. vApplicationMallocFailedHook() is (optionally)
\r
1653 called if pvPortMalloc() returns NULL.
\r
1654 + Additional casting added to xTaskCheckForTimeOut(). This prevents
\r
1655 problems that can arise should configUSE_16_BIT_TICKS be set to 1 on a
\r
1656 32 bit architecture (which would probably be a mistake, anyway).
\r
1657 + Corrected the parameter passed to NVIC_SetPriority() to set the MAC
\r
1658 interrupt priority in both LPC1768 demos.
\r
1659 + Decreased the default setting of configMINIMAL_STACK_SIZE in the PIC32
\r
1660 demo application to ensure the heap space was not completely consumed
\r
1661 before the scheduler was started.
\r
1663 Changes between V5.3.1 and V5.4.0 released July 13th 2009
\r
1665 + Added Virtex5 / PPC440 port and demos.
\r
1666 + Replaced the LPC1766 Red Suite demo with an LPC1768 Red Suite demo. The
\r
1667 original demo was configured to use engineering samples of the CPU. The
\r
1668 new demo has an improved Ethernet driver.
\r
1669 + Added LPC1768 Rowley demo with zero copy Ethernet driver.
\r
1670 + Reworked byte alignment code to ensure 8 byte alignment works correctly.
\r
1671 + Set configUSE_16_BIT_TICKS to 0 in the PPC405 demo projects.
\r
1672 + Changed the initial stack setup for the PPC405 to ensure the small data
\r
1673 area pointers are setup correctly.
\r
1675 Changes between V5.3.0 and V5.3.1 released June 21st 2009
\r
1677 + Added ColdFire V1 MCF51CN128 port and WEB server demo.
\r
1678 + Added STM32 Connectivity Line STM32107 Cortex M3 WEB server demo.
\r
1679 + Changed the Cortex M3 port.c asm statements to __asm so it can be
\r
1680 compiled using Rowley CrossWorks V2 in its default configuration.
\r
1681 + Updated the Posix/Linux simulator contributed port.
\r
1683 Changes between V5.2.0 and V5.3.0 released June 1st 2009
\r
1687 + Added new (optional) feature that gathers statistics on the amount of CPU
\r
1688 time used by each task.
\r
1689 + Added a new demo application for the Atmel AT91SAM3U Cortex-M3 based
\r
1691 + Added a new demo application for the NXP LPC1766 Cortex-M3 based
\r
1693 + Added a contributed port/demo that allows FreeRTOS to be 'simulated' in a
\r
1694 Linux environment.
\r
1697 + Updated the Stellaris uIP WEB server demos to include the new run time
\r
1698 statistics gathering feature - and include a served WEB page that
\r
1699 presents the information in a tabular format.
\r
1700 + Added in the lwIP port layer for the Coldfire MCF52259.
\r
1701 + Updated the CrossWorks LPC2368 WEB server to include an image in the
\r
1703 + Changed some of the timing in the initialisation of the LPC2368 MAC to
\r
1704 permit its use on all part revisions.
\r
1705 + Minor modifications to the core uIP code to remove some compiler warnings.
\r
1706 + Added xTaskGetApplicationTaskTag() function and updated the OpenWatcom
\r
1707 demo to make use of the new function.
\r
1708 + Added contributed demos for AVR32 AP7000, STM32 Primer 2 and STM32 using
\r
1709 Rowley Crossworks.
\r
1710 + Heap_1.c and Heap_2.c used to define structures for the purpose of data
\r
1711 alignment. These have been converted to unions to save a few bytes of
\r
1712 RAM that would otherwise be wasted.
\r
1713 + Remove the call to strncpy() used to copy the task name into the TCB when
\r
1714 the maximum task name is configured to be 1 byte long.
\r
1716 Changes between V5.1.2 and V5.2.0 released March 14th 2009
\r
1718 + Optimised the queue send and receive functions (also used by semaphores).
\r
1719 + Replaced the standard critical sections used to protect BIOS calls in the
\r
1720 PC port to instead use scheduler locks. This is because the BIOS calls
\r
1721 always return with interrupts enabled.
\r
1722 + Corrected unclosed comments in boot.s.
\r
1724 Changes between V5.1.1 and V5.1.2 released February 9th 2009
\r
1726 + Added NEC V850ES port and demo.
\r
1727 + Added NEC 78K0R port and demo.
\r
1728 + Added MCF52259 port and demo.
\r
1729 + Added the AT91SAM9XE port and demo.
\r
1730 + Updated the MCF52233 FEC driver to work around a silicon bug that
\r
1731 prevents the part auto negotiating some network parameters.
\r
1732 + Minor modifications to the MCF52233 makefile to permit it to be used
\r
1734 + Updated the STM32 primer files to allow them to be built with the latest
\r
1735 version of the RIDE tools.
\r
1736 + Updated the threads.js Java script used for kernel aware debugging in
\r
1737 the Rowley CrossWorks IDE.
\r
1740 Changes between V5.1.0 and V5.1.1 released November 20, 2008
\r
1742 + Added Coldfire MCF52233 WEB server demo using GCC and Eclipse.
\r
1743 + Added IAR MSP430 port and demo.
\r
1744 + Corrected several compiler time issues that had crept in as tool versions
\r
1746 + Included FreeRTOS-uIP - a faster uIP. This is not yet complete.
\r
1748 Changes between V5.0.4 and V5.1.0 released October 24, 2008
\r
1750 + Added a new port and demo application for the ColdFire V2 core using the
\r
1751 CodeWarrior development tools.
\r
1752 + Replaced the ARM7 demo that used the old (and now no longer supported)
\r
1753 Keil compiler with a new port that uses the new Keil/RVDS combo.
\r
1754 + Stack overflow checking now works for stacks that grow up from low
\r
1755 memory (PIC24 and dsPIC).
\r
1756 + BUG FIX - set the PIC32 definition of portSTACK_GROWTH to the correct
\r
1758 + MSP430 port layers have been updated to permit tasks to place the
\r
1759 microcontroller into power down modes 1 to 3. The demo applications have
\r
1760 likewise been updated to demonstrate the new feature.
\r
1761 + Replaced the two separate MSP430/Rowley port layers with a single and more
\r
1763 + Added more contributed ports, including ports for NEC and SAM9
\r
1765 + Changed the linker script used in the LPC2368 Eclipse demo.
\r
1767 Changes between V5.0.3 and V5.0.4 released September 22, 2008
\r
1769 + Completely re-written port for ColdFire GCC.
\r
1770 + Bug fix: All Cortex M3 ports have a minor change to the code that sets
\r
1771 the pending interrupt.
\r
1772 + Some header files require that FreeRTOS.h be included prior to their
\r
1773 inclusion. #error message have been added to all such header file
\r
1774 informing users to the cause of the compilation error should the headers
\r
1775 not be included in the correct order.
\r
1777 Changes between V5.0.2 and V5.0.3 released July 31, 2008
\r
1779 Changes relating to the Cortex M3:
\r
1781 + Added configMAX_SYSCALL_INTERRUPT_PRIORITY usage to all the Cortex M3
\r
1782 ports and demos. See the port documentation pages on the FreeRTOS.org
\r
1783 WEB site for full usage information.
\r
1784 + Improved efficiency of Cortex M3 port even further.
\r
1785 + Ensure the Cortex M3 port works no matter where the vector table is
\r
1787 + Added the IntQTimer demo/test tasks to a demo project for each CM3 port
\r
1788 (Keil, GCC and IAR) to test the new configMAX_SYSCALL_INTERRUPT_PRIORITY
\r
1790 + Added the mainINCLUDE_WEB_SERVER definition to the LM3SXXXX IAR and Keil
\r
1791 projects to allow the WEB server to be conditionally excluded from the
\r
1792 build and therefore allow use of the KickStart (code size limited)
\r
1797 + Moved the PIC24 and dsPIC versions of vPortYield() from the C file to
\r
1798 an assembly file to allow use with all MPLAB compiler versions. This also
\r
1799 allows the omit-frame-pointer optimisation to be turned off.
\r
1801 Changes between V5.0.0 and V5.0.2 released May 30, 2008
\r
1803 + Updated the PIC32 port to allow queue API calls to be used from
\r
1804 interrupts above the kernel interrupt priority, and to allow full
\r
1805 interrupt nesting. Task stack usages has also been reduced.
\r
1806 + Added a new PowerPC port that demonstrates how the trace macros can be
\r
1807 used to allow the use of a floating point co-processor. The
\r
1808 traceTASK_SWITCHED_OUT() and traceTASK_SWITCHED_INT() macros are used to
\r
1809 save and restore the floating point context respectively for those tasks
\r
1810 that actually use floating point operations.
\r
1811 + BUG FIX: The first PPC405 port contained a bug in that it did not leave
\r
1812 adequate space above the stack for the backchain to be saved when a task
\r
1813 started to execute for the first time.
\r
1814 + Updated queue.c to add in the means to allow interrupt nesting and for
\r
1815 queue API functions to be called from interrupts that have a priority
\r
1816 above the kernel priority. This is only supported on PIC32 ports thus
\r
1818 + Fixed the compiler warnings that were generated when the latest version
\r
1819 of WinAVR was used.
\r
1820 + Remove all inline usage of 'inline' from the core kernel code.
\r
1821 + Added the queue registry feature. The queue registry is provided as a
\r
1822 means for kernel aware debuggers to locate queue definitions. It has no
\r
1823 purpose unless you are using a kernel aware debugger. The queue registry
\r
1824 will only be used when configQUEUE_REGISTRY_SIZE is greater than zero.
\r
1825 + Added the ST Cortex-M3 drivers into the Demo/Common/Drivers directory to
\r
1826 prevent them from having to be included in multiple demos.
\r
1827 + Added a Keil STM32 demo application.
\r
1828 + Changed the blocktim.c test files as it is no longer legitimate for all
\r
1829 ports to call queue API functions from within a critical section.
\r
1830 + Added the IntQueue.c test file to test the calling of queue API functions
\r
1831 from different interrupt priority levels, and test interrupt nesting.
\r
1833 Changes between V5.0.0 and V5.0.1
\r
1835 + V5.0.1 was a customer specific release.
\r
1837 Changes between V4.8.0 and V5.0.0 released April 15, 2008
\r
1839 *** VERY IMPORTANT INFORMATION ON UPGRADING TO FREERTOS.ORG V5.0.0 ***
\r
1841 The parameters to the functions xQueueSendFromISR(), xQueueSendToFrontFromISR(),
\r
1842 xQueueSendToBackFromISR() and xSemaphoreGiveFromISR() have changed. You must
\r
1843 update all calls to these functions to use the new calling convention! Your
\r
1844 compiler might not issue any type mismatch warnings!
\r
1849 + Support added for the new Luminary Micro LM3S3768 and LM3S3748 Cortex-M3
\r
1851 + New task hook feature added.
\r
1852 + PowerPC demo updated to use version 10.1 of the Xilinx EDK.
\r
1853 + Efficiency gains within the PIC32 port layer.
\r
1855 Changes between V4.7.2 and V4.8.0 released March 26 2008
\r
1857 + Added a Virtex4 PowerPC 405 port and demo application.
\r
1858 + Added optional stack overflow checking and new
\r
1859 uxTaskGetStackHighWaterMark() function.
\r
1860 + Added new xQueueIsQueueEmptyFromISR(), xQueueIsQueueFullFromISR() and
\r
1861 uxQueueMessagesWaitingFromISR() API functions.
\r
1862 + Efficiency improvements to the Cortex-M3 port layer. NOTE: This
\r
1863 requires that an SVC handler be installed in the application.
\r
1864 + Efficiency improvements to the queue send and receive functions.
\r
1865 + Added new trace macros. These are application definable to provide
\r
1866 a flexible trace facility.
\r
1867 + Implemented the configKERNEL_INTERRUPT_PRIORITY within the Keil Cortex
\r
1868 M3 port layer (bringing it up to the same standard as the IAR and GCC
\r
1870 + Ports that used the arm-stellaris-eabi-gcc tools have been converted to
\r
1871 use the arm-non-eabi-gcc tools.
\r
1873 Changes between V4.7.1 and V4.7.2 released February 21, 2008
\r
1875 + Added Fujitsu MB91460 port and demo.
\r
1876 + Added Fujitsu MB96340 port and demo.
\r
1877 + Tidied up the capitalisation of include files to facilitate builds on
\r
1879 + Removed some redundant casting that was generating warnings - but was
\r
1880 included to remove warnings on other compilers.
\r
1882 Changes between V4.7.0 and V4.7.1 released February 3, 2008
\r
1884 + Updated all IAR ARM projects to use V5.11 of the IAR Embedded Workbench
\r
1886 + Introduced recursive semaphore feature.
\r
1887 + Updated LPC2368 demos to take into account silicon bugs in old chip
\r
1889 + Updated STR9 uIP port to manually set the net mask and gateway addresses.
\r
1890 + Updating demos to allow more to run with the co-operative scheduler.
\r
1891 + Fixed co-operative scheduler behaviour upon the occurrence of a tick
\r
1892 interrupt while the scheduler was suspended.
\r
1893 + Updated documentation contained within semphr.h.
\r
1894 + ARM7 GCC ports no longer use the IRQ attribute.
\r
1896 Changes between V4.6.1 and V4.7.0 released December 6, 2007
\r
1898 + Introduced the counting semaphore macros and demo source files. The
\r
1899 Open Watcom PC project has been updated to include the new demo. See
\r
1900 the online documentation for more information.
\r
1901 + Introduced the 'alternative' queue handling API and demo source files.
\r
1902 The Open Watcom PC project has been updated to include the new demo
\r
1903 source files. See the online documentation for more information.
\r
1904 + Added AT91SAM7X Eclipse demo project.
\r
1905 + Added the STM32 primer demo project for the GCC compiler and Ride IDE.
\r
1906 + Removed the .lock files that were mistakenly included in the V4.6.1
\r
1907 eclipse workspaces.
\r
1909 Changes between V4.6.0 and V4.6.1 released November 5 2007
\r
1911 + Added support for the MIPS M4K based PIC32.
\r
1912 + Added 'extern "C"' to all the header files to facilitate use with C++.
\r
1914 Changes between V4.5.0 and V4.6.0 released October 28 2007
\r
1916 + Changed the method used to force a context switch within an ISR for the
\r
1917 ARM7/9 GCC ports only. The portENTER_SWITCHING_ISR() and
\r
1918 portEXIT_SWITCHING_ISR() macros are no longer supported. This is to
\r
1919 ensure correct behaviour no matter which GCC version is used, with or
\r
1920 without the -fomit-frame-pointer option, and at all optimisation levels.
\r
1921 + Corrected the prototype for xQueueGenericSend() within queue.h.
\r
1923 Changes between V4.4.0 and V4.5.0 released September 17 2007
\r
1925 + Added the xQueueSendToFront(), xQueueSendToBack() and xQueuePeek()
\r
1926 functionality. These should now be used in preference to the old
\r
1927 xQueueSend() function - which is maintained for backward compatibility.
\r
1928 + Added Mutex functionality. The behaviour of mutexes is subtly different
\r
1929 to the already existing binary semaphores as mutexes automatically
\r
1930 include a priority inheritance mechanism.
\r
1931 + Added the GenQTest.c and QPeek.c to test and demonstrate the behaviour
\r
1932 of the new functionality.
\r
1933 + Updated the LM3Sxxxx and PC ports to include the new GenQTest.c and
\r
1935 + Updated the GCC port for the Cortex M3 to include the
\r
1936 configKERNEL_INTERRUPT_PRIORITY functionality. This was previously only
\r
1937 included in the IAR port.
\r
1938 + Optimised the GCC and IAR port layer code - specifically the context
\r
1940 + Consolidated the LM3Sxxxx EK demos for all development tools into a
\r
1941 single project that automatically detects which version of the EK the
\r
1942 application is executing on.
\r
1943 + Added Eclipse support for LM3Sxxxx evaluation kits.
\r
1944 + Added Eclipse support for the Keil LPC2368 evaluation kit.
\r
1945 + Added the Demo/Drivers directory to hold code that is common to multiple
\r
1946 demo application projects.
\r
1947 + Included some minor bug fixes in the uIP 1.0 code.
\r
1948 + Added an lwIP demo for the STR9 - thanks ST for assistance.
\r
1949 + Updated the AVR32 port to ensure correct behaviour with full compiler
\r
1951 + Included binaries for OpenOCD FTDI and parallel port interfaces.
\r
1953 Changes between V4.4.0 and V4.3.1 released July 31, 2007
\r
1955 + Added AVR32 UC3B demo application.
\r
1956 + Updated AVR32 UC3A port and demo applications.
\r
1957 + Added IAR lwIP demo for AVR32 UC3A.
\r
1958 + Updated listGET_OWNER_OF_NEXT_ENTRY() to assist compiler optimisation
\r
1959 (thanks Niu Yong for making the suggestion).
\r
1960 + Added xTaskGetSchedulerState() API function.
\r
1961 + BUG FIX: Corrected behaviour when tasks that are blocked indefinitely
\r
1962 have their block time adjusted (within xQueueSend() and xQueueReceive()),
\r
1963 and are the subject of a call the vTaskResume() when they are not
\r
1964 actually in the Suspended state (thanks Dan Searles for reporting the
\r
1968 Changes between V4.3.0 and V4.3.1 released June 11, 2007
\r
1970 + Added STMicroelectronics STM32 Cortex-M3 demo application.
\r
1971 + Updated ustdlib.c for the GCC LM3S6965 demo.
\r
1973 Changes between V4.2.1 and V4.3.0 released June 5, 2007
\r
1975 + Introduced configKERNEL_INTERRUPT_PRIORITY to the IAR Cortex-M3, PIC24
\r
1976 and dsPIC ports. See the LM3S6965 and PIC24 demo application
\r
1977 documentation pages for more information.
\r
1978 + Updated the PIC24 and dsPIC demos to build with V3.0 of the PIC30 GCC
\r
1979 tools, and changed the demo applications.
\r
1980 + Added demos for the new Ethernet and CAN enabled Luminary Micro Stellaris
\r
1982 + Corrected bug in uIP the demos that prevented frames of approximately 1480
\r
1983 bytes and over from being transmitted.
\r
1984 + Included the LPC2368/uIP/Rowley demo into the main FreeRTOS.org
\r
1986 + Update to WizC PIC18 port to permit its use with version 14 of the
\r
1987 compiler. Thanks Marcel!
\r
1989 Changes between V4.2.1 and V4.2.0 released April 2, 2007
\r
1991 + Added AVR32 AT32UC3A ports for GCC and IAR.
\r
1992 + Added -fomit-frame-pointer option to lwIP SAM7X demo makefile.
\r
1993 + Moved location of call to LCD_Init() in STR9 demo to ensure it is only
\r
1994 called after the scheduler has been started.
\r
1996 Changes between V4.1.3 and V4.2.0 released February 8, 2007
\r
1998 + Changes to both task.c and queue.c as a result of testing performed on
\r
1999 the SafeRTOS code base.
\r
2000 + Added Cortex-M3 LM3S811 demos for GCC and IAR tools.
\r
2002 Changes between V4.1.2 and V4.1.3 released November 19, 2006
\r
2004 + Added STR750 ARM7 port using the Raisonance RIDE/GCC tools.
\r
2005 + Added -fomit-frame-pointer option to Rowley ARM7 demos as work around
\r
2006 to GCC bug at some optimisation levels.
\r
2007 + Altered the way the heap is defined in the LM3S811 Keil demo to prevent
\r
2008 the RAM usage from counting toward the code size limit calculation.
\r
2009 + CO-ROUTINE BUG FIX: Removed the call to prvIsQueueEmpty from within
\r
2010 xQueueCRReceive as it exited with interrupts enabled. Thanks Paul Katz.
\r
2011 + Tasks that block on events with a timeout of portMAX_DELAY are now
\r
2012 blocked indefinitely if configINCLUDE_vTaskSuspend is defined.
\r
2013 Previously portMAX_DELAY was just the longest block time possible. This
\r
2014 is still the case if configINCLUDE_vTaskSuspend is not defined.
\r
2015 + Minor changes to some demo application files.
\r
2017 Changes between V4.1.1 and V4.1.2 released October 21, 2006
\r
2019 + Added 16bit PIC ports and demos.
\r
2020 + Added STR750 port and demo.
\r
2023 Changes between V4.1.0 and V4.1.1 released September 24, 2006
\r
2025 + Added the Luminary Micro Stellaris LM3S811 demo application.
\r
2027 Changes between V4.0.5 and V4.1.0 released August 28, 2006
\r
2029 + Prior to V4.1.0, under certain documented circumstances, it was possible
\r
2030 for xQueueSend() and xQueueReceive() to return without having completed
\r
2031 and without their block time expiring. The block time effectively
\r
2032 stated a maximum block time, and the return value of the function needed
\r
2033 to be checked to determine the reason for returning. This is no longer
\r
2034 the case as the functions will only return once the block time has
\r
2035 expired or they are able to complete their operation. It is therefore no
\r
2036 longer necessary to wrap calls within loops.
\r
2037 + Changed the critical section handling in the IAR AVR port to correct the
\r
2038 behaviour when used with later compiler versions.
\r
2039 + Added the LPC2138 CrossWorks demo into the zip file. Previously this was
\r
2040 only available as a separate download.
\r
2041 + Modified the AVR demo applications to demonstrate the use of co-routines.
\r
2043 Changes between V4.0.4 and V4.0.5 released August 13, 2006
\r
2045 + Introduced API function xTaskResumeFromISR(). Same functionality as
\r
2046 xTaskResume(), but can be called from within an interrupt service routine.
\r
2047 + Optimised vListInsert() in the case when the wake time is the maximum
\r
2049 + Bug fix: The 'value' of the event list item is updated when the priority
\r
2050 of a task is changed. Previously only the priority of the TCB itself was
\r
2052 + vTaskPrioritySet() and vTaskResume() no longer use the event list item.
\r
2053 This has not been necessary since V4.0.1 when the xMissedYield handling
\r
2055 + Lowered the PCLK setting on the ARM9 STR9 demo from 96MHz to 48MHz.
\r
2056 + When ending the scheduler - do not try to attempt a context switch when
\r
2057 deleting the current task.
\r
2058 + SAM7X EMAC drivers: Corrected the Rx frame length mask when obtaining
\r
2059 the length from the rx descriptor.
\r
2062 Changes between V4.0.3 and V4.0.4 released June 22, 2006
\r
2064 + Added a port and demo application for the STR9 ARM9 based processors from
\r
2066 + Slight optimisation to the vTaskPrioritySet() function.
\r
2067 + Included the latest uIP version (1.0) in the demo/common/ethernet
\r
2070 Changes between V4.0.2 and V4.0.3 released June 7, 2006
\r
2072 + Added a port and demo application for the Cortex-M3 target using the IAR
\r
2073 development tools.
\r
2074 + The ARM Cortex-m3 Rowley projects have been updated to use V1.6 of the
\r
2075 CrossStudio tools.
\r
2076 + The heap size defined for the lwIP Rowley demo has been reduced so that
\r
2077 the project will link correctly when using the command line GCC tools
\r
2078 also. The makefile has also been modified to allow debugging.
\r
2079 + The lwIP Rowley demo not includes a 'kernel aware' debug window.
\r
2080 + The uIP Rowley project has been updated to build with V1.6 of CrossWorks.
\r
2081 + The second set of tasks in the blockQ demo were created the wrong way
\r
2082 around (inconsistent to the description in the file). This has been
\r
2085 Changes between V4.0.1 and V4.0.2 released May 28, 2006
\r
2087 + Port and demo application added for the Tern Ethernet Engine controller.
\r
2088 + Port and demo application added for MC9S12 using GCC, thanks to
\r
2089 Jefferson "imajeff" Smith.
\r
2090 + The function vTaskList() now suspends the scheduler rather than disabling
\r
2091 interrupts during the creation of the task list.
\r
2092 + Allow a task to delete itself by passing in its own handle. Previously
\r
2093 this could only be done by passing in NULL.
\r
2094 + Corrected the value passed to the WDG_PeriodValueConfig() library
\r
2095 function in the STR71x demo.
\r
2096 + The tick hook function is now called only within a tick isr. Previously
\r
2097 it was also called when the tick function was called during the scheduler
\r
2098 unlocking process.
\r
2099 + The EMAC driver in the SAM7X lwIP demo has been made more robust as per
\r
2100 the thread: https://sourceforge.net/forum/message.php?msg_id=3714405
\r
2101 + In the PC ports: Add function prvSetTickFrequencyDefault() to set the
\r
2102 DOS tick back to its proper value when the scheduler exits. Thanks
\r
2104 + In the Borland x86 ports there was a mistake in the portFIRST_CONTEXT
\r
2105 macro where the BP register was not popped from the stack correctly. The
\r
2106 BP value would never get used so this did not cause a problem, but it has
\r
2107 been corrected all the same.
\r
2110 Changes between V4.0.0 and V4.0.1 released April 7 2006
\r
2112 + Improved the ARM CORTEX M3 ports so they now only have to service
\r
2113 pendSV interrupts.
\r
2114 + Added a Luminary Micro port and demo for use with Rowley CrossWorks.
\r
2115 + Added the xMissedYield handling to tasks.c.
\r
2117 Changes between V3.2.4 and V4.0.0
\r
2121 + Added new RTOS port for Luminary Micros ARM CORTEX M3 microcontrollers.
\r
2122 + Added new co-routine functionality.
\r
2124 Other kernel changes:
\r
2126 + An optional tick hook call is now included in the tick function.
\r
2127 + Introduced the xMiniListItem structure and removed the list pxHead
\r
2128 member in order to reduce RAM usage.
\r
2129 + Added the following definitions to the FreeRTOSConfig.h file included
\r
2131 configUSE_TICK_HOOK
\r
2132 configUSE_CO_ROUTINES
\r
2133 configMAX_CO_ROUTINE_PRIORITIES
\r
2134 + The volatile qualification has been changed on the list members to allow
\r
2135 the task.c code to be tidied up a bit.
\r
2136 + The scheduler can now be started even if no tasks have been created!
\r
2137 This is to allow co-routines to run when there are no tasks.
\r
2138 + A task being woken by an event will now preempt the currently running task
\r
2139 even if its priority is only equal to the currently running task.
\r
2141 Port and demo application changes:
\r
2143 + Updated the WinAVR demo to compile with the latest version of WinAVR
\r
2144 with no warnings generated.
\r
2145 + Changed the WinAVR makefile to make chars signed - needed for the
\r
2146 co-routine code if BaseType_t is set to char.
\r
2147 + Added new demo application file crflash.c. This demonstrates co-routine
\r
2148 functionality including passing data between co-routines.
\r
2149 + Added new demo application file crhook.c. This demonstrates co-routine
\r
2150 and tick hook functionality including passing data between and ISR and
\r
2152 + Some NOP's were missing following stmdb{}^ instructions in various ARM7
\r
2153 ports. These have been added.
\r
2154 + Updated the Open Watcom PC demo project to include the crflash and crhook
\r
2155 demo co-routines as an example of their use.
\r
2156 + Updated the H8S demo to compile with the latest version of GCC.
\r
2157 + Updated the SAM7X EMAC drivers to take into account the hardware errata
\r
2158 regarding lost packets.
\r
2159 + Changed the default MAC address used by some WEB server demos as the
\r
2160 original addresses used was not liked by some routers.
\r
2161 + Modified the SAM7X/IAR startup code slightly to prevent it hanging on
\r
2162 some systems when the code is executed using a j-link debugger. The
\r
2163 j-link macro file configures the PLL before the code executes so
\r
2164 attempting to configure it again in the startup code was causing a
\r
2165 problem for some user. Now a check is performed first to see if the
\r
2166 PLL is already set up.
\r
2167 + GCC port now contain all assembler code in a single asm block rather than
\r
2168 individual blocks as before.
\r
2169 + GCC LPC2000 code now explicitly uses R0 rather than letting the assembler
\r
2170 choose the register to use as a temporary register during the context
\r
2172 + Added portNOP() macro.
\r
2173 + The compare match load value on LPC2000 ports now has 1 added to correct
\r
2175 + The minimal stack depth has been increased slightly on the WIZC PIC18
\r
2178 Changes between V3.2.3 and V3.2.4
\r
2180 + Modified the GCC ARM7 port layer to allow use with GCC V4.0.0 and above.
\r
2181 Many thanks to Glen Biagioni for the provided update.
\r
2182 + Added a new Microblaze port and demo application.
\r
2183 + Modified the SAM7X EMAC demo to default to use the MII interface rather
\r
2184 than the RMII interface.
\r
2185 + Modified the startup sequence of the SAM7X demo slightly to allow the
\r
2186 EMAC longer to auto negotiate.
\r
2188 Changes between V3.2.2 and V3.2.3
\r
2190 + Added MII interface support to the SAM7X EMAC peripheral driver.
\r
2191 Previously versions worked with the RMII interface only.
\r
2192 + Added command line GCC support to the SAM7X lwIP demo. Previously the
\r
2193 project could only be built using the CrossWorks IDE. Modifications to
\r
2194 this end include the addition of a standard makefile and linker script to
\r
2195 the download, and some adjustments to the stacks allocated to each task.
\r
2196 + Changed the page returned by the lwIP WEB server demo to display the
\r
2197 task status table rather than the TCP/IP statistics.
\r
2198 + Corrected the capitalisation of some header file includes and makefile
\r
2199 dependencies to facilitate use on Linux host computers.
\r
2200 + The various LPC2000 ports had a mistake in the timer setup where the
\r
2201 prescale value was written to T0_PC instead of T0_PR. This would have
\r
2202 no effect unless a prescale value was actually required. This has been
\r
2205 Changes between V3.2.1 and V3.2.2 - Released 23 September, 2005
\r
2207 + Added an IAR port for the Philips LPC2129
\r
2208 + The Atmel ARM7 IAR demo project files are now saved in the IAR Embedded
\r
2209 Workbench V4.30a format.
\r
2210 + Updated the J-Link macro file included with the SAM7X uIP demo project
\r
2211 to allow the demo board to be reset over the J-Link.
\r
2213 Changes between V3.2.0 and V3.2.1 - Released 1 September, 2005
\r
2215 + Added lwIP demo for AT91SAM7X using Rowley tools.
\r
2216 + Added uIP demo for AT91SAM7X using IAR tools.
\r
2217 + Added function xTaskGetCurrentTaskHandle().
\r
2218 + Renamed events.h to mevents.h to prevent it conflicting with the events.h
\r
2219 generated automatically by the HCS12 processor expert utility. events.h
\r
2220 is only used by the PC demo application.
\r
2221 + Both PIC18 ports now initialise the TBLPTRU to 0 as this is the value
\r
2222 expected by the compiler, and the compilers do not write to this
\r
2224 + The HCS12 banked model demo now creates the 'suicide' tasks immediately
\r
2225 prior to starting the scheduler. These tasks should be the last tasks to
\r
2226 get started in order for the test to function correctly.
\r
2228 Changes between V3.1.1 and V3.2.0 - Released 29 June, 2005
\r
2230 V3.2.0 introduces two new MSP430 ports and corrects a minor kernel
\r
2231 issues. Thanks to Ares.qi for his input.
\r
2233 + Added two MSP430 ports that use the Rowley CrossWorks development tools.
\r
2234 One port just mirrors the existing GCC port. The other port was provided
\r
2235 by Milos Prokic. Thanks!
\r
2236 + V3.2.0 corrects the behavior when vTaskPrioritySet() or vTaskResume()
\r
2237 are called while the scheduler is locked (by a call to
\r
2238 vTaskSuspendAll()). When this is done the subject task now starts to
\r
2239 execute immediately when the scheduler is unlocked if it has the highest
\r
2240 priority that is ready to run. Previously there was a possibility that
\r
2241 the task would not run until the next RTOS tick or call to portYIELD().
\r
2242 + Another similar small correction ensures that in the case where more than
\r
2243 one task is blocked on a semaphore or queue, the task with the highest
\r
2244 priority is guaranteed to be unblocked first.
\r
2245 + Added a couple of more test tasks to the PC demo which cover the points
\r
2248 Changes between V3.1.0 and V3.1.1 - Released 21st June, 2005
\r
2250 This release updates the HCS12 port. The common kernel code
\r
2251 remains unchanged.
\r
2253 + Updated the HCS12 port to support banking and introduced a demo
\r
2254 application for the MC9S12DP256. The new demo application is
\r
2255 located in the Demo/HCS12_CodeWarrior_banked directory.
\r
2256 + The name of the directory containing the MC9S12F32 demo application
\r
2257 has been changed to Demo/HCS12_CodeWarrior_small (as in 'small'
\r
2259 + MC9S12F32 demo updated slightly to use the PLL. The CPU speed for the
\r
2260 demo application is now 24MHz. Previously it was 8MHz.
\r
2261 + The demo application file Demo/Common/Minimal/death.c has a slight
\r
2262 alteration to prevent it using floating point variables.
\r
2265 Changes between V3.0.0 and V3.1.0 - Released 11th June, 2005
\r
2267 + Added new ports for ST Microsystems STR71x, and Freescale HCS12
\r
2268 microcontrollers. Currently the HCS12 port is limited to the small
\r
2269 memory model. Large memory models will be supported in the next
\r
2271 + PIC18 wizC port updated. Thanks to Marcel van Lieshout for his
\r
2272 continuing contribution.
\r
2273 + The accuracy of the AVR port timer setup has been improved. Thanks to
\r
2274 Thomas Krutmann for this contribution.
\r
2275 + Added a new conditional compilation macro configIDLE_SHOULD_YIELD.
\r
2276 See the WEB documentation for details.
\r
2277 + Updated the CrossWorks uIP demo to build with V1.4 of CrossWorks.
\r
2278 + Slight modification to the SAM7 release build configuration to correct
\r
2279 an include path definition.
\r
2280 + Updated the MPLAB PIC18 documentation to provide extra details on linker
\r
2281 file configuration.
\r
2283 Changes between V3.0.0 and V2.6.1 - Released 23rd April, 2005
\r
2285 V3.0.0 includes many enhancements, so this history list is broken into
\r
2286 subsections as follows:
\r
2290 Directory name changes
\r
2291 Kernel and miscellaneous changes changes
\r
2295 + Each port now defines BaseType_t as the data type that is most
\r
2296 efficient for that architecture. The type BaseType_t is used
\r
2297 extensively in API calls necessitating the following changes to the
\r
2298 FreeRTOS API function prototypes.
\r
2300 See the "New for V3.0.0" section of the FreeRTOS online
\r
2301 documentation for full details of API changes.
\r
2305 + The AT91FR40008 ARM7 port contributed by John Feller is now included
\r
2306 in the download (thanks John!).
\r
2307 + The PIC18 port for the wizC/fedC compiler contributed by Marcel van
\r
2308 Lieshout is now included in the download (thanks Marcel!).
\r
2309 + The IAR port for the AVR microcontroller has been upgraded to V3.0.0
\r
2310 and is now a supported port.
\r
2312 - Directory name changes
\r
2314 For consistency, and to allow integration of the new ports, the
\r
2315 following directory names have been changed.
\r
2317 + The source/portable/GCC/ARM7 directory has been renamed
\r
2318 source/portable/GCC/ARM7_LPC2000 so it is compatible with the naming
\r
2319 of other GCC ARM7 ports.
\r
2320 + The Demo/PIC directory has been renamed Demo/PIC18_MPLAB to
\r
2321 accommodate the wizC/fedC PIC port.
\r
2322 + The demo applications for the two AVR ports no longer share the same
\r
2323 directory. The WinAVR demo is in the Demo/AVR_ATMega323_WinAVR
\r
2324 directory and the IAR port in the Demo/AVR_ATMega323_IAR directory.
\r
2327 - Kernel and miscellaneous changes changes
\r
2329 See the "New for V3.0.0" section of the FreeRTOS online
\r
2330 documentation for more information.
\r
2332 + Previously 'portmacro.h' contained some user editable definitions
\r
2333 relating to the user application, and some fixed definitions relating
\r
2334 specifically to the port being used. The application specific
\r
2335 definitions have been removed from 'portmacro.h' and placed inside a
\r
2336 new header file called 'FreeRTOSConfig.h'. 'portmacro.h' should now
\r
2337 never be modified by the user. A 'FreeRTOSConfig.h' is now included
\r
2338 in each of FreeRTOS/Demo subdirectories - as it's settings relate to
\r
2339 the demo application rather than being specific to the port.
\r
2340 + Introduced configUSE_IDLE_HOOK in idle task.
\r
2341 + The idle task will yield when another idle priority task is ready to
\r
2342 run. Previously the idle task would run to the end of its time slice
\r
2344 + The idle task is now created when the scheduler is started. This
\r
2345 requires less stack than the previous scheme where it was created upon
\r
2346 creation of the first application task.
\r
2347 + The function usPortCheckFreeStackSpace() has been renamed
\r
2348 usTaskCheckFreeStackSpace() and moved from the portable layer to
\r
2350 + Corrected spelling of portMINMAL_STACK_SIZE to portMINIMAL_STACK_SIZE.
\r
2351 + The portheap.c file included with the AVR port has been deleted. The
\r
2352 AVR demo now uses the standard heap1 sample memory allocator.
\r
2353 + The GCC AVR port is now build using the standard make utility. The
\r
2354 batch files used previously have been deleted. This means a recent
\r
2355 version of WinAVR is required in order to create a binary suitable for
\r
2356 source level debugging.
\r
2357 + vTaskStartScheduler() no longer takes the configUSE_PREEMPTION
\r
2358 constant as a parameter. Instead the constant is used directly within
\r
2359 tasks.c and no parameter is required.
\r
2360 + The header file 'FreeRTOS.h' has been created and is used to include
\r
2361 'projdefs.h', 'FreeRTOSConfig.h' and 'portable.h' in the necessary
\r
2362 order. FreeRTOS.h can now be included in place of these other
\r
2364 + The header file 'errors.h' has been deleted. The definitions it
\r
2365 contained are now located within 'projdefs.h'.
\r
2366 + pvPortMalloc() now takes a size_t parameter as per the ANSI malloc().
\r
2367 Previously an unsigned short was used.
\r
2368 + When resuming the scheduler a yield is performed if either a tick has
\r
2369 been missed, or a task is moved from the pending ready list into a
\r
2370 ready list. Previously a yield was not performed on this second
\r
2372 + In heap1.c an overflow check has been added to ensure the next free
\r
2373 byte variable does not wrap around.
\r
2374 + Introduced the portTASK_FUNCTION() and portTASK_FUNCTION_PROTO()
\r
2376 + The MPLAB PIC port now saved the TABLAT register in interrupt service
\r
2379 Changes between V2.6.0 and V2.6.1 - Released Feb 22, 2005
\r
2381 This version adds support for the H8 processor.
\r
2385 + tskMAX_TASK_NAME_LEN removed from the task.h header and added to each
\r
2386 individual portmacro.h file as portMAX_TASK_NAME_LEN. This allows RAM
\r
2387 limited ports to allocate fewer characters to the task name.
\r
2388 + AVR port - Replaced the inb() and outb() functions with direct memory
\r
2389 access. This allows the port to be built with the 20050414 build of
\r
2391 + GCC LPC2106 port - removed the 'static' from the definition of
\r
2392 vNonPreemptiveTick() to allow the demo to link when using the cooperative
\r
2394 + GCC LPC2106 port - Corrected the optimisation options in the batch files
\r
2395 ROM_THUMB.bat, RAM_THUMB.bat, ROM_ARM.bat and RAM_ARM.bat. The lower case
\r
2396 -o is replaced by an uppercase -O.
\r
2397 + Tasks.c - The strcpy call has been removed when copying across the task
\r
2398 name into the TCB.
\r
2399 + Updated the trace visualisation to always be 4 byte aligned so it can be
\r
2400 used on ARM architectures.
\r
2401 + There are now two tracecon executables (that convert the trace file binary
\r
2402 into an ASCII file). One for big endian targets and one for little endian
\r
2404 + Added ucTasksDeleted variable to prevent vTaskSuspendAll() being called
\r
2405 too often in the idle task.
\r
2406 + SAM7 USB driver - Replaced the duplicated RX_DATA_BK0 in the interrupt
\r
2407 mask with the RX_DATA_BK1.
\r
2410 Changes between V2.5.5 and V2.6.0 - Released January 16, 2005
\r
2412 + Added the API function vTaskDelayUntil(). The demo app file
\r
2413 Demo/Common/Minimal/flash.c has been updated to demonstrate its use.
\r
2414 + Added INCLUDE_vTaskDelay conditional compilation.
\r
2415 + Changed the name of the Demo/ARM7_AtmelSAM7S64_IAR directory to
\r
2416 Demo/ARM7_AT91SAM7S64_IAR for consistency.
\r
2417 + Modified the AT91SAM7S USB driver to allow descriptors that have
\r
2418 a length that is an exact multiple of the FIFO to be transmitted.
\r
2420 Changes between V2.5.4 and V2.5.5 - Released January 3, 2005
\r
2422 This version adds support for the Atmel SAM7 ARM7 microcontrollers
\r
2423 along with the IAR development tools.
\r
2427 + Renamed the Demo/ARM7 directory to Demo/ARM7_LPC2106_GCC.
\r
2428 + Renamed the Demo/ARM7_Keil directory to Demo/ARM7_LPC2129_Keil.
\r
2429 + Modified the Philips ARM7 serial interrupt service routines to only
\r
2430 process one interrupt per call. This seems to enable the ISR to
\r
2431 operate more quickly.
\r
2432 + Removed the 'far' keyword from the Open Watcom portable layer source
\r
2433 files. This allows their use with V1.3 of Open Watcom.
\r
2434 + Minor modifications to the SDCC build files to allow their use under
\r
2435 Linux. Thanks to Frieder Ferlemann for this contribution.
\r
2436 + Small change to sTaskCreate() to allow a context switch even when
\r
2437 pxCreatedTask is NULL. Thanks to Kamil for this contribution.
\r
2438 + inline keyword removed from vTaskSwitchContext() and VTaskIncrementTick()
\r
2441 Changes between V2.5.3 and V2.5.4 - Released Dec 1, 2004
\r
2443 This is an important maintenance release.
\r
2445 The function cTaskResumeAll() has been modified so it can be used safely
\r
2446 prior to the kernel being initialised. This was an issue as
\r
2447 cTaskResumeAll() is called from pvPortMalloc(). Thanks to Daniel Braun
\r
2448 for highlighting this issue.
\r
2450 Changes between V2.5.2 and V2.5.3 - Released Nov 2, 2004
\r
2452 The critical section handling functions have been changed for the GCC ARM7
\r
2453 port. Some optimisation levels use the stack differently to others. This
\r
2454 means the interrupt flags cannot always be stored on the stack and are
\r
2455 instead now stored in a variable, which is then saved as part of the
\r
2456 tasks context. This allows the GCC ARM7 port to be used at all
\r
2457 optimisation levels - including -Os.
\r
2459 Other minor changes:
\r
2461 + MSP430 definition of usCriticalNesting now uses the volatile qualifier.
\r
2462 This is probably not required but added just in case.
\r
2464 Changes between V2.5.1 and V2.5.2 - Released Oct 26, 2004
\r
2466 + Added the Keil ARM7 port.
\r
2467 + Slight modification to comtest.c to make the delay periods more random.
\r
2468 This creates a better test condition.
\r
2470 Changes between V2.5.0 and V2.5.1 - Released Oct 9, 2004
\r
2472 + Added the MSP430 port.
\r
2473 + Extra comments added to the GCC ARM7 port.c and portISR.c files.
\r
2474 + The memory pool allocated within heap_1.c has been placed within a
\r
2475 structure to ensure correct memory alignment on 32bit systems.
\r
2476 + Within the GCC ARM7 serial drivers an extra check is made to ensure
\r
2477 the post to the queue was successful if then attempting immediately
\r
2478 retrieve the posted character.
\r
2479 + Changed the name of the constant portTICKS_PER_MS to portTICK_PERIOD_MS
\r
2480 as the old name was misleading.
\r
2483 Changes between V2.4.2 and V2.5.0 - Released Aug 12, 2004
\r
2485 The RTOS source code download now includes three separate memory allocation
\r
2486 schemes - so you can choose the most appropriate for your application.
\r
2487 These are found in the Source/Portable/MemMang directory. The demo
\r
2488 application projects have also been updated to demonstrate the new schemes.
\r
2489 See the "Memory Management" page of the API documentation for more details.
\r
2491 + Added heap_1.c, heap_2.c and heap_3.c in the Source/Portable/MemMang
\r
2493 + Replaced the portheap.c files for each demo application with one of the
\r
2494 new memory allocation files.
\r
2495 + Updated the portmacro.h file for each demo application to include the
\r
2496 constants required for the new memory allocators: portTOTAL_HEAP_SIZE and
\r
2497 portBYTE_ALIGNMENT.
\r
2498 + Added a new test to the ARM7 demo application that tests the operation
\r
2499 of the heap_2 memory allocator.
\r
2502 Changes between V2.4.1 and V2.4.2 - Released July 14, 2004
\r
2504 + The ARM7 port now supports THUMB mode.
\r
2505 + Modification to the ARM7 demo application serial port driver.
\r
2507 Changes between V2.4.0 and V2.4.1 - Released July 2, 2004
\r
2509 + Rationalised the ARM7 port version of portEXIT_CRITICAL() -
\r
2510 improvements provided by Bill Knight.
\r
2511 + Made demo serial driver more complete and robust.
\r
2514 Changes between V2.4.0 and V2.3.1 - Released June 30, 2004
\r
2516 + Added the first ARM7 port - thanks to Bill Knight for the assistance
\r
2518 + Added extra files to the Demo/Common/Minimal directory. These are
\r
2519 equivalent to their Demo/Common/Full counterparts but with the
\r
2520 calls to the functions defined in print.c removed.
\r
2521 + Added TABLAT to the list of registers saved as part of a PIC18 context.
\r
2523 Changes between V2.3.0 and V2.3.1 - Released June 25, 2004
\r
2525 + Changed the way the vector table is defined to be more portable.
\r
2526 + Corrected the definitions of SPH and SPL in portmacro.s90.
\r
2527 The previous definitions prevented V2.3.0 operating if the iom323.h
\r
2528 header file was included in portmacro.s90.
\r
2530 Changes between V2.2.0 and V2.3.0 - Released June 19, 2004
\r
2532 + Added an AVR port that uses the IAR compiler.
\r
2533 + Explicit use of 'signed' qualifier on plain char types.
\r
2534 + Modified the Open Watcom project files to use 'signed' as the
\r
2535 default char type.
\r
2536 + Changed odd calculation of initial pxTopOfStack value when
\r
2537 portSTACK_GROWTH < 0.
\r
2538 + Added inline qualifier to context switch functions within task.c.
\r
2539 Ports that do not support the (non ANSI) inline keyword have the
\r
2540 inline #define'd away in their respective portmacro.h files.
\r
2542 Changes between V2.1.1 and V2.2.0 - Released May 18, 2004
\r
2544 + Added Cygnal 8051 port.
\r
2545 + PCLATU and PCLATH are now saved as part of the PIC18 context. This
\r
2546 allows function pointers to be used within tasks. Thanks to Javier
\r
2547 Espeche for the enhancement.
\r
2548 + Minor changes to demo application files to reduce stack usage.
\r
2549 + Minor changes to prevent compiler warnings when compiling the new port.
\r
2551 Changes between V2.1.0 and V2.1.1 - Released March 12, 2004
\r
2553 + Bug fix - pxCurrentTCB is now initialised before the call to
\r
2554 prvInitialiseTaskLists(). Previously pxCurrentTCB could be accessed
\r
2555 while null during the initialisation sequence. Thanks to Giuseppe
\r
2556 Franco for the correction.
\r
2558 Changes between V2.0.0 and V2.1.0 - Released Feb 29, 2004
\r
2560 V2.1.0 has significant reworks that greatly reduce the amount of time
\r
2561 the kernel has interrupts disabled. The first section of modifications
\r
2562 listed here must be taken into account by users. The second section
\r
2563 are related to the kernel implementation and as such are transparent.
\r
2567 + The typedef TickType_t has been introduced. All delay times should
\r
2568 now use a variable of type TickType_t in place of the unsigned long's
\r
2569 used previously. API function prototypes have been updated
\r
2571 + The configuration macro USE_16_BIT_TICKS has been introduced. If set
\r
2572 to 1 TickType_t is defined as an unsigned short. If set to 0
\r
2573 TickType_t is defined as an unsigned long. See the configuration
\r
2574 section of the API documentation for more details.
\r
2575 + The configuration macro INCLUDE_vTaskSuspendAll is now obsolete.
\r
2576 + vTaskResumeAll() has been renamed cTaskResumeAll() as it now returns a
\r
2577 value (see the API documentation).
\r
2578 + ulTaskGetTickCount() has been renamed xTaskGetTickCount() as the type
\r
2579 it returns now depends on the USE_16_BIT_TICKS definition.
\r
2580 + cQueueReceive() must now >never< be used from within an ISR. Use the new
\r
2581 cQueueReceiveFromISR() function instead.
\r
2585 + A mechanism has been introduced that allows a queue to be accessed by
\r
2586 a task and ISR simultaneously.
\r
2587 + A "pending ready" queue has been introduced that enables interrupts to
\r
2588 be processed when the scheduler is suspended.
\r
2589 + The list implementation has been improved to provide faster item
\r
2591 + The scheduler now makes use of the scheduler suspend mechanism in places
\r
2592 where previously interrupts were disabled.
\r
2594 Changes between V1.2.6 and V2.0.0 - Released Jan 31, 2004
\r
2596 + Introduced new API functions:
\r
2597 vTaskPriorityGet ()
\r
2598 vTaskPrioritySet ()
\r
2601 vTaskSuspendAll ()
\r
2603 + Added conditional compilation options that allow the components of the
\r
2604 kernel that are unused by an application to be excluded from the build.
\r
2605 See the Configuration section on the WEB site for more information (on
\r
2606 the API pages). The macros have been added to each portmacro.h file (
\r
2607 sometimes called prtmacro.h).
\r
2608 + Rearranged tasks.c.
\r
2609 + Added demo application file dynamic.c.
\r
2610 + Updated the PC demo application to make use of dynamic.c.
\r
2611 + Updated the documentation contained in the kernel header files.
\r
2612 + Creating a task now causes a context switch if the task being created
\r
2613 has a higher priority than the calling task - assuming the kernel is
\r
2615 + vTaskDelete() now only causes a context switch if the calling task is
\r
2616 the task being deleted.
\r
2618 Changes between V1.2.5 and V1.2.6 - Released December 31, 2003
\r
2620 Barring the change to the interrupt vector (PIC port) these are minor
\r
2623 + The interrupt vector used for the PIC master ISR has been changed from
\r
2624 0x18 to 0x08 - where it should have always been. The incorrect address
\r
2625 still works but probably executes a number of NOP's before getting to the
\r
2627 + Changed the baud rate used by the AVR demo application to 38400. This
\r
2628 has an error percentage of less than one percent with an 8MHz clock.
\r
2629 + Raised the priority of the Rx task in demo\full\comtest.c. This only
\r
2630 affects the Flashlite and PC ports. This was done to prevent the Rx
\r
2631 buffer becoming full.
\r
2632 + Reverted the Flashlite COM port driver back so it does not use the DMA.
\r
2633 The DMA appears to miss characters under stress. The Borland Flashlite
\r
2634 port was also calculating a register value incorrectly resulting in the
\r
2635 wrong DMA source address being used. The same code worked fine when
\r
2636 compiling with Open Watcom. Other minor enhancements were made to the
\r
2637 interrupt handling.
\r
2638 + Modified the PIC serial Rx ISR to check for and clear overrun errors.
\r
2639 Overrun errors seem to prevent any further characters being received.
\r
2640 + The PIC demo projects now have some optimisation switched on.
\r
2643 Changes between V1.2.4 and V1.2.5
\r
2645 Small fix made to the PIC specific port.c file described below.
\r
2647 + Introduced portGLOBAL_INTERRUPT_FLAG definition to test the global
\r
2648 interrupt flag setting. Using the two bits defined within
\r
2649 portINITAL_INTERRUPT_STATE was causing the w register to get clobbered
\r
2650 before the test was performed.
\r
2652 Changes between V1.2.3 and V1.2.4
\r
2654 V1.2.4 contains a release version of the PIC18 port.
\r
2655 An optional exception has been included with the GPL. See the licensing
\r
2656 section of www.FreeRTOS.org for details.
\r
2658 + The function xPortInitMinimal() has been renamed to
\r
2659 xSerialPortInitMinimal() and the function xPortInit() has been renamed
\r
2660 to xSerialPortInit().
\r
2661 + The function sSerialPutChar() has been renamed cSerialPutChar() and
\r
2662 the function return type chaned to portCHAR.
\r
2663 + The integer and flop tasks now include calls to tskYIELD(), allowing
\r
2664 them to be used with the cooperative scheduler.
\r
2665 + All the demo applications now use the integer and comtest tasks when the
\r
2666 cooperative scheduler is being used. Previously they were only used with
\r
2667 the preemptive scheduler.
\r
2668 + Minor changes made to operation of minimal versions of comtest.c and
\r
2670 + The ATMega port definition of portCPU_CLOSK_HZ definition changed to
\r
2671 8MHz base 10, previously it base 16.
\r
2675 Changes between V1.2.2a and V1.2.3
\r
2677 The only change of any significance is to the license, which has changed
\r
2678 from the Open Software License to the GNU GPL.
\r
2680 The zip file also contains a pre-release version of the PIC18 port. This
\r
2681 has not yet completed testing and as such does not constitute part of the
\r
2682 V1.2.3 release. It is still however covered by the GNU GPL.
\r
2684 There are minor source code changes to accommodate the PIC C compiler.
\r
2685 These mainly involve more explicit casting.
\r
2687 + sTaskCreate() has been modified slightly to make use of the
\r
2688 portSTACK_GROWTH macro. This is required for the PIC port where the
\r
2689 stack grows in the opposite direction to the other existing ports.
\r
2690 + prvCheckTasksWaitingTermination() has been modified slightly to bring
\r
2691 the decrementing of usCurrentNumberOfTasks within the critical section,
\r
2692 where it should have been since the creation of an eight bit port.
\r
2694 Changes between V1.2.2 and V1.2.2a
\r
2696 The makefile and buildcoff.bat files included with the AVR demo application
\r
2697 have been modified for use with the September 2003 build of WinAVR. No
\r
2698 source files have changed.
\r
2700 Changes between V1.2.1 and V1.2.2
\r
2702 There are only minor changes here to allow the PC and Flashlite 186 ports
\r
2703 to use the Borland V4.52 compiler, as supplied with the Flashlite 186
\r
2706 + Introduced a BCC directory under source\portable. This contains all the
\r
2707 files specific to the Borland compiler port.
\r
2708 + Corrected the macro naming of portMS_PER_TICK to portTICKS_PER_MS.
\r
2709 + Modified comtest.c to increase the rate at which the string is
\r
2710 transmitted and received on the serial port. The Flashlite 186 demo
\r
2711 app baud rate has also been increased.
\r
2712 + The values of the constants used in both integer.c files have been
\r
2713 increased to force the Borland compiler to use 32 bit values. The
\r
2714 Borland optimiser placed the previous values in 16 bit registers, and in
\r
2715 So doing invalidated the test.
\r
2717 Changes between V1.2.0 and V1.2.1
\r
2719 This version includes some minor changes to the list implementation aimed
\r
2720 at improving the context switch time - with is now approximately 10% faster.
\r
2721 Changes include the removal of some null pointer assignment checks. These
\r
2722 were redundant where the scheduler uses the list functions, but means any
\r
2723 user application choosing to use the same list functions must now check
\r
2724 that no NULL pointers are passed as a parameter.
\r
2726 The Flashlite 186 serial port driver has also been modified to use a DMA
\r
2727 channel for transmissions. The serial driver is fully functional but still
\r
2728 under development. Flashlite users may prefer to use V1.2.0 for now.
\r
2732 + Changed the baud rate for the ATMega323 serial test from 19200 to 57600.
\r
2733 + Use vSerialPutString() instead of single character puts in
\r
2734 Demo\Full\Comtest.c. This allows the use of the flashlite DMA serial
\r
2735 driver. Also the check variable only stops incrementing after two
\r
2736 consecutive failures.
\r
2737 + semtest.c creates four tasks, two of which operate at the idle priority.
\r
2738 The tasks that operate at the idle priority now use a lower expected
\r
2739 count than those running at a higher priority. This prevents the low
\r
2740 priority tasks from signalling an error because they have not been
\r
2741 scheduled enough time for each of them to count the shared variable to
\r
2742 the higher original value.
\r
2743 + The flashlite 186 serial driver now uses a DMA channel for transmissions.
\r
2744 + Removed the volatile modifier from the list function parameters. This was
\r
2745 only ever included to prevent compiler warnings. Now warnings are
\r
2746 removed by casting parameters where the calls are made.
\r
2747 + prvListGetOwnerOfNextEntry() and prvListGetOwnerOfHeadEntry() have been
\r
2748 removed from list.c and added as macros in list.h.
\r
2749 + usNumberOfItems has been added to the list structure. This removes the
\r
2750 need for a pointer comparison when checking if a list is empty, and so
\r
2751 is slightly faster.
\r
2752 + Removed the NULL check in vListRemove(). This makes the call faster but
\r
2753 necessitates any application code utilising the list implementation to
\r
2754 ensure NULL pointers are not passed.
\r
2755 + Renamed portTICKS_PER_MS definition to portMS_PER_TICK (milli seconds
\r
2756 per tick). This is what it always should have been.
\r
2758 Changes between V1.01 and V1.2.0
\r
2760 The majority of these changes were made to accommodate the 8bit AVR port.
\r
2761 The scheduler workings have not changed, but some of the data types used
\r
2762 have been made more friendly to an eight bit environment.
\r
2766 + Changed the version numbering format.
\r
2768 + Split the directory demo\common into demo\common\minimal and
\r
2769 demo\common\full. The files in the full directory are for systems with
\r
2770 a display (currently PC and Flashlite 186 demo's). The files in the
\r
2771 minimal directory are for systems with limited RAM and no display
\r
2772 (currently MegaAVR).
\r
2773 + Minor changes to demo application function prototypes to make more use
\r
2774 of 8bit data types.
\r
2775 + Within the scheduler itself the following functions have slightly
\r
2776 modified declarations to make use of 8bit data types where possible:
\r
2780 usQueueMessageWaiting(),
\r
2781 sQueueSendFromISR(),
\r
2784 sSemaphoreGiveFromISR(),
\r
2786 sTaskMoveFromEventList().
\r
2788 Where the return type has changed the function name has also changed in
\r
2789 accordance with the naming convention. For example
\r
2790 usQueueMessageWaiting() has become ucQueueMessageWaiting().
\r
2791 + The definition tskMAX_PRIORITIES has been moved from task.h to
\r
2792 portmacro.h and renamed portMAX_PRIORITIES. This allows different
\r
2793 ports to allocate a different maximum number of priorities.
\r
2794 + By default the trace facility is off, previously USE_TRACE_FACILITY
\r
2796 + comtest.c now uses a psuedo random delay between sends. This allows for
\r
2797 better testing as the interrupts do not arrive at regular intervals.
\r
2798 + Minor change to the Flashlite serial port driver. The driver is written
\r
2799 to demonstrate the scheduler and is not written to be efficient.
\r
2803 Changes between V1.00 and V1.01
\r
2805 These changes improve the ports. The scheduler itself has not changed.
\r
2807 Improved context switch mechanism used when performing a context
\r
2808 switch from an ISR (both the tick ISR and the serial comms ISR's within
\r
2809 the demo application). The new mechanism is faster and uses less stack.
\r
2811 The assembler file portasm.asm has been replaced by a header file
\r
2812 portasm.h. This includes a few assembler macro definitions.
\r
2814 All saving and restoring of registers onto/off of the stack is now handled
\r
2815 by the compiler. This means the initial stack setup for a task has to
\r
2816 mimic the stack used by the compiler, which is different for debug and
\r
2819 Slightly changed the operation of the demo application, details below.
\r
2823 + portSWITCH_CONTEXT() replaced by vPortFirstContext().
\r
2824 + pxPortInitialiseStack() modified to replicate the stack used by the
\r
2826 + portasm.asm file removed.
\r
2827 + portasm.h introduced. This contains macro definitions for
\r
2828 portSWITCH_CONTEXT() and portFIRST_CONTEXT().
\r
2829 + Context switch from ISR now uses the compiler generated interrupt
\r
2830 mechanism. This is done simply by calling portSWITCH_CONTEXT and leaving
\r
2831 the save/restore to compiler generated code.
\r
2832 + Calls to taskYIELD() during ISR's have been replaced by calling the
\r
2833 simpler and faster portSWITCH_CONTEXT().
\r
2834 + The Flashlite 186 port now uses 186 instruction set (used to use 80x86
\r
2835 instructions only).
\r
2836 + The blocking queue tasks within the demo application did not operate
\r
2837 quite as described. This has been corrected.
\r
2838 + The priority of the comtest Rx task within the demo application has been
\r
2839 lowered. Received characters are now processed (read from the queue) at
\r
2840 the idle priority, allowing low priority tasks to run evenly at times of
\r
2841 a high communications overhead.
\r
2842 + Prevent the call to kbhit() in main.c for debug builds as the debugger
\r
2843 seems to have problems stepping over the call. This if for the PC port
\r